xref: /qemu/hw/isa/lpc_ich9.c (revision 24cd04fce06b0d54e5ca2c12f20f714894a78b95) !
14d00636eSJason Baron /*
26f918e40SJason Baron  * QEMU ICH9 Emulation
36f918e40SJason Baron  *
44d00636eSJason Baron  * Copyright (c) 2006 Fabrice Bellard
56f918e40SJason Baron  * Copyright (c) 2009, 2010, 2011
66f918e40SJason Baron  *               Isaku Yamahata <yamahata at valinux co jp>
76f918e40SJason Baron  *               VA Linux Systems Japan K.K.
86f918e40SJason Baron  * Copyright (C) 2012 Jason Baron <jbaron@redhat.com>
96f918e40SJason Baron  *
10ef9f7b58SGonglei  * This is based on piix.c, but heavily modified.
114d00636eSJason Baron  *
124d00636eSJason Baron  * Permission is hereby granted, free of charge, to any person obtaining a copy
134d00636eSJason Baron  * of this software and associated documentation files (the "Software"), to deal
144d00636eSJason Baron  * in the Software without restriction, including without limitation the rights
154d00636eSJason Baron  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
164d00636eSJason Baron  * copies of the Software, and to permit persons to whom the Software is
174d00636eSJason Baron  * furnished to do so, subject to the following conditions:
184d00636eSJason Baron  *
194d00636eSJason Baron  * The above copyright notice and this permission notice shall be included in
204d00636eSJason Baron  * all copies or substantial portions of the Software.
214d00636eSJason Baron  *
224d00636eSJason Baron  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
234d00636eSJason Baron  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
244d00636eSJason Baron  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
254d00636eSJason Baron  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
264d00636eSJason Baron  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
274d00636eSJason Baron  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
284d00636eSJason Baron  * THE SOFTWARE.
294d00636eSJason Baron  */
3064552b6bSMarkus Armbruster 
31b6a0aa05SPeter Maydell #include "qemu/osdep.h"
324177b062SPhilippe Mathieu-Daudé #include "qemu/log.h"
334771d756SPaolo Bonzini #include "cpu.h"
346f1426abSMichael S. Tsirkin #include "qapi/visitor.h"
351de7afc9SPaolo Bonzini #include "qemu/range.h"
360d09e41aSPaolo Bonzini #include "hw/isa/isa.h"
3783c9f4caSPaolo Bonzini #include "hw/sysbus.h"
38d6454270SMarkus Armbruster #include "migration/vmstate.h"
3964552b6bSMarkus Armbruster #include "hw/irq.h"
400d09e41aSPaolo Bonzini #include "hw/isa/apm.h"
4183c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
4283c9f4caSPaolo Bonzini #include "hw/pci/pci_bridge.h"
430d09e41aSPaolo Bonzini #include "hw/i386/ich9.h"
440d09e41aSPaolo Bonzini #include "hw/acpi/acpi.h"
450d09e41aSPaolo Bonzini #include "hw/acpi/ich9.h"
4683c9f4caSPaolo Bonzini #include "hw/pci/pci_bus.h"
47a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
48022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
4954d31236SMarkus Armbruster #include "sysemu/runstate.h"
509c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
512e5b09fdSMarkus Armbruster #include "hw/core/cpu.h"
5250de920bSLaszlo Ersek #include "hw/nvram/fw_cfg.h"
5350de920bSLaszlo Ersek #include "qemu/cutils.h"
544d00636eSJason Baron 
554d00636eSJason Baron /*****************************************************************************/
564d00636eSJason Baron /* ICH9 LPC PCI to ISA bridge */
574d00636eSJason Baron 
584d00636eSJason Baron static void ich9_lpc_reset(DeviceState *qdev);
594d00636eSJason Baron 
604d00636eSJason Baron /* chipset configuration register
614d00636eSJason Baron  * to access chipset configuration registers, pci_[sg]et_{byte, word, long}
624d00636eSJason Baron  * are used.
634d00636eSJason Baron  * Although it's not pci configuration space, it's little endian as Intel.
644d00636eSJason Baron  */
654d00636eSJason Baron 
664d00636eSJason Baron static void ich9_cc_update_ir(uint8_t irr[PCI_NUM_PINS], uint16_t ir)
674d00636eSJason Baron {
684d00636eSJason Baron     int intx;
694d00636eSJason Baron     for (intx = 0; intx < PCI_NUM_PINS; intx++) {
704d00636eSJason Baron         irr[intx] = (ir >> (intx * ICH9_CC_DIR_SHIFT)) & ICH9_CC_DIR_MASK;
714d00636eSJason Baron     }
724d00636eSJason Baron }
734d00636eSJason Baron 
744d00636eSJason Baron static void ich9_cc_update(ICH9LPCState *lpc)
754d00636eSJason Baron {
764d00636eSJason Baron     int slot;
774d00636eSJason Baron     int pci_intx;
784d00636eSJason Baron 
794d00636eSJason Baron     const int reg_offsets[] = {
804d00636eSJason Baron         ICH9_CC_D25IR,
814d00636eSJason Baron         ICH9_CC_D26IR,
824d00636eSJason Baron         ICH9_CC_D27IR,
834d00636eSJason Baron         ICH9_CC_D28IR,
844d00636eSJason Baron         ICH9_CC_D29IR,
854d00636eSJason Baron         ICH9_CC_D30IR,
864d00636eSJason Baron         ICH9_CC_D31IR,
874d00636eSJason Baron     };
884d00636eSJason Baron     const int *offset;
894d00636eSJason Baron 
904d00636eSJason Baron     /* D{25 - 31}IR, but D30IR is read only to 0. */
914d00636eSJason Baron     for (slot = 25, offset = reg_offsets; slot < 32; slot++, offset++) {
924d00636eSJason Baron         if (slot == 30) {
934d00636eSJason Baron             continue;
944d00636eSJason Baron         }
954d00636eSJason Baron         ich9_cc_update_ir(lpc->irr[slot],
964d00636eSJason Baron                           pci_get_word(lpc->chip_config + *offset));
974d00636eSJason Baron     }
984d00636eSJason Baron 
994d00636eSJason Baron     /*
1004d00636eSJason Baron      * D30: DMI2PCI bridge
1010668a06bSCao jin      * It is arbitrarily decided how INTx lines of PCI devices behind
1020668a06bSCao jin      * the bridge are connected to pirq lines. Our choice is PIRQ[E-H].
1034d00636eSJason Baron      * INT[A-D] are connected to PIRQ[E-H]
1044d00636eSJason Baron      */
1054d00636eSJason Baron     for (pci_intx = 0; pci_intx < PCI_NUM_PINS; pci_intx++) {
1064d00636eSJason Baron         lpc->irr[30][pci_intx] = pci_intx + 4;
1074d00636eSJason Baron     }
1084d00636eSJason Baron }
1094d00636eSJason Baron 
1104d00636eSJason Baron static void ich9_cc_init(ICH9LPCState *lpc)
1114d00636eSJason Baron {
1124d00636eSJason Baron     int slot;
1134d00636eSJason Baron     int intx;
1144d00636eSJason Baron 
1154d00636eSJason Baron     /* the default irq routing is arbitrary as long as it matches with
1164d00636eSJason Baron      * acpi irq routing table.
1174d00636eSJason Baron      * The one that is incompatible with piix_pci(= bochs) one is
1184d00636eSJason Baron      * intentionally chosen to let the users know that the different
1194d00636eSJason Baron      * board is used.
1204d00636eSJason Baron      *
1214d00636eSJason Baron      * int[A-D] -> pirq[E-F]
1224d00636eSJason Baron      * avoid pirq A-D because they are used for pci express port
1234d00636eSJason Baron      */
1244d00636eSJason Baron     for (slot = 0; slot < PCI_SLOT_MAX; slot++) {
1254d00636eSJason Baron         for (intx = 0; intx < PCI_NUM_PINS; intx++) {
1264d00636eSJason Baron             lpc->irr[slot][intx] = (slot + intx) % 4 + 4;
1274d00636eSJason Baron         }
1284d00636eSJason Baron     }
1294d00636eSJason Baron     ich9_cc_update(lpc);
1304d00636eSJason Baron }
1314d00636eSJason Baron 
1324d00636eSJason Baron static void ich9_cc_reset(ICH9LPCState *lpc)
1334d00636eSJason Baron {
1344d00636eSJason Baron     uint8_t *c = lpc->chip_config;
1354d00636eSJason Baron 
1364d00636eSJason Baron     memset(lpc->chip_config, 0, sizeof(lpc->chip_config));
1374d00636eSJason Baron 
1384d00636eSJason Baron     pci_set_long(c + ICH9_CC_D31IR, ICH9_CC_DIR_DEFAULT);
1394d00636eSJason Baron     pci_set_long(c + ICH9_CC_D30IR, ICH9_CC_D30IR_DEFAULT);
1404d00636eSJason Baron     pci_set_long(c + ICH9_CC_D29IR, ICH9_CC_DIR_DEFAULT);
1414d00636eSJason Baron     pci_set_long(c + ICH9_CC_D28IR, ICH9_CC_DIR_DEFAULT);
1424d00636eSJason Baron     pci_set_long(c + ICH9_CC_D27IR, ICH9_CC_DIR_DEFAULT);
1434d00636eSJason Baron     pci_set_long(c + ICH9_CC_D26IR, ICH9_CC_DIR_DEFAULT);
1444d00636eSJason Baron     pci_set_long(c + ICH9_CC_D25IR, ICH9_CC_DIR_DEFAULT);
14592055797SPaulo Alcantara     pci_set_long(c + ICH9_CC_GCS, ICH9_CC_GCS_DEFAULT);
1464d00636eSJason Baron 
1474d00636eSJason Baron     ich9_cc_update(lpc);
1484d00636eSJason Baron }
1494d00636eSJason Baron 
1504d00636eSJason Baron static void ich9_cc_addr_len(uint64_t *addr, unsigned *len)
1514d00636eSJason Baron {
1524d00636eSJason Baron     *addr &= ICH9_CC_ADDR_MASK;
1534d00636eSJason Baron     if (*addr + *len >= ICH9_CC_SIZE) {
1544d00636eSJason Baron         *len = ICH9_CC_SIZE - *addr;
1554d00636eSJason Baron     }
1564d00636eSJason Baron }
1574d00636eSJason Baron 
1584d00636eSJason Baron /* val: little endian */
1594d00636eSJason Baron static void ich9_cc_write(void *opaque, hwaddr addr,
1604d00636eSJason Baron                           uint64_t val, unsigned len)
1614d00636eSJason Baron {
1624d00636eSJason Baron     ICH9LPCState *lpc = (ICH9LPCState *)opaque;
1634d00636eSJason Baron 
1644d00636eSJason Baron     ich9_cc_addr_len(&addr, &len);
1654d00636eSJason Baron     memcpy(lpc->chip_config + addr, &val, len);
166fd56e061SDavid Gibson     pci_bus_fire_intx_routing_notifier(pci_get_bus(&lpc->d));
1674d00636eSJason Baron     ich9_cc_update(lpc);
1684d00636eSJason Baron }
1694d00636eSJason Baron 
1704d00636eSJason Baron /* return value: little endian */
1714d00636eSJason Baron static uint64_t ich9_cc_read(void *opaque, hwaddr addr,
1724d00636eSJason Baron                               unsigned len)
1734d00636eSJason Baron {
1744d00636eSJason Baron     ICH9LPCState *lpc = (ICH9LPCState *)opaque;
1754d00636eSJason Baron 
1764d00636eSJason Baron     uint32_t val = 0;
1774d00636eSJason Baron     ich9_cc_addr_len(&addr, &len);
1784d00636eSJason Baron     memcpy(&val, lpc->chip_config + addr, len);
1794d00636eSJason Baron     return val;
1804d00636eSJason Baron }
1814d00636eSJason Baron 
1824d00636eSJason Baron /* IRQ routing */
1834d00636eSJason Baron /* */
1844d00636eSJason Baron static void ich9_lpc_rout(uint8_t pirq_rout, int *pic_irq, int *pic_dis)
1854d00636eSJason Baron {
1864d00636eSJason Baron     *pic_irq = pirq_rout & ICH9_LPC_PIRQ_ROUT_MASK;
1874d00636eSJason Baron     *pic_dis = pirq_rout & ICH9_LPC_PIRQ_ROUT_IRQEN;
1884d00636eSJason Baron }
1894d00636eSJason Baron 
1904d00636eSJason Baron static void ich9_lpc_pic_irq(ICH9LPCState *lpc, int pirq_num,
1914d00636eSJason Baron                              int *pic_irq, int *pic_dis)
1924d00636eSJason Baron {
1934d00636eSJason Baron     switch (pirq_num) {
1944d00636eSJason Baron     case 0 ... 3: /* A-D */
1954d00636eSJason Baron         ich9_lpc_rout(lpc->d.config[ICH9_LPC_PIRQA_ROUT + pirq_num],
1964d00636eSJason Baron                       pic_irq, pic_dis);
1974d00636eSJason Baron         return;
1984d00636eSJason Baron     case 4 ... 7: /* E-H */
1994d00636eSJason Baron         ich9_lpc_rout(lpc->d.config[ICH9_LPC_PIRQE_ROUT + (pirq_num - 4)],
2004d00636eSJason Baron                       pic_irq, pic_dis);
2014d00636eSJason Baron         return;
2024d00636eSJason Baron     default:
2034d00636eSJason Baron         break;
2044d00636eSJason Baron     }
2054d00636eSJason Baron     abort();
2064d00636eSJason Baron }
2074d00636eSJason Baron 
208a94dd6a9SPaolo Bonzini /* gsi: i8259+ioapic irq 0-15, otherwise assert */
209a94dd6a9SPaolo Bonzini static void ich9_lpc_update_pic(ICH9LPCState *lpc, int gsi)
2104d00636eSJason Baron {
2114d00636eSJason Baron     int i, pic_level;
2124d00636eSJason Baron 
213a94dd6a9SPaolo Bonzini     assert(gsi < ICH9_LPC_PIC_NUM_PINS);
214a94dd6a9SPaolo Bonzini 
2154d00636eSJason Baron     /* The pic level is the logical OR of all the PCI irqs mapped to it */
2164d00636eSJason Baron     pic_level = 0;
2174d00636eSJason Baron     for (i = 0; i < ICH9_LPC_NB_PIRQS; i++) {
2184d00636eSJason Baron         int tmp_irq;
2194d00636eSJason Baron         int tmp_dis;
2204d00636eSJason Baron         ich9_lpc_pic_irq(lpc, i, &tmp_irq, &tmp_dis);
221a94dd6a9SPaolo Bonzini         if (!tmp_dis && tmp_irq == gsi) {
222fd56e061SDavid Gibson             pic_level |= pci_bus_get_irq_level(pci_get_bus(&lpc->d), i);
2234d00636eSJason Baron         }
2244d00636eSJason Baron     }
2258f242cb7SPaolo Bonzini     if (gsi == lpc->sci_gsi) {
2264d00636eSJason Baron         pic_level |= lpc->sci_level;
2274d00636eSJason Baron     }
2284d00636eSJason Baron 
22935a6b23cSPaolo Bonzini     qemu_set_irq(lpc->gsi[gsi], pic_level);
2304d00636eSJason Baron }
2314d00636eSJason Baron 
2324d00636eSJason Baron /* APIC mode: GSIx: PIRQ[A-H] -> GSI 16, ... no pirq shares same APIC pins. */
2334d00636eSJason Baron static int ich9_pirq_to_gsi(int pirq)
2344d00636eSJason Baron {
2354d00636eSJason Baron     return pirq + ICH9_LPC_PIC_NUM_PINS;
2364d00636eSJason Baron }
2374d00636eSJason Baron 
2384d00636eSJason Baron static int ich9_gsi_to_pirq(int gsi)
2394d00636eSJason Baron {
2404d00636eSJason Baron     return gsi - ICH9_LPC_PIC_NUM_PINS;
2414d00636eSJason Baron }
2424d00636eSJason Baron 
243a94dd6a9SPaolo Bonzini /* gsi: ioapic irq 16-23, otherwise assert */
2444d00636eSJason Baron static void ich9_lpc_update_apic(ICH9LPCState *lpc, int gsi)
2454d00636eSJason Baron {
246243b9511SJan Kiszka     int level = 0;
2474d00636eSJason Baron 
248a94dd6a9SPaolo Bonzini     assert(gsi >= ICH9_LPC_PIC_NUM_PINS);
249a94dd6a9SPaolo Bonzini 
250fd56e061SDavid Gibson     level |= pci_bus_get_irq_level(pci_get_bus(&lpc->d), ich9_gsi_to_pirq(gsi));
2518f242cb7SPaolo Bonzini     if (gsi == lpc->sci_gsi) {
2524d00636eSJason Baron         level |= lpc->sci_level;
2534d00636eSJason Baron     }
2544d00636eSJason Baron 
25535a6b23cSPaolo Bonzini     qemu_set_irq(lpc->gsi[gsi], level);
2564d00636eSJason Baron }
2574d00636eSJason Baron 
2584d00636eSJason Baron void ich9_lpc_set_irq(void *opaque, int pirq, int level)
2594d00636eSJason Baron {
2604d00636eSJason Baron     ICH9LPCState *lpc = opaque;
261a94dd6a9SPaolo Bonzini     int pic_irq, pic_dis;
2624d00636eSJason Baron 
2634d00636eSJason Baron     assert(0 <= pirq);
2644d00636eSJason Baron     assert(pirq < ICH9_LPC_NB_PIRQS);
2654d00636eSJason Baron 
2664d00636eSJason Baron     ich9_lpc_update_apic(lpc, ich9_pirq_to_gsi(pirq));
267a94dd6a9SPaolo Bonzini     ich9_lpc_pic_irq(lpc, pirq, &pic_irq, &pic_dis);
268a94dd6a9SPaolo Bonzini     ich9_lpc_update_pic(lpc, pic_irq);
2694d00636eSJason Baron }
2704d00636eSJason Baron 
2714d00636eSJason Baron /* return the pirq number (PIRQ[A-H]:0-7) corresponding to
2724d00636eSJason Baron  * a given device irq pin.
2734d00636eSJason Baron  */
2744d00636eSJason Baron int ich9_lpc_map_irq(PCIDevice *pci_dev, int intx)
2754d00636eSJason Baron {
2764d00636eSJason Baron     BusState *bus = qdev_get_parent_bus(&pci_dev->qdev);
2774d00636eSJason Baron     PCIBus *pci_bus = PCI_BUS(bus);
2784d00636eSJason Baron     PCIDevice *lpc_pdev =
2794d00636eSJason Baron             pci_bus->devices[PCI_DEVFN(ICH9_LPC_DEV, ICH9_LPC_FUNC)];
2804d00636eSJason Baron     ICH9LPCState *lpc = ICH9_LPC_DEVICE(lpc_pdev);
2814d00636eSJason Baron 
2824d00636eSJason Baron     return lpc->irr[PCI_SLOT(pci_dev->devfn)][intx];
2834d00636eSJason Baron }
2844d00636eSJason Baron 
28591c3f2f0SJason Baron PCIINTxRoute ich9_route_intx_pin_to_irq(void *opaque, int pirq_pin)
28691c3f2f0SJason Baron {
28791c3f2f0SJason Baron     ICH9LPCState *lpc = opaque;
28891c3f2f0SJason Baron     PCIINTxRoute route;
28991c3f2f0SJason Baron     int pic_irq;
29091c3f2f0SJason Baron     int pic_dis;
29191c3f2f0SJason Baron 
29291c3f2f0SJason Baron     assert(0 <= pirq_pin);
29391c3f2f0SJason Baron     assert(pirq_pin < ICH9_LPC_NB_PIRQS);
29491c3f2f0SJason Baron 
29591c3f2f0SJason Baron     route.mode = PCI_INTX_ENABLED;
29691c3f2f0SJason Baron     ich9_lpc_pic_irq(lpc, pirq_pin, &pic_irq, &pic_dis);
29791c3f2f0SJason Baron     if (!pic_dis) {
29891c3f2f0SJason Baron         if (pic_irq < ICH9_LPC_PIC_NUM_PINS) {
29991c3f2f0SJason Baron             route.irq = pic_irq;
30091c3f2f0SJason Baron         } else {
30191c3f2f0SJason Baron             route.mode = PCI_INTX_DISABLED;
30291c3f2f0SJason Baron             route.irq = -1;
30391c3f2f0SJason Baron         }
30491c3f2f0SJason Baron     } else {
30591c3f2f0SJason Baron         route.irq = ich9_pirq_to_gsi(pirq_pin);
30691c3f2f0SJason Baron     }
30791c3f2f0SJason Baron 
30891c3f2f0SJason Baron     return route;
30991c3f2f0SJason Baron }
31091c3f2f0SJason Baron 
31192055797SPaulo Alcantara void ich9_generate_smi(void)
31292055797SPaulo Alcantara {
31392055797SPaulo Alcantara     cpu_interrupt(first_cpu, CPU_INTERRUPT_SMI);
31492055797SPaulo Alcantara }
31592055797SPaulo Alcantara 
3164177b062SPhilippe Mathieu-Daudé /* Returns -1 on error, IRQ number on success */
3174d00636eSJason Baron static int ich9_lpc_sci_irq(ICH9LPCState *lpc)
3184d00636eSJason Baron {
3194177b062SPhilippe Mathieu-Daudé     uint8_t sel = lpc->d.config[ICH9_LPC_ACPI_CTRL] &
3204177b062SPhilippe Mathieu-Daudé                   ICH9_LPC_ACPI_CTRL_SCI_IRQ_SEL_MASK;
3214177b062SPhilippe Mathieu-Daudé     switch (sel) {
3224d00636eSJason Baron     case ICH9_LPC_ACPI_CTRL_9:
3234d00636eSJason Baron         return 9;
3244d00636eSJason Baron     case ICH9_LPC_ACPI_CTRL_10:
3254d00636eSJason Baron         return 10;
3264d00636eSJason Baron     case ICH9_LPC_ACPI_CTRL_11:
3274d00636eSJason Baron         return 11;
3284d00636eSJason Baron     case ICH9_LPC_ACPI_CTRL_20:
3294d00636eSJason Baron         return 20;
3304d00636eSJason Baron     case ICH9_LPC_ACPI_CTRL_21:
3314d00636eSJason Baron         return 21;
3324d00636eSJason Baron     default:
3334d00636eSJason Baron         /* reserved */
3344177b062SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_GUEST_ERROR,
3354177b062SPhilippe Mathieu-Daudé                       "ICH9 LPC: SCI IRQ SEL #%u is reserved\n", sel);
3364d00636eSJason Baron         break;
3374d00636eSJason Baron     }
3384d00636eSJason Baron     return -1;
3394d00636eSJason Baron }
3404d00636eSJason Baron 
3414d00636eSJason Baron static void ich9_set_sci(void *opaque, int irq_num, int level)
3424d00636eSJason Baron {
3434d00636eSJason Baron     ICH9LPCState *lpc = opaque;
3444d00636eSJason Baron     int irq;
3454d00636eSJason Baron 
3464d00636eSJason Baron     assert(irq_num == 0);
3474d00636eSJason Baron     level = !!level;
3484d00636eSJason Baron     if (level == lpc->sci_level) {
3494d00636eSJason Baron         return;
3504d00636eSJason Baron     }
3514d00636eSJason Baron     lpc->sci_level = level;
3524d00636eSJason Baron 
3538f242cb7SPaolo Bonzini     irq = lpc->sci_gsi;
3544d00636eSJason Baron     if (irq < 0) {
3554d00636eSJason Baron         return;
3564d00636eSJason Baron     }
3574d00636eSJason Baron 
358a94dd6a9SPaolo Bonzini     if (irq >= ICH9_LPC_PIC_NUM_PINS) {
3594d00636eSJason Baron         ich9_lpc_update_apic(lpc, irq);
360a94dd6a9SPaolo Bonzini     } else {
3614d00636eSJason Baron         ich9_lpc_update_pic(lpc, irq);
3624d00636eSJason Baron     }
3634d00636eSJason Baron }
3644d00636eSJason Baron 
36550de920bSLaszlo Ersek static void smi_features_ok_callback(void *opaque)
36650de920bSLaszlo Ersek {
36750de920bSLaszlo Ersek     ICH9LPCState *lpc = opaque;
36850de920bSLaszlo Ersek     uint64_t guest_features;
369cd89134eSIgor Mammedov     uint64_t guest_cpu_hotplug_features;
37050de920bSLaszlo Ersek 
37150de920bSLaszlo Ersek     if (lpc->smi_features_ok) {
37250de920bSLaszlo Ersek         /* negotiation already complete, features locked */
37350de920bSLaszlo Ersek         return;
37450de920bSLaszlo Ersek     }
37550de920bSLaszlo Ersek 
37650de920bSLaszlo Ersek     memcpy(&guest_features, lpc->smi_guest_features_le, sizeof guest_features);
37750de920bSLaszlo Ersek     le64_to_cpus(&guest_features);
37850de920bSLaszlo Ersek     if (guest_features & ~lpc->smi_host_features) {
37950de920bSLaszlo Ersek         /* guest requests invalid features, leave @features_ok at zero */
38050de920bSLaszlo Ersek         return;
38150de920bSLaszlo Ersek     }
382cd89134eSIgor Mammedov 
383cd89134eSIgor Mammedov     guest_cpu_hotplug_features = guest_features &
384cd89134eSIgor Mammedov                                  (BIT_ULL(ICH9_LPC_SMI_F_CPU_HOTPLUG_BIT) |
385cd89134eSIgor Mammedov                                   BIT_ULL(ICH9_LPC_SMI_F_CPU_HOT_UNPLUG_BIT));
38600dc02d2SIgor Mammedov     if (!(guest_features & BIT_ULL(ICH9_LPC_SMI_F_BROADCAST_BIT)) &&
387cd89134eSIgor Mammedov         guest_cpu_hotplug_features) {
38800dc02d2SIgor Mammedov         /*
38900dc02d2SIgor Mammedov          * cpu hot-[un]plug with SMI requires SMI broadcast,
39000dc02d2SIgor Mammedov          * leave @features_ok at zero
39100dc02d2SIgor Mammedov          */
39200dc02d2SIgor Mammedov         return;
39300dc02d2SIgor Mammedov     }
39450de920bSLaszlo Ersek 
3957ed3e1ebSIgor Mammedov     if (guest_cpu_hotplug_features ==
3967ed3e1ebSIgor Mammedov         BIT_ULL(ICH9_LPC_SMI_F_CPU_HOT_UNPLUG_BIT)) {
3977ed3e1ebSIgor Mammedov         /* cpu hot-unplug is unsupported without cpu-hotplug */
3987ed3e1ebSIgor Mammedov         return;
3997ed3e1ebSIgor Mammedov     }
4007ed3e1ebSIgor Mammedov 
40150de920bSLaszlo Ersek     /* valid feature subset requested, lock it down, report success */
40250de920bSLaszlo Ersek     lpc->smi_negotiated_features = guest_features;
40350de920bSLaszlo Ersek     lpc->smi_features_ok = 1;
40450de920bSLaszlo Ersek }
40550de920bSLaszlo Ersek 
40618d6abaeSEduardo Habkost void ich9_lpc_pm_init(PCIDevice *lpc_pci, bool smm_enabled)
4074d00636eSJason Baron {
4084d00636eSJason Baron     ICH9LPCState *lpc = ICH9_LPC_DEVICE(lpc_pci);
409fba72476SPaolo Bonzini     qemu_irq sci_irq;
41050de920bSLaszlo Ersek     FWCfgState *fw_cfg = fw_cfg_find();
4114d00636eSJason Baron 
412fba72476SPaolo Bonzini     sci_irq = qemu_allocate_irq(ich9_set_sci, lpc, 0);
41318d6abaeSEduardo Habkost     ich9_pm_init(lpc_pci, &lpc->pm, smm_enabled, sci_irq);
41450de920bSLaszlo Ersek 
41550de920bSLaszlo Ersek     if (lpc->smi_host_features && fw_cfg) {
41650de920bSLaszlo Ersek         uint64_t host_features_le;
41750de920bSLaszlo Ersek 
41850de920bSLaszlo Ersek         host_features_le = cpu_to_le64(lpc->smi_host_features);
41950de920bSLaszlo Ersek         memcpy(lpc->smi_host_features_le, &host_features_le,
42050de920bSLaszlo Ersek                sizeof host_features_le);
42150de920bSLaszlo Ersek         fw_cfg_add_file(fw_cfg, "etc/smi/supported-features",
42250de920bSLaszlo Ersek                         lpc->smi_host_features_le,
42350de920bSLaszlo Ersek                         sizeof lpc->smi_host_features_le);
42450de920bSLaszlo Ersek 
42550de920bSLaszlo Ersek         /* The other two guest-visible fields are cleared on device reset, we
42650de920bSLaszlo Ersek          * just link them into fw_cfg here.
42750de920bSLaszlo Ersek          */
42850de920bSLaszlo Ersek         fw_cfg_add_file_callback(fw_cfg, "etc/smi/requested-features",
4295f9252f7SMarc-André Lureau                                  NULL, NULL, NULL,
43050de920bSLaszlo Ersek                                  lpc->smi_guest_features_le,
43150de920bSLaszlo Ersek                                  sizeof lpc->smi_guest_features_le,
43250de920bSLaszlo Ersek                                  false);
43350de920bSLaszlo Ersek         fw_cfg_add_file_callback(fw_cfg, "etc/smi/features-ok",
4345f9252f7SMarc-André Lureau                                  smi_features_ok_callback, NULL, lpc,
43550de920bSLaszlo Ersek                                  &lpc->smi_features_ok,
43650de920bSLaszlo Ersek                                  sizeof lpc->smi_features_ok,
43750de920bSLaszlo Ersek                                  true);
43850de920bSLaszlo Ersek     }
43950de920bSLaszlo Ersek 
440a30c34d2SPhilippe Mathieu-Daudé     ich9_lpc_reset(DEVICE(lpc));
4414d00636eSJason Baron }
4424d00636eSJason Baron 
4434d00636eSJason Baron /* APM */
4444d00636eSJason Baron 
4454d00636eSJason Baron static void ich9_apm_ctrl_changed(uint32_t val, void *arg)
4464d00636eSJason Baron {
4474d00636eSJason Baron     ICH9LPCState *lpc = arg;
4484d00636eSJason Baron 
4494d00636eSJason Baron     /* ACPI specs 3.0, 4.7.2.5 */
4504d00636eSJason Baron     acpi_pm1_cnt_update(&lpc->pm.acpi_regs,
4514d00636eSJason Baron                         val == ICH9_APM_ACPI_ENABLE,
4524d00636eSJason Baron                         val == ICH9_APM_ACPI_DISABLE);
453afd6895bSPaolo Bonzini     if (val == ICH9_APM_ACPI_ENABLE || val == ICH9_APM_ACPI_DISABLE) {
454afd6895bSPaolo Bonzini         return;
455afd6895bSPaolo Bonzini     }
4564d00636eSJason Baron 
4574d00636eSJason Baron     /* SMI_EN = PMBASE + 30. SMI control and enable register */
4584d00636eSJason Baron     if (lpc->pm.smi_en & ICH9_PMIO_SMI_EN_APMC_EN) {
4595ce45c7aSLaszlo Ersek         if (lpc->smi_negotiated_features &
4605ce45c7aSLaszlo Ersek             (UINT64_C(1) << ICH9_LPC_SMI_F_BROADCAST_BIT)) {
4615ce45c7aSLaszlo Ersek             CPUState *cs;
4625ce45c7aSLaszlo Ersek             CPU_FOREACH(cs) {
4635ce45c7aSLaszlo Ersek                 cpu_interrupt(cs, CPU_INTERRUPT_SMI);
4645ce45c7aSLaszlo Ersek             }
4655ce45c7aSLaszlo Ersek         } else {
4663c23402dSLaszlo Ersek             cpu_interrupt(current_cpu, CPU_INTERRUPT_SMI);
4674d00636eSJason Baron         }
4684d00636eSJason Baron     }
4695ce45c7aSLaszlo Ersek }
4704d00636eSJason Baron 
4714d00636eSJason Baron /* config:PMBASE */
4724d00636eSJason Baron static void
4736d356c8cSPaolo Bonzini ich9_lpc_pmbase_sci_update(ICH9LPCState *lpc)
4744d00636eSJason Baron {
4754d00636eSJason Baron     uint32_t pm_io_base = pci_get_long(lpc->d.config + ICH9_LPC_PMBASE);
4766d356c8cSPaolo Bonzini     uint8_t acpi_cntl = pci_get_long(lpc->d.config + ICH9_LPC_ACPI_CTRL);
4774177b062SPhilippe Mathieu-Daudé     int new_gsi;
4786d356c8cSPaolo Bonzini 
4796d356c8cSPaolo Bonzini     if (acpi_cntl & ICH9_LPC_ACPI_CTRL_ACPI_EN) {
4804d00636eSJason Baron         pm_io_base &= ICH9_LPC_PMBASE_BASE_ADDRESS_MASK;
4816d356c8cSPaolo Bonzini     } else {
4826d356c8cSPaolo Bonzini         pm_io_base = 0;
4836d356c8cSPaolo Bonzini     }
4844d00636eSJason Baron 
4854d00636eSJason Baron     ich9_pm_iospace_update(&lpc->pm, pm_io_base);
4868f242cb7SPaolo Bonzini 
4878f242cb7SPaolo Bonzini     new_gsi = ich9_lpc_sci_irq(lpc);
4884177b062SPhilippe Mathieu-Daudé     if (new_gsi == -1) {
4894177b062SPhilippe Mathieu-Daudé         return;
4904177b062SPhilippe Mathieu-Daudé     }
4918f242cb7SPaolo Bonzini     if (lpc->sci_level && new_gsi != lpc->sci_gsi) {
4928f242cb7SPaolo Bonzini         qemu_set_irq(lpc->pm.irq, 0);
4938f242cb7SPaolo Bonzini         lpc->sci_gsi = new_gsi;
4948f242cb7SPaolo Bonzini         qemu_set_irq(lpc->pm.irq, 1);
4958f242cb7SPaolo Bonzini     }
4968f242cb7SPaolo Bonzini     lpc->sci_gsi = new_gsi;
4974d00636eSJason Baron }
4984d00636eSJason Baron 
4997335a95aSCao jin /* config:RCBA */
5007335a95aSCao jin static void ich9_lpc_rcba_update(ICH9LPCState *lpc, uint32_t rcba_old)
5014d00636eSJason Baron {
5027335a95aSCao jin     uint32_t rcba = pci_get_long(lpc->d.config + ICH9_LPC_RCBA);
5034d00636eSJason Baron 
5047335a95aSCao jin     if (rcba_old & ICH9_LPC_RCBA_EN) {
5057335a95aSCao jin         memory_region_del_subregion(get_system_memory(), &lpc->rcrb_mem);
5064d00636eSJason Baron     }
5077335a95aSCao jin     if (rcba & ICH9_LPC_RCBA_EN) {
5084d00636eSJason Baron         memory_region_add_subregion_overlap(get_system_memory(),
5097335a95aSCao jin                                             rcba & ICH9_LPC_RCBA_BA_MASK,
5107335a95aSCao jin                                             &lpc->rcrb_mem, 1);
5114d00636eSJason Baron     }
5124d00636eSJason Baron }
5134d00636eSJason Baron 
51411e66a15SGerd Hoffmann /* config:GEN_PMCON* */
51511e66a15SGerd Hoffmann static void
51611e66a15SGerd Hoffmann ich9_lpc_pmcon_update(ICH9LPCState *lpc)
51711e66a15SGerd Hoffmann {
51811e66a15SGerd Hoffmann     uint16_t gen_pmcon_1 = pci_get_word(lpc->d.config + ICH9_LPC_GEN_PMCON_1);
51911e66a15SGerd Hoffmann     uint16_t wmask;
52011e66a15SGerd Hoffmann 
52111e66a15SGerd Hoffmann     if (gen_pmcon_1 & ICH9_LPC_GEN_PMCON_1_SMI_LOCK) {
52211e66a15SGerd Hoffmann         wmask = pci_get_word(lpc->d.wmask + ICH9_LPC_GEN_PMCON_1);
52311e66a15SGerd Hoffmann         wmask &= ~ICH9_LPC_GEN_PMCON_1_SMI_LOCK;
52411e66a15SGerd Hoffmann         pci_set_word(lpc->d.wmask + ICH9_LPC_GEN_PMCON_1, wmask);
52511e66a15SGerd Hoffmann         lpc->pm.smi_en_wmask &= ~1;
52611e66a15SGerd Hoffmann     }
52711e66a15SGerd Hoffmann }
52811e66a15SGerd Hoffmann 
5294d00636eSJason Baron static int ich9_lpc_post_load(void *opaque, int version_id)
5304d00636eSJason Baron {
5314d00636eSJason Baron     ICH9LPCState *lpc = opaque;
5324d00636eSJason Baron 
5338f242cb7SPaolo Bonzini     ich9_lpc_pmbase_sci_update(lpc);
5347335a95aSCao jin     ich9_lpc_rcba_update(lpc, 0 /* disabled ICH9_LPC_RCBA_EN */);
53511e66a15SGerd Hoffmann     ich9_lpc_pmcon_update(lpc);
5364d00636eSJason Baron     return 0;
5374d00636eSJason Baron }
5384d00636eSJason Baron 
5394d00636eSJason Baron static void ich9_lpc_config_write(PCIDevice *d,
5404d00636eSJason Baron                                   uint32_t addr, uint32_t val, int len)
5414d00636eSJason Baron {
5424d00636eSJason Baron     ICH9LPCState *lpc = ICH9_LPC_DEVICE(d);
5437335a95aSCao jin     uint32_t rcba_old = pci_get_long(d->config + ICH9_LPC_RCBA);
5444d00636eSJason Baron 
5454d00636eSJason Baron     pci_default_write_config(d, addr, val, len);
5466d356c8cSPaolo Bonzini     if (ranges_overlap(addr, len, ICH9_LPC_PMBASE, 4) ||
5476d356c8cSPaolo Bonzini         ranges_overlap(addr, len, ICH9_LPC_ACPI_CTRL, 1)) {
5488f242cb7SPaolo Bonzini         ich9_lpc_pmbase_sci_update(lpc);
5494d00636eSJason Baron     }
5504d00636eSJason Baron     if (ranges_overlap(addr, len, ICH9_LPC_RCBA, 4)) {
5517335a95aSCao jin         ich9_lpc_rcba_update(lpc, rcba_old);
5524d00636eSJason Baron     }
55391c3f2f0SJason Baron     if (ranges_overlap(addr, len, ICH9_LPC_PIRQA_ROUT, 4)) {
554fd56e061SDavid Gibson         pci_bus_fire_intx_routing_notifier(pci_get_bus(&lpc->d));
55591c3f2f0SJason Baron     }
55691c3f2f0SJason Baron     if (ranges_overlap(addr, len, ICH9_LPC_PIRQE_ROUT, 4)) {
557fd56e061SDavid Gibson         pci_bus_fire_intx_routing_notifier(pci_get_bus(&lpc->d));
55891c3f2f0SJason Baron     }
55911e66a15SGerd Hoffmann     if (ranges_overlap(addr, len, ICH9_LPC_GEN_PMCON_1, 8)) {
56011e66a15SGerd Hoffmann         ich9_lpc_pmcon_update(lpc);
56111e66a15SGerd Hoffmann     }
5624d00636eSJason Baron }
5634d00636eSJason Baron 
5644d00636eSJason Baron static void ich9_lpc_reset(DeviceState *qdev)
5654d00636eSJason Baron {
5664d00636eSJason Baron     PCIDevice *d = PCI_DEVICE(qdev);
5674d00636eSJason Baron     ICH9LPCState *lpc = ICH9_LPC_DEVICE(d);
5687335a95aSCao jin     uint32_t rcba_old = pci_get_long(d->config + ICH9_LPC_RCBA);
5694d00636eSJason Baron     int i;
5704d00636eSJason Baron 
5714d00636eSJason Baron     for (i = 0; i < 4; i++) {
5724d00636eSJason Baron         pci_set_byte(d->config + ICH9_LPC_PIRQA_ROUT + i,
5734d00636eSJason Baron                      ICH9_LPC_PIRQ_ROUT_DEFAULT);
5744d00636eSJason Baron     }
5754d00636eSJason Baron     for (i = 0; i < 4; i++) {
5764d00636eSJason Baron         pci_set_byte(d->config + ICH9_LPC_PIRQE_ROUT + i,
5774d00636eSJason Baron                      ICH9_LPC_PIRQ_ROUT_DEFAULT);
5784d00636eSJason Baron     }
5794d00636eSJason Baron     pci_set_byte(d->config + ICH9_LPC_ACPI_CTRL, ICH9_LPC_ACPI_CTRL_DEFAULT);
5804d00636eSJason Baron 
5814d00636eSJason Baron     pci_set_long(d->config + ICH9_LPC_PMBASE, ICH9_LPC_PMBASE_DEFAULT);
5824d00636eSJason Baron     pci_set_long(d->config + ICH9_LPC_RCBA, ICH9_LPC_RCBA_DEFAULT);
5834d00636eSJason Baron 
5844d00636eSJason Baron     ich9_cc_reset(lpc);
5854d00636eSJason Baron 
5868f242cb7SPaolo Bonzini     ich9_lpc_pmbase_sci_update(lpc);
5877335a95aSCao jin     ich9_lpc_rcba_update(lpc, rcba_old);
5884d00636eSJason Baron 
5894d00636eSJason Baron     lpc->sci_level = 0;
5900e98b436SLaszlo Ersek     lpc->rst_cnt = 0;
59150de920bSLaszlo Ersek 
59250de920bSLaszlo Ersek     memset(lpc->smi_guest_features_le, 0, sizeof lpc->smi_guest_features_le);
59350de920bSLaszlo Ersek     lpc->smi_features_ok = 0;
59450de920bSLaszlo Ersek     lpc->smi_negotiated_features = 0;
5954d00636eSJason Baron }
5964d00636eSJason Baron 
5977335a95aSCao jin /* root complex register block is mapped into memory space */
5987335a95aSCao jin static const MemoryRegionOps rcrb_mmio_ops = {
5994d00636eSJason Baron     .read = ich9_cc_read,
6004d00636eSJason Baron     .write = ich9_cc_write,
6014d00636eSJason Baron     .endianness = DEVICE_LITTLE_ENDIAN,
6024d00636eSJason Baron };
6034d00636eSJason Baron 
6043f5bc9e8SGerd Hoffmann static void ich9_lpc_machine_ready(Notifier *n, void *opaque)
6053f5bc9e8SGerd Hoffmann {
6063f5bc9e8SGerd Hoffmann     ICH9LPCState *s = container_of(n, ICH9LPCState, machine_ready);
607b6f32962SJan Kiszka     MemoryRegion *io_as = pci_address_space_io(&s->d);
6083f5bc9e8SGerd Hoffmann     uint8_t *pci_conf;
6093f5bc9e8SGerd Hoffmann 
6103f5bc9e8SGerd Hoffmann     pci_conf = s->d.config;
6113ce10901SPaolo Bonzini     if (memory_region_present(io_as, 0x3f8)) {
6123f5bc9e8SGerd Hoffmann         /* com1 */
6133f5bc9e8SGerd Hoffmann         pci_conf[0x82] |= 0x01;
6143f5bc9e8SGerd Hoffmann     }
6153ce10901SPaolo Bonzini     if (memory_region_present(io_as, 0x2f8)) {
6163f5bc9e8SGerd Hoffmann         /* com2 */
6173f5bc9e8SGerd Hoffmann         pci_conf[0x82] |= 0x02;
6183f5bc9e8SGerd Hoffmann     }
6193ce10901SPaolo Bonzini     if (memory_region_present(io_as, 0x378)) {
6203f5bc9e8SGerd Hoffmann         /* lpt */
6213f5bc9e8SGerd Hoffmann         pci_conf[0x82] |= 0x04;
6223f5bc9e8SGerd Hoffmann     }
623557772f2SMarcel Apfelbaum     if (memory_region_present(io_as, 0x3f2)) {
6243f5bc9e8SGerd Hoffmann         /* floppy */
6253f5bc9e8SGerd Hoffmann         pci_conf[0x82] |= 0x08;
6263f5bc9e8SGerd Hoffmann     }
6273f5bc9e8SGerd Hoffmann }
6283f5bc9e8SGerd Hoffmann 
6290e98b436SLaszlo Ersek /* reset control */
6300e98b436SLaszlo Ersek static void ich9_rst_cnt_write(void *opaque, hwaddr addr, uint64_t val,
6310e98b436SLaszlo Ersek                                unsigned len)
6320e98b436SLaszlo Ersek {
6330e98b436SLaszlo Ersek     ICH9LPCState *lpc = opaque;
6340e98b436SLaszlo Ersek 
6350e98b436SLaszlo Ersek     if (val & 4) {
636cf83f140SEric Blake         qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
6370e98b436SLaszlo Ersek         return;
6380e98b436SLaszlo Ersek     }
6390e98b436SLaszlo Ersek     lpc->rst_cnt = val & 0xA; /* keep FULL_RST (bit 3) and SYS_RST (bit 1) */
6400e98b436SLaszlo Ersek }
6410e98b436SLaszlo Ersek 
6420e98b436SLaszlo Ersek static uint64_t ich9_rst_cnt_read(void *opaque, hwaddr addr, unsigned len)
6430e98b436SLaszlo Ersek {
6440e98b436SLaszlo Ersek     ICH9LPCState *lpc = opaque;
6450e98b436SLaszlo Ersek 
6460e98b436SLaszlo Ersek     return lpc->rst_cnt;
6470e98b436SLaszlo Ersek }
6480e98b436SLaszlo Ersek 
6490e98b436SLaszlo Ersek static const MemoryRegionOps ich9_rst_cnt_ops = {
6500e98b436SLaszlo Ersek     .read = ich9_rst_cnt_read,
6510e98b436SLaszlo Ersek     .write = ich9_rst_cnt_write,
6520e98b436SLaszlo Ersek     .endianness = DEVICE_LITTLE_ENDIAN
6530e98b436SLaszlo Ersek };
6540e98b436SLaszlo Ersek 
655a8c1e3bbSFelipe Franciosi static void ich9_lpc_initfn(Object *obj)
6566f1426abSMichael S. Tsirkin {
657a8c1e3bbSFelipe Franciosi     ICH9LPCState *lpc = ICH9_LPC_DEVICE(obj);
658a8c1e3bbSFelipe Franciosi 
6596f1426abSMichael S. Tsirkin     static const uint8_t acpi_enable_cmd = ICH9_APM_ACPI_ENABLE;
6606f1426abSMichael S. Tsirkin     static const uint8_t acpi_disable_cmd = ICH9_APM_ACPI_DISABLE;
6616f1426abSMichael S. Tsirkin 
66264a7b8deSFelipe Franciosi     object_property_add_uint8_ptr(obj, ACPI_PM_PROP_SCI_INT,
663d2623129SMarkus Armbruster                                   &lpc->sci_gsi, OBJ_PROP_FLAG_READ);
6646f1426abSMichael S. Tsirkin     object_property_add_uint8_ptr(OBJECT(lpc), ACPI_PM_PROP_ACPI_ENABLE_CMD,
665d2623129SMarkus Armbruster                                   &acpi_enable_cmd, OBJ_PROP_FLAG_READ);
6666f1426abSMichael S. Tsirkin     object_property_add_uint8_ptr(OBJECT(lpc), ACPI_PM_PROP_ACPI_DISABLE_CMD,
667d2623129SMarkus Armbruster                                   &acpi_disable_cmd, OBJ_PROP_FLAG_READ);
668eb8f7f91SIgor Mammedov     object_property_add_uint64_ptr(obj, ICH9_LPC_SMI_NEGOTIATED_FEAT_PROP,
669eb8f7f91SIgor Mammedov                                    &lpc->smi_negotiated_features,
670eb8f7f91SIgor Mammedov                                    OBJ_PROP_FLAG_READ);
6716f1426abSMichael S. Tsirkin 
67240c2281cSMarkus Armbruster     ich9_pm_add_properties(obj, &lpc->pm);
673d6b38b66SIgor Mammedov }
674d6b38b66SIgor Mammedov 
6753a80ceadSMarkus Armbruster static void ich9_lpc_realize(PCIDevice *d, Error **errp)
6764d00636eSJason Baron {
6774d00636eSJason Baron     ICH9LPCState *lpc = ICH9_LPC_DEVICE(d);
678f999c0deSEfimov Vasily     DeviceState *dev = DEVICE(d);
6794d00636eSJason Baron     ISABus *isa_bus;
6804d00636eSJason Baron 
681d10e5432SMarkus Armbruster     isa_bus = isa_bus_new(DEVICE(d), get_system_memory(), get_system_io(),
682d10e5432SMarkus Armbruster                           errp);
683d10e5432SMarkus Armbruster     if (!isa_bus) {
684d10e5432SMarkus Armbruster         return;
685d10e5432SMarkus Armbruster     }
6864d00636eSJason Baron 
6874d00636eSJason Baron     pci_set_long(d->wmask + ICH9_LPC_PMBASE,
6884d00636eSJason Baron                  ICH9_LPC_PMBASE_BASE_ADDRESS_MASK);
6896d356c8cSPaolo Bonzini     pci_set_byte(d->wmask + ICH9_LPC_PMBASE,
6908f242cb7SPaolo Bonzini                  ICH9_LPC_ACPI_CTRL_ACPI_EN |
6918f242cb7SPaolo Bonzini                  ICH9_LPC_ACPI_CTRL_SCI_IRQ_SEL_MASK);
6924d00636eSJason Baron 
6937335a95aSCao jin     memory_region_init_io(&lpc->rcrb_mem, OBJECT(d), &rcrb_mmio_ops, lpc,
6947335a95aSCao jin                           "lpc-rcrb-mmio", ICH9_CC_SIZE);
6954d00636eSJason Baron 
6964d00636eSJason Baron     lpc->isa_bus = isa_bus;
6974d00636eSJason Baron 
6984d00636eSJason Baron     ich9_cc_init(lpc);
69942d8a3cfSJulien Grall     apm_init(d, &lpc->apm, ich9_apm_ctrl_changed, lpc);
7003f5bc9e8SGerd Hoffmann 
7013f5bc9e8SGerd Hoffmann     lpc->machine_ready.notify = ich9_lpc_machine_ready;
7023f5bc9e8SGerd Hoffmann     qemu_add_machine_init_done_notifier(&lpc->machine_ready);
7033f5bc9e8SGerd Hoffmann 
7041437c94bSPaolo Bonzini     memory_region_init_io(&lpc->rst_cnt_mem, OBJECT(d), &ich9_rst_cnt_ops, lpc,
7050e98b436SLaszlo Ersek                           "lpc-reset-control", 1);
7060e98b436SLaszlo Ersek     memory_region_add_subregion_overlap(pci_address_space_io(d),
7070e98b436SLaszlo Ersek                                         ICH9_RST_CNT_IOPORT, &lpc->rst_cnt_mem,
7080e98b436SLaszlo Ersek                                         1);
709f999c0deSEfimov Vasily 
710f999c0deSEfimov Vasily     qdev_init_gpio_out_named(dev, lpc->gsi, ICH9_GPIO_GSI, GSI_NUM_PINS);
711ea5d4250SEfimov Vasily 
712ea5d4250SEfimov Vasily     isa_bus_irqs(isa_bus, lpc->gsi);
7134d00636eSJason Baron }
7144d00636eSJason Baron 
7150e98b436SLaszlo Ersek static bool ich9_rst_cnt_needed(void *opaque)
7160e98b436SLaszlo Ersek {
7170e98b436SLaszlo Ersek     ICH9LPCState *lpc = opaque;
7180e98b436SLaszlo Ersek 
7190e98b436SLaszlo Ersek     return (lpc->rst_cnt != 0);
7200e98b436SLaszlo Ersek }
7210e98b436SLaszlo Ersek 
7220e98b436SLaszlo Ersek static const VMStateDescription vmstate_ich9_rst_cnt = {
7230e98b436SLaszlo Ersek     .name = "ICH9LPC/rst_cnt",
7240e98b436SLaszlo Ersek     .version_id = 1,
7250e98b436SLaszlo Ersek     .minimum_version_id = 1,
7265cd8cadaSJuan Quintela     .needed = ich9_rst_cnt_needed,
7270e98b436SLaszlo Ersek     .fields = (VMStateField[]) {
7280e98b436SLaszlo Ersek         VMSTATE_UINT8(rst_cnt, ICH9LPCState),
7290e98b436SLaszlo Ersek         VMSTATE_END_OF_LIST()
7300e98b436SLaszlo Ersek     }
7310e98b436SLaszlo Ersek };
7320e98b436SLaszlo Ersek 
73350de920bSLaszlo Ersek static bool ich9_smi_feat_needed(void *opaque)
73450de920bSLaszlo Ersek {
73550de920bSLaszlo Ersek     ICH9LPCState *lpc = opaque;
73650de920bSLaszlo Ersek 
73750de920bSLaszlo Ersek     return !buffer_is_zero(lpc->smi_guest_features_le,
73850de920bSLaszlo Ersek                            sizeof lpc->smi_guest_features_le) ||
73950de920bSLaszlo Ersek            lpc->smi_features_ok;
74050de920bSLaszlo Ersek }
74150de920bSLaszlo Ersek 
74250de920bSLaszlo Ersek static const VMStateDescription vmstate_ich9_smi_feat = {
74350de920bSLaszlo Ersek     .name = "ICH9LPC/smi_feat",
74450de920bSLaszlo Ersek     .version_id = 1,
74550de920bSLaszlo Ersek     .minimum_version_id = 1,
74650de920bSLaszlo Ersek     .needed = ich9_smi_feat_needed,
74750de920bSLaszlo Ersek     .fields = (VMStateField[]) {
74850de920bSLaszlo Ersek         VMSTATE_UINT8_ARRAY(smi_guest_features_le, ICH9LPCState,
74950de920bSLaszlo Ersek                             sizeof(uint64_t)),
75050de920bSLaszlo Ersek         VMSTATE_UINT8(smi_features_ok, ICH9LPCState),
75150de920bSLaszlo Ersek         VMSTATE_UINT64(smi_negotiated_features, ICH9LPCState),
75250de920bSLaszlo Ersek         VMSTATE_END_OF_LIST()
75350de920bSLaszlo Ersek     }
75450de920bSLaszlo Ersek };
75550de920bSLaszlo Ersek 
7564d00636eSJason Baron static const VMStateDescription vmstate_ich9_lpc = {
7574d00636eSJason Baron     .name = "ICH9LPC",
7584d00636eSJason Baron     .version_id = 1,
7594d00636eSJason Baron     .minimum_version_id = 1,
7604d00636eSJason Baron     .post_load = ich9_lpc_post_load,
7614d00636eSJason Baron     .fields = (VMStateField[]) {
7624d00636eSJason Baron         VMSTATE_PCI_DEVICE(d, ICH9LPCState),
7634d00636eSJason Baron         VMSTATE_STRUCT(apm, ICH9LPCState, 0, vmstate_apm, APMState),
7644d00636eSJason Baron         VMSTATE_STRUCT(pm, ICH9LPCState, 0, vmstate_ich9_pm, ICH9LPCPMRegs),
7654d00636eSJason Baron         VMSTATE_UINT8_ARRAY(chip_config, ICH9LPCState, ICH9_CC_SIZE),
7664d00636eSJason Baron         VMSTATE_UINT32(sci_level, ICH9LPCState),
7674d00636eSJason Baron         VMSTATE_END_OF_LIST()
7680e98b436SLaszlo Ersek     },
7695cd8cadaSJuan Quintela     .subsections = (const VMStateDescription*[]) {
7705cd8cadaSJuan Quintela         &vmstate_ich9_rst_cnt,
77150de920bSLaszlo Ersek         &vmstate_ich9_smi_feat,
7725cd8cadaSJuan Quintela         NULL
7734d00636eSJason Baron     }
7744d00636eSJason Baron };
7754d00636eSJason Baron 
7765add35beSPaulo Alcantara static Property ich9_lpc_properties[] = {
7775add35beSPaulo Alcantara     DEFINE_PROP_BOOL("noreboot", ICH9LPCState, pin_strap.spkr_hi, true),
778*24cd04fcSIsaku Yamahata     DEFINE_PROP_BOOL("smm-compat", ICH9LPCState, pm.smm_compat, false),
779b8bab8ebSLaszlo Ersek     DEFINE_PROP_BIT64("x-smi-broadcast", ICH9LPCState, smi_host_features,
780b8bab8ebSLaszlo Ersek                       ICH9_LPC_SMI_F_BROADCAST_BIT, true),
78100dc02d2SIgor Mammedov     DEFINE_PROP_BIT64("x-smi-cpu-hotplug", ICH9LPCState, smi_host_features,
78200dc02d2SIgor Mammedov                       ICH9_LPC_SMI_F_CPU_HOTPLUG_BIT, true),
78300dc02d2SIgor Mammedov     DEFINE_PROP_BIT64("x-smi-cpu-hotunplug", ICH9LPCState, smi_host_features,
7847ed3e1ebSIgor Mammedov                       ICH9_LPC_SMI_F_CPU_HOT_UNPLUG_BIT, true),
7855add35beSPaulo Alcantara     DEFINE_PROP_END_OF_LIST(),
7865add35beSPaulo Alcantara };
7875add35beSPaulo Alcantara 
788eaf23bf7SIgor Mammedov static void ich9_send_gpe(AcpiDeviceIf *adev, AcpiEventStatusBits ev)
789eaf23bf7SIgor Mammedov {
790eaf23bf7SIgor Mammedov     ICH9LPCState *s = ICH9_LPC_DEVICE(adev);
791eaf23bf7SIgor Mammedov 
792eaf23bf7SIgor Mammedov     acpi_send_gpe_event(&s->pm.acpi_regs, s->pm.irq, ev);
793eaf23bf7SIgor Mammedov }
794eaf23bf7SIgor Mammedov 
7954d00636eSJason Baron static void ich9_lpc_class_init(ObjectClass *klass, void *data)
7964d00636eSJason Baron {
7974d00636eSJason Baron     DeviceClass *dc = DEVICE_CLASS(klass);
7984d00636eSJason Baron     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
7991f862184SIgor Mammedov     HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(klass);
80043f50410SIgor Mammedov     AcpiDeviceIfClass *adevc = ACPI_DEVICE_IF_CLASS(klass);
8014d00636eSJason Baron 
802125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
8034d00636eSJason Baron     dc->reset = ich9_lpc_reset;
8043a80ceadSMarkus Armbruster     k->realize = ich9_lpc_realize;
8054d00636eSJason Baron     dc->vmsd = &vmstate_ich9_lpc;
8064f67d30bSMarc-André Lureau     device_class_set_props(dc, ich9_lpc_properties);
8074d00636eSJason Baron     k->config_write = ich9_lpc_config_write;
8084d00636eSJason Baron     dc->desc = "ICH9 LPC bridge";
8094d00636eSJason Baron     k->vendor_id = PCI_VENDOR_ID_INTEL;
8104d00636eSJason Baron     k->device_id = PCI_DEVICE_ID_INTEL_ICH9_8;
8114d00636eSJason Baron     k->revision = ICH9_A2_LPC_REVISION;
8124d00636eSJason Baron     k->class_id = PCI_CLASS_BRIDGE_ISA;
813bfa6dfd0SMarkus Armbruster     /*
814bfa6dfd0SMarkus Armbruster      * Reason: part of ICH9 southbridge, needs to be wired up by
815bfa6dfd0SMarkus Armbruster      * pc_q35_init()
816bfa6dfd0SMarkus Armbruster      */
817e90f2a8cSEduardo Habkost     dc->user_creatable = false;
8189040e6dfSWei Yang     hc->pre_plug = ich9_pm_device_pre_plug_cb;
8190058c082SIgor Mammedov     hc->plug = ich9_pm_device_plug_cb;
8200058c082SIgor Mammedov     hc->unplug_request = ich9_pm_device_unplug_request_cb;
8210058c082SIgor Mammedov     hc->unplug = ich9_pm_device_unplug_cb;
82243f50410SIgor Mammedov     adevc->ospm_status = ich9_pm_ospm_status;
823eaf23bf7SIgor Mammedov     adevc->send_event = ich9_send_gpe;
824ac35f13bSIgor Mammedov     adevc->madt_cpu = pc_madt_cpu_entry;
8254d00636eSJason Baron }
8264d00636eSJason Baron 
8274d00636eSJason Baron static const TypeInfo ich9_lpc_info = {
8284d00636eSJason Baron     .name       = TYPE_ICH9_LPC_DEVICE,
8294d00636eSJason Baron     .parent     = TYPE_PCI_DEVICE,
8300fc8289aSEduardo Habkost     .instance_size = sizeof(ICH9LPCState),
831d6b38b66SIgor Mammedov     .instance_init = ich9_lpc_initfn,
8324d00636eSJason Baron     .class_init  = ich9_lpc_class_init,
8331f862184SIgor Mammedov     .interfaces = (InterfaceInfo[]) {
8341f862184SIgor Mammedov         { TYPE_HOTPLUG_HANDLER },
83543f50410SIgor Mammedov         { TYPE_ACPI_DEVICE_IF },
836fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
8371f862184SIgor Mammedov         { }
8381f862184SIgor Mammedov     }
8394d00636eSJason Baron };
8404d00636eSJason Baron 
8414d00636eSJason Baron static void ich9_lpc_register(void)
8424d00636eSJason Baron {
8434d00636eSJason Baron     type_register_static(&ich9_lpc_info);
8444d00636eSJason Baron }
8454d00636eSJason Baron 
8464d00636eSJason Baron type_init(ich9_lpc_register);
847