14d00636eSJason Baron /*
26f918e40SJason Baron * QEMU ICH9 Emulation
36f918e40SJason Baron *
44d00636eSJason Baron * Copyright (c) 2006 Fabrice Bellard
56f918e40SJason Baron * Copyright (c) 2009, 2010, 2011
66f918e40SJason Baron * Isaku Yamahata <yamahata at valinux co jp>
76f918e40SJason Baron * VA Linux Systems Japan K.K.
86f918e40SJason Baron * Copyright (C) 2012 Jason Baron <jbaron@redhat.com>
96f918e40SJason Baron *
10ef9f7b58SGonglei * This is based on piix.c, but heavily modified.
114d00636eSJason Baron *
124d00636eSJason Baron * Permission is hereby granted, free of charge, to any person obtaining a copy
134d00636eSJason Baron * of this software and associated documentation files (the "Software"), to deal
144d00636eSJason Baron * in the Software without restriction, including without limitation the rights
154d00636eSJason Baron * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
164d00636eSJason Baron * copies of the Software, and to permit persons to whom the Software is
174d00636eSJason Baron * furnished to do so, subject to the following conditions:
184d00636eSJason Baron *
194d00636eSJason Baron * The above copyright notice and this permission notice shall be included in
204d00636eSJason Baron * all copies or substantial portions of the Software.
214d00636eSJason Baron *
224d00636eSJason Baron * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
234d00636eSJason Baron * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
244d00636eSJason Baron * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
254d00636eSJason Baron * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
264d00636eSJason Baron * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
274d00636eSJason Baron * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
284d00636eSJason Baron * THE SOFTWARE.
294d00636eSJason Baron */
3064552b6bSMarkus Armbruster
31b6a0aa05SPeter Maydell #include "qemu/osdep.h"
324177b062SPhilippe Mathieu-Daudé #include "qemu/log.h"
334771d756SPaolo Bonzini #include "cpu.h"
3467cebca3SGerd Hoffmann #include "qapi/error.h"
356f1426abSMichael S. Tsirkin #include "qapi/visitor.h"
361de7afc9SPaolo Bonzini #include "qemu/range.h"
37503a35e7SBernhard Beschow #include "hw/dma/i8257.h"
380d09e41aSPaolo Bonzini #include "hw/isa/isa.h"
39d6454270SMarkus Armbruster #include "migration/vmstate.h"
4064552b6bSMarkus Armbruster #include "hw/irq.h"
410d09e41aSPaolo Bonzini #include "hw/isa/apm.h"
4283c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
431a6981bbSBernhard Beschow #include "hw/southbridge/ich9.h"
440d09e41aSPaolo Bonzini #include "hw/acpi/acpi.h"
450d09e41aSPaolo Bonzini #include "hw/acpi/ich9.h"
466e3c2d58SDominic Prinz #include "hw/acpi/ich9_timer.h"
4783c9f4caSPaolo Bonzini #include "hw/pci/pci_bus.h"
48a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
4932cad1ffSPhilippe Mathieu-Daudé #include "system/runstate.h"
5032cad1ffSPhilippe Mathieu-Daudé #include "system/system.h"
512e5b09fdSMarkus Armbruster #include "hw/core/cpu.h"
5250de920bSLaszlo Ersek #include "hw/nvram/fw_cfg.h"
5350de920bSLaszlo Ersek #include "qemu/cutils.h"
54887e8e9dSIgor Mammedov #include "hw/acpi/acpi_aml_interface.h"
55c8c7c406SDaniel P. Berrangé #include "trace.h"
564d00636eSJason Baron
574d00636eSJason Baron /*****************************************************************************/
584d00636eSJason Baron /* ICH9 LPC PCI to ISA bridge */
594d00636eSJason Baron
604d00636eSJason Baron /* chipset configuration register
614d00636eSJason Baron * to access chipset configuration registers, pci_[sg]et_{byte, word, long}
624d00636eSJason Baron * are used.
634d00636eSJason Baron * Although it's not pci configuration space, it's little endian as Intel.
644d00636eSJason Baron */
654d00636eSJason Baron
ich9_cc_update_ir(uint8_t irr[PCI_NUM_PINS],uint16_t ir)664d00636eSJason Baron static void ich9_cc_update_ir(uint8_t irr[PCI_NUM_PINS], uint16_t ir)
674d00636eSJason Baron {
684d00636eSJason Baron int intx;
694d00636eSJason Baron for (intx = 0; intx < PCI_NUM_PINS; intx++) {
704d00636eSJason Baron irr[intx] = (ir >> (intx * ICH9_CC_DIR_SHIFT)) & ICH9_CC_DIR_MASK;
714d00636eSJason Baron }
724d00636eSJason Baron }
734d00636eSJason Baron
ich9_cc_update(ICH9LPCState * lpc)744d00636eSJason Baron static void ich9_cc_update(ICH9LPCState *lpc)
754d00636eSJason Baron {
764d00636eSJason Baron int slot;
774d00636eSJason Baron int pci_intx;
784d00636eSJason Baron
794d00636eSJason Baron const int reg_offsets[] = {
804d00636eSJason Baron ICH9_CC_D25IR,
814d00636eSJason Baron ICH9_CC_D26IR,
824d00636eSJason Baron ICH9_CC_D27IR,
834d00636eSJason Baron ICH9_CC_D28IR,
844d00636eSJason Baron ICH9_CC_D29IR,
854d00636eSJason Baron ICH9_CC_D30IR,
864d00636eSJason Baron ICH9_CC_D31IR,
874d00636eSJason Baron };
884d00636eSJason Baron const int *offset;
894d00636eSJason Baron
904d00636eSJason Baron /* D{25 - 31}IR, but D30IR is read only to 0. */
914d00636eSJason Baron for (slot = 25, offset = reg_offsets; slot < 32; slot++, offset++) {
924d00636eSJason Baron if (slot == 30) {
934d00636eSJason Baron continue;
944d00636eSJason Baron }
954d00636eSJason Baron ich9_cc_update_ir(lpc->irr[slot],
964d00636eSJason Baron pci_get_word(lpc->chip_config + *offset));
974d00636eSJason Baron }
984d00636eSJason Baron
994d00636eSJason Baron /*
1004d00636eSJason Baron * D30: DMI2PCI bridge
1010668a06bSCao jin * It is arbitrarily decided how INTx lines of PCI devices behind
1020668a06bSCao jin * the bridge are connected to pirq lines. Our choice is PIRQ[E-H].
1034d00636eSJason Baron * INT[A-D] are connected to PIRQ[E-H]
1044d00636eSJason Baron */
1054d00636eSJason Baron for (pci_intx = 0; pci_intx < PCI_NUM_PINS; pci_intx++) {
1064d00636eSJason Baron lpc->irr[30][pci_intx] = pci_intx + 4;
1074d00636eSJason Baron }
1084d00636eSJason Baron }
1094d00636eSJason Baron
ich9_cc_init(ICH9LPCState * lpc)1104d00636eSJason Baron static void ich9_cc_init(ICH9LPCState *lpc)
1114d00636eSJason Baron {
1124d00636eSJason Baron int slot;
1134d00636eSJason Baron int intx;
1144d00636eSJason Baron
1154d00636eSJason Baron /* the default irq routing is arbitrary as long as it matches with
1164d00636eSJason Baron * acpi irq routing table.
1174d00636eSJason Baron * The one that is incompatible with piix_pci(= bochs) one is
1184d00636eSJason Baron * intentionally chosen to let the users know that the different
1194d00636eSJason Baron * board is used.
1204d00636eSJason Baron *
1214d00636eSJason Baron * int[A-D] -> pirq[E-F]
1224d00636eSJason Baron * avoid pirq A-D because they are used for pci express port
1234d00636eSJason Baron */
1244d00636eSJason Baron for (slot = 0; slot < PCI_SLOT_MAX; slot++) {
1254d00636eSJason Baron for (intx = 0; intx < PCI_NUM_PINS; intx++) {
1264d00636eSJason Baron lpc->irr[slot][intx] = (slot + intx) % 4 + 4;
1274d00636eSJason Baron }
1284d00636eSJason Baron }
1294d00636eSJason Baron ich9_cc_update(lpc);
1304d00636eSJason Baron }
1314d00636eSJason Baron
ich9_cc_reset(ICH9LPCState * lpc)1324d00636eSJason Baron static void ich9_cc_reset(ICH9LPCState *lpc)
1334d00636eSJason Baron {
1344d00636eSJason Baron uint8_t *c = lpc->chip_config;
1354d00636eSJason Baron
1364d00636eSJason Baron memset(lpc->chip_config, 0, sizeof(lpc->chip_config));
1374d00636eSJason Baron
1384d00636eSJason Baron pci_set_long(c + ICH9_CC_D31IR, ICH9_CC_DIR_DEFAULT);
1394d00636eSJason Baron pci_set_long(c + ICH9_CC_D30IR, ICH9_CC_D30IR_DEFAULT);
1404d00636eSJason Baron pci_set_long(c + ICH9_CC_D29IR, ICH9_CC_DIR_DEFAULT);
1414d00636eSJason Baron pci_set_long(c + ICH9_CC_D28IR, ICH9_CC_DIR_DEFAULT);
1424d00636eSJason Baron pci_set_long(c + ICH9_CC_D27IR, ICH9_CC_DIR_DEFAULT);
1434d00636eSJason Baron pci_set_long(c + ICH9_CC_D26IR, ICH9_CC_DIR_DEFAULT);
1444d00636eSJason Baron pci_set_long(c + ICH9_CC_D25IR, ICH9_CC_DIR_DEFAULT);
14592055797SPaulo Alcantara pci_set_long(c + ICH9_CC_GCS, ICH9_CC_GCS_DEFAULT);
1464d00636eSJason Baron
1474d00636eSJason Baron ich9_cc_update(lpc);
1484d00636eSJason Baron }
1494d00636eSJason Baron
ich9_cc_addr_len(uint64_t * addr,unsigned * len)1504d00636eSJason Baron static void ich9_cc_addr_len(uint64_t *addr, unsigned *len)
1514d00636eSJason Baron {
1524d00636eSJason Baron *addr &= ICH9_CC_ADDR_MASK;
1534d00636eSJason Baron if (*addr + *len >= ICH9_CC_SIZE) {
1544d00636eSJason Baron *len = ICH9_CC_SIZE - *addr;
1554d00636eSJason Baron }
1564d00636eSJason Baron }
1574d00636eSJason Baron
1584d00636eSJason Baron /* val: little endian */
ich9_cc_write(void * opaque,hwaddr addr,uint64_t val,unsigned len)1594d00636eSJason Baron static void ich9_cc_write(void *opaque, hwaddr addr,
1604d00636eSJason Baron uint64_t val, unsigned len)
1614d00636eSJason Baron {
1624d00636eSJason Baron ICH9LPCState *lpc = (ICH9LPCState *)opaque;
1634d00636eSJason Baron
164c8c7c406SDaniel P. Berrangé trace_ich9_cc_write(addr, val, len);
1654d00636eSJason Baron ich9_cc_addr_len(&addr, &len);
1664d00636eSJason Baron memcpy(lpc->chip_config + addr, &val, len);
167fd56e061SDavid Gibson pci_bus_fire_intx_routing_notifier(pci_get_bus(&lpc->d));
1684d00636eSJason Baron ich9_cc_update(lpc);
1694d00636eSJason Baron }
1704d00636eSJason Baron
1714d00636eSJason Baron /* return value: little endian */
ich9_cc_read(void * opaque,hwaddr addr,unsigned len)1724d00636eSJason Baron static uint64_t ich9_cc_read(void *opaque, hwaddr addr,
1734d00636eSJason Baron unsigned len)
1744d00636eSJason Baron {
1754d00636eSJason Baron ICH9LPCState *lpc = (ICH9LPCState *)opaque;
1764d00636eSJason Baron
1774d00636eSJason Baron uint32_t val = 0;
1784d00636eSJason Baron ich9_cc_addr_len(&addr, &len);
1794d00636eSJason Baron memcpy(&val, lpc->chip_config + addr, len);
180c8c7c406SDaniel P. Berrangé trace_ich9_cc_read(addr, val, len);
1814d00636eSJason Baron return val;
1824d00636eSJason Baron }
1834d00636eSJason Baron
1844d00636eSJason Baron /* IRQ routing */
ich9_lpc_rout(uint8_t pirq_rout,int * pic_irq,int * pic_dis)1854d00636eSJason Baron static void ich9_lpc_rout(uint8_t pirq_rout, int *pic_irq, int *pic_dis)
1864d00636eSJason Baron {
1874d00636eSJason Baron *pic_irq = pirq_rout & ICH9_LPC_PIRQ_ROUT_MASK;
1884d00636eSJason Baron *pic_dis = pirq_rout & ICH9_LPC_PIRQ_ROUT_IRQEN;
1894d00636eSJason Baron }
1904d00636eSJason Baron
ich9_lpc_pic_irq(ICH9LPCState * lpc,int pirq_num,int * pic_irq,int * pic_dis)1914d00636eSJason Baron static void ich9_lpc_pic_irq(ICH9LPCState *lpc, int pirq_num,
1924d00636eSJason Baron int *pic_irq, int *pic_dis)
1934d00636eSJason Baron {
1944d00636eSJason Baron switch (pirq_num) {
1954d00636eSJason Baron case 0 ... 3: /* A-D */
1964d00636eSJason Baron ich9_lpc_rout(lpc->d.config[ICH9_LPC_PIRQA_ROUT + pirq_num],
1974d00636eSJason Baron pic_irq, pic_dis);
1984d00636eSJason Baron return;
1994d00636eSJason Baron case 4 ... 7: /* E-H */
2004d00636eSJason Baron ich9_lpc_rout(lpc->d.config[ICH9_LPC_PIRQE_ROUT + (pirq_num - 4)],
2014d00636eSJason Baron pic_irq, pic_dis);
2024d00636eSJason Baron return;
2034d00636eSJason Baron default:
2044d00636eSJason Baron break;
2054d00636eSJason Baron }
2064d00636eSJason Baron abort();
2074d00636eSJason Baron }
2084d00636eSJason Baron
209a94dd6a9SPaolo Bonzini /* gsi: i8259+ioapic irq 0-15, otherwise assert */
ich9_lpc_update_pic(ICH9LPCState * lpc,int gsi)210a94dd6a9SPaolo Bonzini static void ich9_lpc_update_pic(ICH9LPCState *lpc, int gsi)
2114d00636eSJason Baron {
2124d00636eSJason Baron int i, pic_level;
2134d00636eSJason Baron
214a94dd6a9SPaolo Bonzini assert(gsi < ICH9_LPC_PIC_NUM_PINS);
215a94dd6a9SPaolo Bonzini
2164d00636eSJason Baron /* The pic level is the logical OR of all the PCI irqs mapped to it */
2174d00636eSJason Baron pic_level = 0;
2184d00636eSJason Baron for (i = 0; i < ICH9_LPC_NB_PIRQS; i++) {
2194d00636eSJason Baron int tmp_irq;
2204d00636eSJason Baron int tmp_dis;
2214d00636eSJason Baron ich9_lpc_pic_irq(lpc, i, &tmp_irq, &tmp_dis);
222a94dd6a9SPaolo Bonzini if (!tmp_dis && tmp_irq == gsi) {
223fd56e061SDavid Gibson pic_level |= pci_bus_get_irq_level(pci_get_bus(&lpc->d), i);
2244d00636eSJason Baron }
2254d00636eSJason Baron }
2268f242cb7SPaolo Bonzini if (gsi == lpc->sci_gsi) {
2274d00636eSJason Baron pic_level |= lpc->sci_level;
2284d00636eSJason Baron }
2294d00636eSJason Baron
23035a6b23cSPaolo Bonzini qemu_set_irq(lpc->gsi[gsi], pic_level);
2314d00636eSJason Baron }
2324d00636eSJason Baron
2334d00636eSJason Baron /* APIC mode: GSIx: PIRQ[A-H] -> GSI 16, ... no pirq shares same APIC pins. */
ich9_pirq_to_gsi(int pirq)2344d00636eSJason Baron static int ich9_pirq_to_gsi(int pirq)
2354d00636eSJason Baron {
2364d00636eSJason Baron return pirq + ICH9_LPC_PIC_NUM_PINS;
2374d00636eSJason Baron }
2384d00636eSJason Baron
ich9_gsi_to_pirq(int gsi)2394d00636eSJason Baron static int ich9_gsi_to_pirq(int gsi)
2404d00636eSJason Baron {
2414d00636eSJason Baron return gsi - ICH9_LPC_PIC_NUM_PINS;
2424d00636eSJason Baron }
2434d00636eSJason Baron
244a94dd6a9SPaolo Bonzini /* gsi: ioapic irq 16-23, otherwise assert */
ich9_lpc_update_apic(ICH9LPCState * lpc,int gsi)2454d00636eSJason Baron static void ich9_lpc_update_apic(ICH9LPCState *lpc, int gsi)
2464d00636eSJason Baron {
247243b9511SJan Kiszka int level = 0;
2484d00636eSJason Baron
249a94dd6a9SPaolo Bonzini assert(gsi >= ICH9_LPC_PIC_NUM_PINS);
250a94dd6a9SPaolo Bonzini
251fd56e061SDavid Gibson level |= pci_bus_get_irq_level(pci_get_bus(&lpc->d), ich9_gsi_to_pirq(gsi));
2528f242cb7SPaolo Bonzini if (gsi == lpc->sci_gsi) {
2534d00636eSJason Baron level |= lpc->sci_level;
2544d00636eSJason Baron }
2554d00636eSJason Baron
25635a6b23cSPaolo Bonzini qemu_set_irq(lpc->gsi[gsi], level);
2574d00636eSJason Baron }
2584d00636eSJason Baron
ich9_lpc_set_irq(void * opaque,int pirq,int level)25929a457cbSBernhard Beschow static void ich9_lpc_set_irq(void *opaque, int pirq, int level)
2604d00636eSJason Baron {
2614d00636eSJason Baron ICH9LPCState *lpc = opaque;
262a94dd6a9SPaolo Bonzini int pic_irq, pic_dis;
2634d00636eSJason Baron
2644d00636eSJason Baron assert(0 <= pirq);
2654d00636eSJason Baron assert(pirq < ICH9_LPC_NB_PIRQS);
2664d00636eSJason Baron
2674d00636eSJason Baron ich9_lpc_update_apic(lpc, ich9_pirq_to_gsi(pirq));
268a94dd6a9SPaolo Bonzini ich9_lpc_pic_irq(lpc, pirq, &pic_irq, &pic_dis);
269a94dd6a9SPaolo Bonzini ich9_lpc_update_pic(lpc, pic_irq);
2704d00636eSJason Baron }
2714d00636eSJason Baron
2724d00636eSJason Baron /* return the pirq number (PIRQ[A-H]:0-7) corresponding to
2734d00636eSJason Baron * a given device irq pin.
2744d00636eSJason Baron */
ich9_lpc_map_irq(PCIDevice * pci_dev,int intx)27529a457cbSBernhard Beschow static int ich9_lpc_map_irq(PCIDevice *pci_dev, int intx)
2764d00636eSJason Baron {
2774d00636eSJason Baron BusState *bus = qdev_get_parent_bus(&pci_dev->qdev);
2784d00636eSJason Baron PCIBus *pci_bus = PCI_BUS(bus);
2794d00636eSJason Baron PCIDevice *lpc_pdev =
2804d00636eSJason Baron pci_bus->devices[PCI_DEVFN(ICH9_LPC_DEV, ICH9_LPC_FUNC)];
2814d00636eSJason Baron ICH9LPCState *lpc = ICH9_LPC_DEVICE(lpc_pdev);
2824d00636eSJason Baron
2834d00636eSJason Baron return lpc->irr[PCI_SLOT(pci_dev->devfn)][intx];
2844d00636eSJason Baron }
2854d00636eSJason Baron
ich9_route_intx_pin_to_irq(void * opaque,int pirq_pin)28629a457cbSBernhard Beschow static PCIINTxRoute ich9_route_intx_pin_to_irq(void *opaque, int pirq_pin)
28791c3f2f0SJason Baron {
28891c3f2f0SJason Baron ICH9LPCState *lpc = opaque;
28991c3f2f0SJason Baron PCIINTxRoute route;
29091c3f2f0SJason Baron int pic_irq;
29191c3f2f0SJason Baron int pic_dis;
29291c3f2f0SJason Baron
29391c3f2f0SJason Baron assert(0 <= pirq_pin);
29491c3f2f0SJason Baron assert(pirq_pin < ICH9_LPC_NB_PIRQS);
29591c3f2f0SJason Baron
29691c3f2f0SJason Baron route.mode = PCI_INTX_ENABLED;
29791c3f2f0SJason Baron ich9_lpc_pic_irq(lpc, pirq_pin, &pic_irq, &pic_dis);
29891c3f2f0SJason Baron if (!pic_dis) {
29991c3f2f0SJason Baron if (pic_irq < ICH9_LPC_PIC_NUM_PINS) {
30091c3f2f0SJason Baron route.irq = pic_irq;
30191c3f2f0SJason Baron } else {
30291c3f2f0SJason Baron route.mode = PCI_INTX_DISABLED;
30391c3f2f0SJason Baron route.irq = -1;
30491c3f2f0SJason Baron }
30591c3f2f0SJason Baron } else {
306886e0a5fSDavid Woodhouse /*
307886e0a5fSDavid Woodhouse * Strictly speaking, this is wrong. The PIRQ should be routed
308886e0a5fSDavid Woodhouse * to *both* the I/O APIC and the PIC, on different pins. The
309886e0a5fSDavid Woodhouse * I/O APIC has a fixed mapping to IRQ16-23, while the PIC is
310886e0a5fSDavid Woodhouse * routed according to the PIRQx_ROUT configuration. But QEMU
311886e0a5fSDavid Woodhouse * doesn't (yet) cope with the concept of pin numbers differing
312886e0a5fSDavid Woodhouse * between PIC and I/O APIC, and neither does the in-kernel KVM
313886e0a5fSDavid Woodhouse * irqchip support. So we route to the I/O APIC *only* if the
314886e0a5fSDavid Woodhouse * routing to the PIC is disabled in the PIRQx_ROUT settings.
315886e0a5fSDavid Woodhouse *
316886e0a5fSDavid Woodhouse * This seems to work even if we boot a Linux guest with 'noapic'
317886e0a5fSDavid Woodhouse * to make it use the legacy PIC, and then kexec directly into a
318886e0a5fSDavid Woodhouse * new kernel which uses the I/O APIC. The new kernel explicitly
319886e0a5fSDavid Woodhouse * disables the PIRQ routing even though it doesn't need to care.
320886e0a5fSDavid Woodhouse */
32191c3f2f0SJason Baron route.irq = ich9_pirq_to_gsi(pirq_pin);
32291c3f2f0SJason Baron }
32391c3f2f0SJason Baron
32491c3f2f0SJason Baron return route;
32591c3f2f0SJason Baron }
32691c3f2f0SJason Baron
ich9_generate_smi(void)32792055797SPaulo Alcantara void ich9_generate_smi(void)
32892055797SPaulo Alcantara {
32992055797SPaulo Alcantara cpu_interrupt(first_cpu, CPU_INTERRUPT_SMI);
33092055797SPaulo Alcantara }
33192055797SPaulo Alcantara
3324177b062SPhilippe Mathieu-Daudé /* Returns -1 on error, IRQ number on success */
ich9_lpc_sci_irq(ICH9LPCState * lpc)3334d00636eSJason Baron static int ich9_lpc_sci_irq(ICH9LPCState *lpc)
3344d00636eSJason Baron {
3354177b062SPhilippe Mathieu-Daudé uint8_t sel = lpc->d.config[ICH9_LPC_ACPI_CTRL] &
3364177b062SPhilippe Mathieu-Daudé ICH9_LPC_ACPI_CTRL_SCI_IRQ_SEL_MASK;
3374177b062SPhilippe Mathieu-Daudé switch (sel) {
3384d00636eSJason Baron case ICH9_LPC_ACPI_CTRL_9:
3394d00636eSJason Baron return 9;
3404d00636eSJason Baron case ICH9_LPC_ACPI_CTRL_10:
3414d00636eSJason Baron return 10;
3424d00636eSJason Baron case ICH9_LPC_ACPI_CTRL_11:
3434d00636eSJason Baron return 11;
3444d00636eSJason Baron case ICH9_LPC_ACPI_CTRL_20:
3454d00636eSJason Baron return 20;
3464d00636eSJason Baron case ICH9_LPC_ACPI_CTRL_21:
3474d00636eSJason Baron return 21;
3484d00636eSJason Baron default:
3494d00636eSJason Baron /* reserved */
3504177b062SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR,
3514177b062SPhilippe Mathieu-Daudé "ICH9 LPC: SCI IRQ SEL #%u is reserved\n", sel);
3524d00636eSJason Baron break;
3534d00636eSJason Baron }
3544d00636eSJason Baron return -1;
3554d00636eSJason Baron }
3564d00636eSJason Baron
ich9_set_sci(void * opaque,int irq_num,int level)3574d00636eSJason Baron static void ich9_set_sci(void *opaque, int irq_num, int level)
3584d00636eSJason Baron {
3594d00636eSJason Baron ICH9LPCState *lpc = opaque;
3604d00636eSJason Baron int irq;
3614d00636eSJason Baron
3624d00636eSJason Baron assert(irq_num == 0);
3634d00636eSJason Baron level = !!level;
3644d00636eSJason Baron if (level == lpc->sci_level) {
3654d00636eSJason Baron return;
3664d00636eSJason Baron }
3674d00636eSJason Baron lpc->sci_level = level;
3684d00636eSJason Baron
3698f242cb7SPaolo Bonzini irq = lpc->sci_gsi;
3704d00636eSJason Baron if (irq < 0) {
3714d00636eSJason Baron return;
3724d00636eSJason Baron }
3734d00636eSJason Baron
374a94dd6a9SPaolo Bonzini if (irq >= ICH9_LPC_PIC_NUM_PINS) {
3754d00636eSJason Baron ich9_lpc_update_apic(lpc, irq);
376a94dd6a9SPaolo Bonzini } else {
3774d00636eSJason Baron ich9_lpc_update_pic(lpc, irq);
3784d00636eSJason Baron }
3794d00636eSJason Baron }
3804d00636eSJason Baron
smi_features_ok_callback(void * opaque)38150de920bSLaszlo Ersek static void smi_features_ok_callback(void *opaque)
38250de920bSLaszlo Ersek {
38350de920bSLaszlo Ersek ICH9LPCState *lpc = opaque;
38450de920bSLaszlo Ersek uint64_t guest_features;
385cd89134eSIgor Mammedov uint64_t guest_cpu_hotplug_features;
38650de920bSLaszlo Ersek
38750de920bSLaszlo Ersek if (lpc->smi_features_ok) {
38850de920bSLaszlo Ersek /* negotiation already complete, features locked */
38950de920bSLaszlo Ersek return;
39050de920bSLaszlo Ersek }
39150de920bSLaszlo Ersek
39250de920bSLaszlo Ersek memcpy(&guest_features, lpc->smi_guest_features_le, sizeof guest_features);
39350de920bSLaszlo Ersek le64_to_cpus(&guest_features);
39450de920bSLaszlo Ersek if (guest_features & ~lpc->smi_host_features) {
39550de920bSLaszlo Ersek /* guest requests invalid features, leave @features_ok at zero */
39650de920bSLaszlo Ersek return;
39750de920bSLaszlo Ersek }
398cd89134eSIgor Mammedov
399cd89134eSIgor Mammedov guest_cpu_hotplug_features = guest_features &
400cd89134eSIgor Mammedov (BIT_ULL(ICH9_LPC_SMI_F_CPU_HOTPLUG_BIT) |
401cd89134eSIgor Mammedov BIT_ULL(ICH9_LPC_SMI_F_CPU_HOT_UNPLUG_BIT));
40200dc02d2SIgor Mammedov if (!(guest_features & BIT_ULL(ICH9_LPC_SMI_F_BROADCAST_BIT)) &&
403cd89134eSIgor Mammedov guest_cpu_hotplug_features) {
40400dc02d2SIgor Mammedov /*
40500dc02d2SIgor Mammedov * cpu hot-[un]plug with SMI requires SMI broadcast,
40600dc02d2SIgor Mammedov * leave @features_ok at zero
40700dc02d2SIgor Mammedov */
40800dc02d2SIgor Mammedov return;
40900dc02d2SIgor Mammedov }
41050de920bSLaszlo Ersek
4117ed3e1ebSIgor Mammedov if (guest_cpu_hotplug_features ==
4127ed3e1ebSIgor Mammedov BIT_ULL(ICH9_LPC_SMI_F_CPU_HOT_UNPLUG_BIT)) {
4137ed3e1ebSIgor Mammedov /* cpu hot-unplug is unsupported without cpu-hotplug */
4147ed3e1ebSIgor Mammedov return;
4157ed3e1ebSIgor Mammedov }
4167ed3e1ebSIgor Mammedov
41750de920bSLaszlo Ersek /* valid feature subset requested, lock it down, report success */
41850de920bSLaszlo Ersek lpc->smi_negotiated_features = guest_features;
41950de920bSLaszlo Ersek lpc->smi_features_ok = 1;
42050de920bSLaszlo Ersek }
42150de920bSLaszlo Ersek
ich9_lpc_pm_init(ICH9LPCState * lpc)42220fe3af2SBernhard Beschow static void ich9_lpc_pm_init(ICH9LPCState *lpc)
4234d00636eSJason Baron {
424fba72476SPaolo Bonzini qemu_irq sci_irq;
42550de920bSLaszlo Ersek FWCfgState *fw_cfg = fw_cfg_find();
4264d00636eSJason Baron
427fba72476SPaolo Bonzini sci_irq = qemu_allocate_irq(ich9_set_sci, lpc, 0);
42820fe3af2SBernhard Beschow ich9_pm_init(PCI_DEVICE(lpc), &lpc->pm, sci_irq);
42950de920bSLaszlo Ersek
43050de920bSLaszlo Ersek if (lpc->smi_host_features && fw_cfg) {
43150de920bSLaszlo Ersek uint64_t host_features_le;
43250de920bSLaszlo Ersek
43350de920bSLaszlo Ersek host_features_le = cpu_to_le64(lpc->smi_host_features);
43450de920bSLaszlo Ersek memcpy(lpc->smi_host_features_le, &host_features_le,
43550de920bSLaszlo Ersek sizeof host_features_le);
43650de920bSLaszlo Ersek fw_cfg_add_file(fw_cfg, "etc/smi/supported-features",
43750de920bSLaszlo Ersek lpc->smi_host_features_le,
43850de920bSLaszlo Ersek sizeof lpc->smi_host_features_le);
43950de920bSLaszlo Ersek
44050de920bSLaszlo Ersek /* The other two guest-visible fields are cleared on device reset, we
44150de920bSLaszlo Ersek * just link them into fw_cfg here.
44250de920bSLaszlo Ersek */
44350de920bSLaszlo Ersek fw_cfg_add_file_callback(fw_cfg, "etc/smi/requested-features",
4445f9252f7SMarc-André Lureau NULL, NULL, NULL,
44550de920bSLaszlo Ersek lpc->smi_guest_features_le,
44650de920bSLaszlo Ersek sizeof lpc->smi_guest_features_le,
44750de920bSLaszlo Ersek false);
44850de920bSLaszlo Ersek fw_cfg_add_file_callback(fw_cfg, "etc/smi/features-ok",
4495f9252f7SMarc-André Lureau smi_features_ok_callback, NULL, lpc,
45050de920bSLaszlo Ersek &lpc->smi_features_ok,
45150de920bSLaszlo Ersek sizeof lpc->smi_features_ok,
45250de920bSLaszlo Ersek true);
45350de920bSLaszlo Ersek }
4544d00636eSJason Baron }
4554d00636eSJason Baron
4564d00636eSJason Baron /* APM */
4574d00636eSJason Baron
ich9_apm_ctrl_changed(uint32_t val,void * arg)4584d00636eSJason Baron static void ich9_apm_ctrl_changed(uint32_t val, void *arg)
4594d00636eSJason Baron {
4604d00636eSJason Baron ICH9LPCState *lpc = arg;
4614d00636eSJason Baron
4624d00636eSJason Baron /* ACPI specs 3.0, 4.7.2.5 */
4634d00636eSJason Baron acpi_pm1_cnt_update(&lpc->pm.acpi_regs,
4644d00636eSJason Baron val == ICH9_APM_ACPI_ENABLE,
4654d00636eSJason Baron val == ICH9_APM_ACPI_DISABLE);
466afd6895bSPaolo Bonzini if (val == ICH9_APM_ACPI_ENABLE || val == ICH9_APM_ACPI_DISABLE) {
467afd6895bSPaolo Bonzini return;
468afd6895bSPaolo Bonzini }
4694d00636eSJason Baron
4704d00636eSJason Baron /* SMI_EN = PMBASE + 30. SMI control and enable register */
4714d00636eSJason Baron if (lpc->pm.smi_en & ICH9_PMIO_SMI_EN_APMC_EN) {
4725ce45c7aSLaszlo Ersek if (lpc->smi_negotiated_features &
4735ce45c7aSLaszlo Ersek (UINT64_C(1) << ICH9_LPC_SMI_F_BROADCAST_BIT)) {
4745ce45c7aSLaszlo Ersek CPUState *cs;
4755ce45c7aSLaszlo Ersek CPU_FOREACH(cs) {
4765ce45c7aSLaszlo Ersek cpu_interrupt(cs, CPU_INTERRUPT_SMI);
4775ce45c7aSLaszlo Ersek }
4785ce45c7aSLaszlo Ersek } else {
4793c23402dSLaszlo Ersek cpu_interrupt(current_cpu, CPU_INTERRUPT_SMI);
4804d00636eSJason Baron }
4814d00636eSJason Baron }
4825ce45c7aSLaszlo Ersek }
4834d00636eSJason Baron
4844d00636eSJason Baron /* config:PMBASE */
4854d00636eSJason Baron static void
ich9_lpc_pmbase_sci_update(ICH9LPCState * lpc)4866d356c8cSPaolo Bonzini ich9_lpc_pmbase_sci_update(ICH9LPCState *lpc)
4874d00636eSJason Baron {
4884d00636eSJason Baron uint32_t pm_io_base = pci_get_long(lpc->d.config + ICH9_LPC_PMBASE);
4896d356c8cSPaolo Bonzini uint8_t acpi_cntl = pci_get_long(lpc->d.config + ICH9_LPC_ACPI_CTRL);
4904177b062SPhilippe Mathieu-Daudé int new_gsi;
4916d356c8cSPaolo Bonzini
4926d356c8cSPaolo Bonzini if (acpi_cntl & ICH9_LPC_ACPI_CTRL_ACPI_EN) {
4934d00636eSJason Baron pm_io_base &= ICH9_LPC_PMBASE_BASE_ADDRESS_MASK;
4946d356c8cSPaolo Bonzini } else {
4956d356c8cSPaolo Bonzini pm_io_base = 0;
4966d356c8cSPaolo Bonzini }
4974d00636eSJason Baron
4984d00636eSJason Baron ich9_pm_iospace_update(&lpc->pm, pm_io_base);
4998f242cb7SPaolo Bonzini
5008f242cb7SPaolo Bonzini new_gsi = ich9_lpc_sci_irq(lpc);
5014177b062SPhilippe Mathieu-Daudé if (new_gsi == -1) {
5024177b062SPhilippe Mathieu-Daudé return;
5034177b062SPhilippe Mathieu-Daudé }
5048f242cb7SPaolo Bonzini if (lpc->sci_level && new_gsi != lpc->sci_gsi) {
5058f242cb7SPaolo Bonzini qemu_set_irq(lpc->pm.irq, 0);
5068f242cb7SPaolo Bonzini lpc->sci_gsi = new_gsi;
5078f242cb7SPaolo Bonzini qemu_set_irq(lpc->pm.irq, 1);
5088f242cb7SPaolo Bonzini }
5098f242cb7SPaolo Bonzini lpc->sci_gsi = new_gsi;
5104d00636eSJason Baron }
5114d00636eSJason Baron
5127335a95aSCao jin /* config:RCBA */
ich9_lpc_rcba_update(ICH9LPCState * lpc,uint32_t rcba_old)5137335a95aSCao jin static void ich9_lpc_rcba_update(ICH9LPCState *lpc, uint32_t rcba_old)
5144d00636eSJason Baron {
5157335a95aSCao jin uint32_t rcba = pci_get_long(lpc->d.config + ICH9_LPC_RCBA);
5164d00636eSJason Baron
5177335a95aSCao jin if (rcba_old & ICH9_LPC_RCBA_EN) {
5187335a95aSCao jin memory_region_del_subregion(get_system_memory(), &lpc->rcrb_mem);
5194d00636eSJason Baron }
5207335a95aSCao jin if (rcba & ICH9_LPC_RCBA_EN) {
5214d00636eSJason Baron memory_region_add_subregion_overlap(get_system_memory(),
5227335a95aSCao jin rcba & ICH9_LPC_RCBA_BA_MASK,
5237335a95aSCao jin &lpc->rcrb_mem, 1);
5244d00636eSJason Baron }
5254d00636eSJason Baron }
5264d00636eSJason Baron
52711e66a15SGerd Hoffmann /* config:GEN_PMCON* */
52811e66a15SGerd Hoffmann static void
ich9_lpc_pmcon_update(ICH9LPCState * lpc)52911e66a15SGerd Hoffmann ich9_lpc_pmcon_update(ICH9LPCState *lpc)
53011e66a15SGerd Hoffmann {
53111e66a15SGerd Hoffmann uint16_t gen_pmcon_1 = pci_get_word(lpc->d.config + ICH9_LPC_GEN_PMCON_1);
53211e66a15SGerd Hoffmann uint16_t wmask;
53311e66a15SGerd Hoffmann
5346e3c2d58SDominic Prinz if (lpc->pm.swsmi_timer_enabled) {
5356e3c2d58SDominic Prinz ich9_pm_update_swsmi_timer(
5366e3c2d58SDominic Prinz &lpc->pm, lpc->pm.smi_en & ICH9_PMIO_SMI_EN_SWSMI_EN);
5376e3c2d58SDominic Prinz }
5386e3c2d58SDominic Prinz if (lpc->pm.periodic_timer_enabled) {
5396e3c2d58SDominic Prinz ich9_pm_update_periodic_timer(
5406e3c2d58SDominic Prinz &lpc->pm, lpc->pm.smi_en & ICH9_PMIO_SMI_EN_PERIODIC_EN);
5416e3c2d58SDominic Prinz }
5426e3c2d58SDominic Prinz
54311e66a15SGerd Hoffmann if (gen_pmcon_1 & ICH9_LPC_GEN_PMCON_1_SMI_LOCK) {
54411e66a15SGerd Hoffmann wmask = pci_get_word(lpc->d.wmask + ICH9_LPC_GEN_PMCON_1);
54511e66a15SGerd Hoffmann wmask &= ~ICH9_LPC_GEN_PMCON_1_SMI_LOCK;
54611e66a15SGerd Hoffmann pci_set_word(lpc->d.wmask + ICH9_LPC_GEN_PMCON_1, wmask);
54711e66a15SGerd Hoffmann lpc->pm.smi_en_wmask &= ~1;
54811e66a15SGerd Hoffmann }
54911e66a15SGerd Hoffmann }
55011e66a15SGerd Hoffmann
ich9_lpc_post_load(void * opaque,int version_id)5514d00636eSJason Baron static int ich9_lpc_post_load(void *opaque, int version_id)
5524d00636eSJason Baron {
5534d00636eSJason Baron ICH9LPCState *lpc = opaque;
5544d00636eSJason Baron
5558f242cb7SPaolo Bonzini ich9_lpc_pmbase_sci_update(lpc);
5567335a95aSCao jin ich9_lpc_rcba_update(lpc, 0 /* disabled ICH9_LPC_RCBA_EN */);
55711e66a15SGerd Hoffmann ich9_lpc_pmcon_update(lpc);
5584d00636eSJason Baron return 0;
5594d00636eSJason Baron }
5604d00636eSJason Baron
ich9_lpc_config_write(PCIDevice * d,uint32_t addr,uint32_t val,int len)5614d00636eSJason Baron static void ich9_lpc_config_write(PCIDevice *d,
5624d00636eSJason Baron uint32_t addr, uint32_t val, int len)
5634d00636eSJason Baron {
5644d00636eSJason Baron ICH9LPCState *lpc = ICH9_LPC_DEVICE(d);
5657335a95aSCao jin uint32_t rcba_old = pci_get_long(d->config + ICH9_LPC_RCBA);
5664d00636eSJason Baron
5674d00636eSJason Baron pci_default_write_config(d, addr, val, len);
5686d356c8cSPaolo Bonzini if (ranges_overlap(addr, len, ICH9_LPC_PMBASE, 4) ||
5696d356c8cSPaolo Bonzini ranges_overlap(addr, len, ICH9_LPC_ACPI_CTRL, 1)) {
5708f242cb7SPaolo Bonzini ich9_lpc_pmbase_sci_update(lpc);
5714d00636eSJason Baron }
5724d00636eSJason Baron if (ranges_overlap(addr, len, ICH9_LPC_RCBA, 4)) {
5737335a95aSCao jin ich9_lpc_rcba_update(lpc, rcba_old);
5744d00636eSJason Baron }
57591c3f2f0SJason Baron if (ranges_overlap(addr, len, ICH9_LPC_PIRQA_ROUT, 4)) {
576fd56e061SDavid Gibson pci_bus_fire_intx_routing_notifier(pci_get_bus(&lpc->d));
57791c3f2f0SJason Baron }
57891c3f2f0SJason Baron if (ranges_overlap(addr, len, ICH9_LPC_PIRQE_ROUT, 4)) {
579fd56e061SDavid Gibson pci_bus_fire_intx_routing_notifier(pci_get_bus(&lpc->d));
58091c3f2f0SJason Baron }
58111e66a15SGerd Hoffmann if (ranges_overlap(addr, len, ICH9_LPC_GEN_PMCON_1, 8)) {
58211e66a15SGerd Hoffmann ich9_lpc_pmcon_update(lpc);
58311e66a15SGerd Hoffmann }
5844d00636eSJason Baron }
5854d00636eSJason Baron
ich9_lpc_reset(DeviceState * qdev)5864d00636eSJason Baron static void ich9_lpc_reset(DeviceState *qdev)
5874d00636eSJason Baron {
5884d00636eSJason Baron PCIDevice *d = PCI_DEVICE(qdev);
5894d00636eSJason Baron ICH9LPCState *lpc = ICH9_LPC_DEVICE(d);
5907335a95aSCao jin uint32_t rcba_old = pci_get_long(d->config + ICH9_LPC_RCBA);
5914d00636eSJason Baron int i;
5924d00636eSJason Baron
5934d00636eSJason Baron for (i = 0; i < 4; i++) {
5944d00636eSJason Baron pci_set_byte(d->config + ICH9_LPC_PIRQA_ROUT + i,
5954d00636eSJason Baron ICH9_LPC_PIRQ_ROUT_DEFAULT);
5964d00636eSJason Baron }
5974d00636eSJason Baron for (i = 0; i < 4; i++) {
5984d00636eSJason Baron pci_set_byte(d->config + ICH9_LPC_PIRQE_ROUT + i,
5994d00636eSJason Baron ICH9_LPC_PIRQ_ROUT_DEFAULT);
6004d00636eSJason Baron }
6014d00636eSJason Baron pci_set_byte(d->config + ICH9_LPC_ACPI_CTRL, ICH9_LPC_ACPI_CTRL_DEFAULT);
6024d00636eSJason Baron
6034d00636eSJason Baron pci_set_long(d->config + ICH9_LPC_PMBASE, ICH9_LPC_PMBASE_DEFAULT);
6044d00636eSJason Baron pci_set_long(d->config + ICH9_LPC_RCBA, ICH9_LPC_RCBA_DEFAULT);
6054d00636eSJason Baron
6064d00636eSJason Baron ich9_cc_reset(lpc);
6074d00636eSJason Baron
6088f242cb7SPaolo Bonzini ich9_lpc_pmbase_sci_update(lpc);
6097335a95aSCao jin ich9_lpc_rcba_update(lpc, rcba_old);
6104d00636eSJason Baron
6114d00636eSJason Baron lpc->sci_level = 0;
6120e98b436SLaszlo Ersek lpc->rst_cnt = 0;
61350de920bSLaszlo Ersek
61450de920bSLaszlo Ersek memset(lpc->smi_guest_features_le, 0, sizeof lpc->smi_guest_features_le);
61550de920bSLaszlo Ersek lpc->smi_features_ok = 0;
61650de920bSLaszlo Ersek lpc->smi_negotiated_features = 0;
6174d00636eSJason Baron }
6184d00636eSJason Baron
6197335a95aSCao jin /* root complex register block is mapped into memory space */
6207335a95aSCao jin static const MemoryRegionOps rcrb_mmio_ops = {
6214d00636eSJason Baron .read = ich9_cc_read,
6224d00636eSJason Baron .write = ich9_cc_write,
6234d00636eSJason Baron .endianness = DEVICE_LITTLE_ENDIAN,
6244d00636eSJason Baron };
6254d00636eSJason Baron
ich9_lpc_machine_ready(Notifier * n,void * opaque)6263f5bc9e8SGerd Hoffmann static void ich9_lpc_machine_ready(Notifier *n, void *opaque)
6273f5bc9e8SGerd Hoffmann {
6283f5bc9e8SGerd Hoffmann ICH9LPCState *s = container_of(n, ICH9LPCState, machine_ready);
629b6f32962SJan Kiszka MemoryRegion *io_as = pci_address_space_io(&s->d);
6303f5bc9e8SGerd Hoffmann uint8_t *pci_conf;
6313f5bc9e8SGerd Hoffmann
6323f5bc9e8SGerd Hoffmann pci_conf = s->d.config;
6333ce10901SPaolo Bonzini if (memory_region_present(io_as, 0x3f8)) {
6343f5bc9e8SGerd Hoffmann /* com1 */
6353f5bc9e8SGerd Hoffmann pci_conf[0x82] |= 0x01;
6363f5bc9e8SGerd Hoffmann }
6373ce10901SPaolo Bonzini if (memory_region_present(io_as, 0x2f8)) {
6383f5bc9e8SGerd Hoffmann /* com2 */
6393f5bc9e8SGerd Hoffmann pci_conf[0x82] |= 0x02;
6403f5bc9e8SGerd Hoffmann }
6413ce10901SPaolo Bonzini if (memory_region_present(io_as, 0x378)) {
6423f5bc9e8SGerd Hoffmann /* lpt */
6433f5bc9e8SGerd Hoffmann pci_conf[0x82] |= 0x04;
6443f5bc9e8SGerd Hoffmann }
645557772f2SMarcel Apfelbaum if (memory_region_present(io_as, 0x3f2)) {
6463f5bc9e8SGerd Hoffmann /* floppy */
6473f5bc9e8SGerd Hoffmann pci_conf[0x82] |= 0x08;
6483f5bc9e8SGerd Hoffmann }
6493f5bc9e8SGerd Hoffmann }
6503f5bc9e8SGerd Hoffmann
6510e98b436SLaszlo Ersek /* reset control */
ich9_rst_cnt_write(void * opaque,hwaddr addr,uint64_t val,unsigned len)6520e98b436SLaszlo Ersek static void ich9_rst_cnt_write(void *opaque, hwaddr addr, uint64_t val,
6530e98b436SLaszlo Ersek unsigned len)
6540e98b436SLaszlo Ersek {
6550e98b436SLaszlo Ersek ICH9LPCState *lpc = opaque;
6560e98b436SLaszlo Ersek
6570e98b436SLaszlo Ersek if (val & 4) {
658cf83f140SEric Blake qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
6590e98b436SLaszlo Ersek return;
6600e98b436SLaszlo Ersek }
6610e98b436SLaszlo Ersek lpc->rst_cnt = val & 0xA; /* keep FULL_RST (bit 3) and SYS_RST (bit 1) */
6620e98b436SLaszlo Ersek }
6630e98b436SLaszlo Ersek
ich9_rst_cnt_read(void * opaque,hwaddr addr,unsigned len)6640e98b436SLaszlo Ersek static uint64_t ich9_rst_cnt_read(void *opaque, hwaddr addr, unsigned len)
6650e98b436SLaszlo Ersek {
6660e98b436SLaszlo Ersek ICH9LPCState *lpc = opaque;
6670e98b436SLaszlo Ersek
6680e98b436SLaszlo Ersek return lpc->rst_cnt;
6690e98b436SLaszlo Ersek }
6700e98b436SLaszlo Ersek
6710e98b436SLaszlo Ersek static const MemoryRegionOps ich9_rst_cnt_ops = {
6720e98b436SLaszlo Ersek .read = ich9_rst_cnt_read,
6730e98b436SLaszlo Ersek .write = ich9_rst_cnt_write,
6740e98b436SLaszlo Ersek .endianness = DEVICE_LITTLE_ENDIAN
6750e98b436SLaszlo Ersek };
6760e98b436SLaszlo Ersek
ich9_lpc_initfn(Object * obj)677a8c1e3bbSFelipe Franciosi static void ich9_lpc_initfn(Object *obj)
6786f1426abSMichael S. Tsirkin {
679a8c1e3bbSFelipe Franciosi ICH9LPCState *lpc = ICH9_LPC_DEVICE(obj);
680a8c1e3bbSFelipe Franciosi
6816f1426abSMichael S. Tsirkin static const uint8_t acpi_enable_cmd = ICH9_APM_ACPI_ENABLE;
6826f1426abSMichael S. Tsirkin static const uint8_t acpi_disable_cmd = ICH9_APM_ACPI_DISABLE;
6836f1426abSMichael S. Tsirkin
684f0bc6bf7SBernhard Beschow object_initialize_child(obj, "rtc", &lpc->rtc, TYPE_MC146818_RTC);
685f0bc6bf7SBernhard Beschow
68629538512SBernhard Beschow qdev_init_gpio_out_named(DEVICE(lpc), lpc->gsi, ICH9_GPIO_GSI,
68729538512SBernhard Beschow IOAPIC_NUM_PINS);
68829538512SBernhard Beschow
68964a7b8deSFelipe Franciosi object_property_add_uint8_ptr(obj, ACPI_PM_PROP_SCI_INT,
690d2623129SMarkus Armbruster &lpc->sci_gsi, OBJ_PROP_FLAG_READ);
6916f1426abSMichael S. Tsirkin object_property_add_uint8_ptr(OBJECT(lpc), ACPI_PM_PROP_ACPI_ENABLE_CMD,
692d2623129SMarkus Armbruster &acpi_enable_cmd, OBJ_PROP_FLAG_READ);
6936f1426abSMichael S. Tsirkin object_property_add_uint8_ptr(OBJECT(lpc), ACPI_PM_PROP_ACPI_DISABLE_CMD,
694d2623129SMarkus Armbruster &acpi_disable_cmd, OBJ_PROP_FLAG_READ);
695eb8f7f91SIgor Mammedov object_property_add_uint64_ptr(obj, ICH9_LPC_SMI_NEGOTIATED_FEAT_PROP,
696eb8f7f91SIgor Mammedov &lpc->smi_negotiated_features,
697eb8f7f91SIgor Mammedov OBJ_PROP_FLAG_READ);
6986f1426abSMichael S. Tsirkin
69940c2281cSMarkus Armbruster ich9_pm_add_properties(obj, &lpc->pm);
700d6b38b66SIgor Mammedov }
701d6b38b66SIgor Mammedov
ich9_lpc_realize(PCIDevice * d,Error ** errp)7023a80ceadSMarkus Armbruster static void ich9_lpc_realize(PCIDevice *d, Error **errp)
7034d00636eSJason Baron {
7044d00636eSJason Baron ICH9LPCState *lpc = ICH9_LPC_DEVICE(d);
70529a457cbSBernhard Beschow PCIBus *pci_bus = pci_get_bus(d);
7064d00636eSJason Baron ISABus *isa_bus;
70756b1f50eSBernhard Beschow uint32_t irq;
7084d00636eSJason Baron
70967cebca3SGerd Hoffmann if ((lpc->smi_host_features & BIT_ULL(ICH9_LPC_SMI_F_CPU_HOT_UNPLUG_BIT)) &&
71067cebca3SGerd Hoffmann !(lpc->smi_host_features & BIT_ULL(ICH9_LPC_SMI_F_CPU_HOTPLUG_BIT))) {
71167cebca3SGerd Hoffmann /*
71267cebca3SGerd Hoffmann * smi_features_ok_callback() throws an error on this.
71367cebca3SGerd Hoffmann *
71467cebca3SGerd Hoffmann * So bail out here instead of advertizing the invalid
71567cebca3SGerd Hoffmann * configuration and get obscure firmware failures from that.
71667cebca3SGerd Hoffmann */
71767cebca3SGerd Hoffmann error_setg(errp, "cpu hot-unplug requires cpu hot-plug");
71867cebca3SGerd Hoffmann return;
71967cebca3SGerd Hoffmann }
72067cebca3SGerd Hoffmann
721d10e5432SMarkus Armbruster isa_bus = isa_bus_new(DEVICE(d), get_system_memory(), get_system_io(),
722d10e5432SMarkus Armbruster errp);
723d10e5432SMarkus Armbruster if (!isa_bus) {
724d10e5432SMarkus Armbruster return;
725d10e5432SMarkus Armbruster }
7264d00636eSJason Baron
7274d00636eSJason Baron pci_set_long(d->wmask + ICH9_LPC_PMBASE,
7284d00636eSJason Baron ICH9_LPC_PMBASE_BASE_ADDRESS_MASK);
7296d356c8cSPaolo Bonzini pci_set_byte(d->wmask + ICH9_LPC_PMBASE,
7308f242cb7SPaolo Bonzini ICH9_LPC_ACPI_CTRL_ACPI_EN |
7318f242cb7SPaolo Bonzini ICH9_LPC_ACPI_CTRL_SCI_IRQ_SEL_MASK);
7324d00636eSJason Baron
7337335a95aSCao jin memory_region_init_io(&lpc->rcrb_mem, OBJECT(d), &rcrb_mmio_ops, lpc,
7347335a95aSCao jin "lpc-rcrb-mmio", ICH9_CC_SIZE);
7354d00636eSJason Baron
7364d00636eSJason Baron ich9_cc_init(lpc);
73742d8a3cfSJulien Grall apm_init(d, &lpc->apm, ich9_apm_ctrl_changed, lpc);
7383f5bc9e8SGerd Hoffmann
7393f5bc9e8SGerd Hoffmann lpc->machine_ready.notify = ich9_lpc_machine_ready;
7403f5bc9e8SGerd Hoffmann qemu_add_machine_init_done_notifier(&lpc->machine_ready);
7413f5bc9e8SGerd Hoffmann
7421437c94bSPaolo Bonzini memory_region_init_io(&lpc->rst_cnt_mem, OBJECT(d), &ich9_rst_cnt_ops, lpc,
7430e98b436SLaszlo Ersek "lpc-reset-control", 1);
7440e98b436SLaszlo Ersek memory_region_add_subregion_overlap(pci_address_space_io(d),
7450e98b436SLaszlo Ersek ICH9_RST_CNT_IOPORT, &lpc->rst_cnt_mem,
7460e98b436SLaszlo Ersek 1);
747f999c0deSEfimov Vasily
7487067887eSPhilippe Mathieu-Daudé isa_bus_register_input_irqs(isa_bus, lpc->gsi);
749503a35e7SBernhard Beschow
7505e37bc49SPhilippe Mathieu-Daudé i8257_dma_init(OBJECT(d), isa_bus, 0);
75129a457cbSBernhard Beschow
752f0bc6bf7SBernhard Beschow /* RTC */
753f0bc6bf7SBernhard Beschow qdev_prop_set_int32(DEVICE(&lpc->rtc), "base_year", 2000);
754f0bc6bf7SBernhard Beschow if (!qdev_realize(DEVICE(&lpc->rtc), BUS(isa_bus), errp)) {
755f0bc6bf7SBernhard Beschow return;
756f0bc6bf7SBernhard Beschow }
75756b1f50eSBernhard Beschow irq = object_property_get_uint(OBJECT(&lpc->rtc), "irq", &error_fatal);
75856b1f50eSBernhard Beschow isa_connect_gpio_out(ISA_DEVICE(&lpc->rtc), 0, irq);
759f0bc6bf7SBernhard Beschow
76029a457cbSBernhard Beschow pci_bus_irqs(pci_bus, ich9_lpc_set_irq, d, ICH9_LPC_NB_PIRQS);
76129a457cbSBernhard Beschow pci_bus_map_irqs(pci_bus, ich9_lpc_map_irq);
76229a457cbSBernhard Beschow pci_bus_set_route_irq_fn(pci_bus, ich9_route_intx_pin_to_irq);
76320fe3af2SBernhard Beschow
76420fe3af2SBernhard Beschow ich9_lpc_pm_init(lpc);
7654d00636eSJason Baron }
7664d00636eSJason Baron
ich9_rst_cnt_needed(void * opaque)7670e98b436SLaszlo Ersek static bool ich9_rst_cnt_needed(void *opaque)
7680e98b436SLaszlo Ersek {
7690e98b436SLaszlo Ersek ICH9LPCState *lpc = opaque;
7700e98b436SLaszlo Ersek
7710e98b436SLaszlo Ersek return (lpc->rst_cnt != 0);
7720e98b436SLaszlo Ersek }
7730e98b436SLaszlo Ersek
7740e98b436SLaszlo Ersek static const VMStateDescription vmstate_ich9_rst_cnt = {
7750e98b436SLaszlo Ersek .name = "ICH9LPC/rst_cnt",
7760e98b436SLaszlo Ersek .version_id = 1,
7770e98b436SLaszlo Ersek .minimum_version_id = 1,
7785cd8cadaSJuan Quintela .needed = ich9_rst_cnt_needed,
779cbf19506SRichard Henderson .fields = (const VMStateField[]) {
7800e98b436SLaszlo Ersek VMSTATE_UINT8(rst_cnt, ICH9LPCState),
7810e98b436SLaszlo Ersek VMSTATE_END_OF_LIST()
7820e98b436SLaszlo Ersek }
7830e98b436SLaszlo Ersek };
7840e98b436SLaszlo Ersek
ich9_smi_feat_needed(void * opaque)78550de920bSLaszlo Ersek static bool ich9_smi_feat_needed(void *opaque)
78650de920bSLaszlo Ersek {
78750de920bSLaszlo Ersek ICH9LPCState *lpc = opaque;
78850de920bSLaszlo Ersek
78950de920bSLaszlo Ersek return !buffer_is_zero(lpc->smi_guest_features_le,
79050de920bSLaszlo Ersek sizeof lpc->smi_guest_features_le) ||
79150de920bSLaszlo Ersek lpc->smi_features_ok;
79250de920bSLaszlo Ersek }
79350de920bSLaszlo Ersek
79450de920bSLaszlo Ersek static const VMStateDescription vmstate_ich9_smi_feat = {
79550de920bSLaszlo Ersek .name = "ICH9LPC/smi_feat",
79650de920bSLaszlo Ersek .version_id = 1,
79750de920bSLaszlo Ersek .minimum_version_id = 1,
79850de920bSLaszlo Ersek .needed = ich9_smi_feat_needed,
799cbf19506SRichard Henderson .fields = (const VMStateField[]) {
80050de920bSLaszlo Ersek VMSTATE_UINT8_ARRAY(smi_guest_features_le, ICH9LPCState,
80150de920bSLaszlo Ersek sizeof(uint64_t)),
80250de920bSLaszlo Ersek VMSTATE_UINT8(smi_features_ok, ICH9LPCState),
80350de920bSLaszlo Ersek VMSTATE_UINT64(smi_negotiated_features, ICH9LPCState),
80450de920bSLaszlo Ersek VMSTATE_END_OF_LIST()
80550de920bSLaszlo Ersek }
80650de920bSLaszlo Ersek };
80750de920bSLaszlo Ersek
8084d00636eSJason Baron static const VMStateDescription vmstate_ich9_lpc = {
8094d00636eSJason Baron .name = "ICH9LPC",
8104d00636eSJason Baron .version_id = 1,
8114d00636eSJason Baron .minimum_version_id = 1,
8124d00636eSJason Baron .post_load = ich9_lpc_post_load,
813cbf19506SRichard Henderson .fields = (const VMStateField[]) {
8144d00636eSJason Baron VMSTATE_PCI_DEVICE(d, ICH9LPCState),
8154d00636eSJason Baron VMSTATE_STRUCT(apm, ICH9LPCState, 0, vmstate_apm, APMState),
8164d00636eSJason Baron VMSTATE_STRUCT(pm, ICH9LPCState, 0, vmstate_ich9_pm, ICH9LPCPMRegs),
8174d00636eSJason Baron VMSTATE_UINT8_ARRAY(chip_config, ICH9LPCState, ICH9_CC_SIZE),
8184d00636eSJason Baron VMSTATE_UINT32(sci_level, ICH9LPCState),
8194d00636eSJason Baron VMSTATE_END_OF_LIST()
8200e98b436SLaszlo Ersek },
821cbf19506SRichard Henderson .subsections = (const VMStateDescription * const []) {
8225cd8cadaSJuan Quintela &vmstate_ich9_rst_cnt,
82350de920bSLaszlo Ersek &vmstate_ich9_smi_feat,
8245cd8cadaSJuan Quintela NULL
8254d00636eSJason Baron }
8264d00636eSJason Baron };
8274d00636eSJason Baron
8287f68219cSRichard Henderson static const Property ich9_lpc_properties[] = {
829a6b6414fSDaniel P. Berrangé DEFINE_PROP_BOOL("noreboot", ICH9LPCState, pin_strap.spkr_hi, false),
83024cd04fcSIsaku Yamahata DEFINE_PROP_BOOL("smm-compat", ICH9LPCState, pm.smm_compat, false),
83120fe3af2SBernhard Beschow DEFINE_PROP_BOOL("smm-enabled", ICH9LPCState, pm.smm_enabled, false),
832b8bab8ebSLaszlo Ersek DEFINE_PROP_BIT64("x-smi-broadcast", ICH9LPCState, smi_host_features,
833b8bab8ebSLaszlo Ersek ICH9_LPC_SMI_F_BROADCAST_BIT, true),
83400dc02d2SIgor Mammedov DEFINE_PROP_BIT64("x-smi-cpu-hotplug", ICH9LPCState, smi_host_features,
83500dc02d2SIgor Mammedov ICH9_LPC_SMI_F_CPU_HOTPLUG_BIT, true),
83600dc02d2SIgor Mammedov DEFINE_PROP_BIT64("x-smi-cpu-hotunplug", ICH9LPCState, smi_host_features,
8377ed3e1ebSIgor Mammedov ICH9_LPC_SMI_F_CPU_HOT_UNPLUG_BIT, true),
8386e3c2d58SDominic Prinz DEFINE_PROP_BOOL("x-smi-swsmi-timer", ICH9LPCState,
8396e3c2d58SDominic Prinz pm.swsmi_timer_enabled, true),
8406e3c2d58SDominic Prinz DEFINE_PROP_BOOL("x-smi-periodic-timer", ICH9LPCState,
8416e3c2d58SDominic Prinz pm.periodic_timer_enabled, true),
8425add35beSPaulo Alcantara };
8435add35beSPaulo Alcantara
ich9_send_gpe(AcpiDeviceIf * adev,AcpiEventStatusBits ev)844eaf23bf7SIgor Mammedov static void ich9_send_gpe(AcpiDeviceIf *adev, AcpiEventStatusBits ev)
845eaf23bf7SIgor Mammedov {
846eaf23bf7SIgor Mammedov ICH9LPCState *s = ICH9_LPC_DEVICE(adev);
847eaf23bf7SIgor Mammedov
848eaf23bf7SIgor Mammedov acpi_send_gpe_event(&s->pm.acpi_regs, s->pm.irq, ev);
849eaf23bf7SIgor Mammedov }
850eaf23bf7SIgor Mammedov
build_ich9_isa_aml(AcpiDevAmlIf * adev,Aml * scope)851887e8e9dSIgor Mammedov static void build_ich9_isa_aml(AcpiDevAmlIf *adev, Aml *scope)
852887e8e9dSIgor Mammedov {
85347a373faSIgor Mammedov Aml *field;
854958f8182SBernhard Beschow BusState *bus = qdev_get_child_bus(DEVICE(adev), "isa.0");
8554fd75ce0SIgor Mammedov Aml *sb_scope = aml_scope("\\_SB");
856887e8e9dSIgor Mammedov
857887e8e9dSIgor Mammedov /* ICH9 PCI to ISA irq remapping */
858887e8e9dSIgor Mammedov aml_append(scope, aml_operation_region("PIRQ", AML_PCI_CONFIG,
859887e8e9dSIgor Mammedov aml_int(0x60), 0x0C));
86047a373faSIgor Mammedov /* Fields declarion has to happen *after* operation region */
8614fd75ce0SIgor Mammedov field = aml_field("PCI0.SF8.PIRQ", AML_BYTE_ACC, AML_NOLOCK, AML_PRESERVE);
86247a373faSIgor Mammedov aml_append(field, aml_named_field("PRQA", 8));
86347a373faSIgor Mammedov aml_append(field, aml_named_field("PRQB", 8));
86447a373faSIgor Mammedov aml_append(field, aml_named_field("PRQC", 8));
86547a373faSIgor Mammedov aml_append(field, aml_named_field("PRQD", 8));
86647a373faSIgor Mammedov aml_append(field, aml_reserved_field(0x20));
86747a373faSIgor Mammedov aml_append(field, aml_named_field("PRQE", 8));
86847a373faSIgor Mammedov aml_append(field, aml_named_field("PRQF", 8));
86947a373faSIgor Mammedov aml_append(field, aml_named_field("PRQG", 8));
87047a373faSIgor Mammedov aml_append(field, aml_named_field("PRQH", 8));
8714fd75ce0SIgor Mammedov aml_append(sb_scope, field);
8724fd75ce0SIgor Mammedov aml_append(scope, sb_scope);
873887e8e9dSIgor Mammedov
8749c6c0aeaSBernhard Beschow qbus_build_aml(bus, scope);
875887e8e9dSIgor Mammedov }
876887e8e9dSIgor Mammedov
ich9_lpc_class_init(ObjectClass * klass,const void * data)87712d1a768SPhilippe Mathieu-Daudé static void ich9_lpc_class_init(ObjectClass *klass, const void *data)
8784d00636eSJason Baron {
8794d00636eSJason Baron DeviceClass *dc = DEVICE_CLASS(klass);
8804d00636eSJason Baron PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
8811f862184SIgor Mammedov HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(klass);
88243f50410SIgor Mammedov AcpiDeviceIfClass *adevc = ACPI_DEVICE_IF_CLASS(klass);
883887e8e9dSIgor Mammedov AcpiDevAmlIfClass *amldevc = ACPI_DEV_AML_IF_CLASS(klass);
8844d00636eSJason Baron
885125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
886e3d08143SPeter Maydell device_class_set_legacy_reset(dc, ich9_lpc_reset);
8873a80ceadSMarkus Armbruster k->realize = ich9_lpc_realize;
8884d00636eSJason Baron dc->vmsd = &vmstate_ich9_lpc;
8894f67d30bSMarc-André Lureau device_class_set_props(dc, ich9_lpc_properties);
8904d00636eSJason Baron k->config_write = ich9_lpc_config_write;
8914d00636eSJason Baron dc->desc = "ICH9 LPC bridge";
8924d00636eSJason Baron k->vendor_id = PCI_VENDOR_ID_INTEL;
8934d00636eSJason Baron k->device_id = PCI_DEVICE_ID_INTEL_ICH9_8;
8944d00636eSJason Baron k->revision = ICH9_A2_LPC_REVISION;
8954d00636eSJason Baron k->class_id = PCI_CLASS_BRIDGE_ISA;
896bfa6dfd0SMarkus Armbruster /*
897bfa6dfd0SMarkus Armbruster * Reason: part of ICH9 southbridge, needs to be wired up by
898bfa6dfd0SMarkus Armbruster * pc_q35_init()
899bfa6dfd0SMarkus Armbruster */
900e90f2a8cSEduardo Habkost dc->user_creatable = false;
9019040e6dfSWei Yang hc->pre_plug = ich9_pm_device_pre_plug_cb;
9020058c082SIgor Mammedov hc->plug = ich9_pm_device_plug_cb;
9030058c082SIgor Mammedov hc->unplug_request = ich9_pm_device_unplug_request_cb;
9040058c082SIgor Mammedov hc->unplug = ich9_pm_device_unplug_cb;
905f18e29fcSIgor Mammedov hc->is_hotpluggable_bus = ich9_pm_is_hotpluggable_bus;
90643f50410SIgor Mammedov adevc->ospm_status = ich9_pm_ospm_status;
907eaf23bf7SIgor Mammedov adevc->send_event = ich9_send_gpe;
908887e8e9dSIgor Mammedov amldevc->build_dev_aml = build_ich9_isa_aml;
9094d00636eSJason Baron }
9104d00636eSJason Baron
9114d00636eSJason Baron static const TypeInfo ich9_lpc_info = {
9124d00636eSJason Baron .name = TYPE_ICH9_LPC_DEVICE,
9134d00636eSJason Baron .parent = TYPE_PCI_DEVICE,
9140fc8289aSEduardo Habkost .instance_size = sizeof(ICH9LPCState),
915d6b38b66SIgor Mammedov .instance_init = ich9_lpc_initfn,
9164d00636eSJason Baron .class_init = ich9_lpc_class_init,
917*2cd09e47SPhilippe Mathieu-Daudé .interfaces = (const InterfaceInfo[]) {
9181f862184SIgor Mammedov { TYPE_HOTPLUG_HANDLER },
91943f50410SIgor Mammedov { TYPE_ACPI_DEVICE_IF },
920fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE },
921887e8e9dSIgor Mammedov { TYPE_ACPI_DEV_AML_IF },
9221f862184SIgor Mammedov { }
9231f862184SIgor Mammedov }
9244d00636eSJason Baron };
9254d00636eSJason Baron
ich9_lpc_register(void)9264d00636eSJason Baron static void ich9_lpc_register(void)
9274d00636eSJason Baron {
9284d00636eSJason Baron type_register_static(&ich9_lpc_info);
9294d00636eSJason Baron }
9304d00636eSJason Baron
9314d00636eSJason Baron type_init(ich9_lpc_register);
932