117628bc6SEdgar E. Iglesias /* 217628bc6SEdgar E. Iglesias * QEMU Xilinx OPB Interrupt Controller. 317628bc6SEdgar E. Iglesias * 417628bc6SEdgar E. Iglesias * Copyright (c) 2009 Edgar E. Iglesias. 517628bc6SEdgar E. Iglesias * 617628bc6SEdgar E. Iglesias * Permission is hereby granted, free of charge, to any person obtaining a copy 717628bc6SEdgar E. Iglesias * of this software and associated documentation files (the "Software"), to deal 817628bc6SEdgar E. Iglesias * in the Software without restriction, including without limitation the rights 917628bc6SEdgar E. Iglesias * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 1017628bc6SEdgar E. Iglesias * copies of the Software, and to permit persons to whom the Software is 1117628bc6SEdgar E. Iglesias * furnished to do so, subject to the following conditions: 1217628bc6SEdgar E. Iglesias * 1317628bc6SEdgar E. Iglesias * The above copyright notice and this permission notice shall be included in 1417628bc6SEdgar E. Iglesias * all copies or substantial portions of the Software. 1517628bc6SEdgar E. Iglesias * 1617628bc6SEdgar E. Iglesias * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1717628bc6SEdgar E. Iglesias * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1817628bc6SEdgar E. Iglesias * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1917628bc6SEdgar E. Iglesias * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 2017628bc6SEdgar E. Iglesias * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 2117628bc6SEdgar E. Iglesias * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 2217628bc6SEdgar E. Iglesias * THE SOFTWARE. 2317628bc6SEdgar E. Iglesias */ 2417628bc6SEdgar E. Iglesias 2590191d07SPeter Maydell #include "qemu/osdep.h" 2683c9f4caSPaolo Bonzini #include "hw/sysbus.h" 270b8fa32fSMarkus Armbruster #include "qemu/module.h" 2864552b6bSMarkus Armbruster #include "hw/irq.h" 29a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 30db1015e9SEduardo Habkost #include "qom/object.h" 3117628bc6SEdgar E. Iglesias 3217628bc6SEdgar E. Iglesias #define D(x) 3317628bc6SEdgar E. Iglesias 3417628bc6SEdgar E. Iglesias #define R_ISR 0 3517628bc6SEdgar E. Iglesias #define R_IPR 1 3617628bc6SEdgar E. Iglesias #define R_IER 2 3717628bc6SEdgar E. Iglesias #define R_IAR 3 3817628bc6SEdgar E. Iglesias #define R_SIE 4 3917628bc6SEdgar E. Iglesias #define R_CIE 5 4017628bc6SEdgar E. Iglesias #define R_IVR 6 4117628bc6SEdgar E. Iglesias #define R_MER 7 4217628bc6SEdgar E. Iglesias #define R_MAX 8 4317628bc6SEdgar E. Iglesias 44cc3e064eSAndreas Färber #define TYPE_XILINX_INTC "xlnx.xps-intc" 45d2960be0SPhilippe Mathieu-Daudé typedef struct XpsIntc XpsIntc; 46d2960be0SPhilippe Mathieu-Daudé DECLARE_INSTANCE_CHECKER(XpsIntc, XILINX_INTC, TYPE_XILINX_INTC) 47cc3e064eSAndreas Färber 48d2960be0SPhilippe Mathieu-Daudé struct XpsIntc 4917628bc6SEdgar E. Iglesias { 50cc3e064eSAndreas Färber SysBusDevice parent_obj; 51cc3e064eSAndreas Färber 52010f3f5fSEdgar E. Iglesias MemoryRegion mmio; 5317628bc6SEdgar E. Iglesias qemu_irq parent_irq; 5417628bc6SEdgar E. Iglesias 5517628bc6SEdgar E. Iglesias /* Configuration reg chosen at synthesis-time. QEMU populates 5617628bc6SEdgar E. Iglesias the bits at board-setup. */ 5717628bc6SEdgar E. Iglesias uint32_t c_kind_of_intr; 5817628bc6SEdgar E. Iglesias 5917628bc6SEdgar E. Iglesias /* Runtime control registers. */ 6017628bc6SEdgar E. Iglesias uint32_t regs[R_MAX]; 6145fdd3bfSPeter Crosthwaite /* state of the interrupt input pins */ 6245fdd3bfSPeter Crosthwaite uint32_t irq_pin_state; 6317628bc6SEdgar E. Iglesias }; 6417628bc6SEdgar E. Iglesias 65d2960be0SPhilippe Mathieu-Daudé static void update_irq(XpsIntc *p) 6617628bc6SEdgar E. Iglesias { 6717628bc6SEdgar E. Iglesias uint32_t i; 6845fdd3bfSPeter Crosthwaite 6945fdd3bfSPeter Crosthwaite /* level triggered interrupt */ 7045fdd3bfSPeter Crosthwaite if (p->regs[R_MER] & 2) { 7145fdd3bfSPeter Crosthwaite p->regs[R_ISR] |= p->irq_pin_state & ~p->c_kind_of_intr; 7245fdd3bfSPeter Crosthwaite } 7345fdd3bfSPeter Crosthwaite 7417628bc6SEdgar E. Iglesias /* Update the pending register. */ 7517628bc6SEdgar E. Iglesias p->regs[R_IPR] = p->regs[R_ISR] & p->regs[R_IER]; 7617628bc6SEdgar E. Iglesias 7717628bc6SEdgar E. Iglesias /* Update the vector register. */ 7817628bc6SEdgar E. Iglesias for (i = 0; i < 32; i++) { 790bc60bd7SPeter Maydell if (p->regs[R_IPR] & (1U << i)) { 8017628bc6SEdgar E. Iglesias break; 8117628bc6SEdgar E. Iglesias } 820bc60bd7SPeter Maydell } 8317628bc6SEdgar E. Iglesias if (i == 32) 8417628bc6SEdgar E. Iglesias i = ~0; 8517628bc6SEdgar E. Iglesias 8617628bc6SEdgar E. Iglesias p->regs[R_IVR] = i; 875c9f4336SPeter Crosthwaite qemu_set_irq(p->parent_irq, (p->regs[R_MER] & 1) && p->regs[R_IPR]); 8817628bc6SEdgar E. Iglesias } 8917628bc6SEdgar E. Iglesias 90d2960be0SPhilippe Mathieu-Daudé static uint64_t pic_read(void *opaque, hwaddr addr, unsigned int size) 9117628bc6SEdgar E. Iglesias { 92d2960be0SPhilippe Mathieu-Daudé XpsIntc *p = opaque; 9317628bc6SEdgar E. Iglesias uint32_t r = 0; 9417628bc6SEdgar E. Iglesias 9517628bc6SEdgar E. Iglesias addr >>= 2; 9617628bc6SEdgar E. Iglesias switch (addr) 9717628bc6SEdgar E. Iglesias { 9817628bc6SEdgar E. Iglesias default: 9917628bc6SEdgar E. Iglesias if (addr < ARRAY_SIZE(p->regs)) 10017628bc6SEdgar E. Iglesias r = p->regs[addr]; 10117628bc6SEdgar E. Iglesias break; 10217628bc6SEdgar E. Iglesias 10317628bc6SEdgar E. Iglesias } 10417628bc6SEdgar E. Iglesias D(printf("%s %x=%x\n", __func__, addr * 4, r)); 10517628bc6SEdgar E. Iglesias return r; 10617628bc6SEdgar E. Iglesias } 10717628bc6SEdgar E. Iglesias 108d2960be0SPhilippe Mathieu-Daudé static void pic_write(void *opaque, hwaddr addr, 109010f3f5fSEdgar E. Iglesias uint64_t val64, unsigned int size) 11017628bc6SEdgar E. Iglesias { 111d2960be0SPhilippe Mathieu-Daudé XpsIntc *p = opaque; 112010f3f5fSEdgar E. Iglesias uint32_t value = val64; 11317628bc6SEdgar E. Iglesias 11417628bc6SEdgar E. Iglesias addr >>= 2; 11517628bc6SEdgar E. Iglesias D(qemu_log("%s addr=%x val=%x\n", __func__, addr * 4, value)); 11617628bc6SEdgar E. Iglesias switch (addr) 11717628bc6SEdgar E. Iglesias { 11817628bc6SEdgar E. Iglesias case R_IAR: 11917628bc6SEdgar E. Iglesias p->regs[R_ISR] &= ~value; /* ACK. */ 12017628bc6SEdgar E. Iglesias break; 12117628bc6SEdgar E. Iglesias case R_SIE: 12217628bc6SEdgar E. Iglesias p->regs[R_IER] |= value; /* Atomic set ie. */ 12317628bc6SEdgar E. Iglesias break; 12417628bc6SEdgar E. Iglesias case R_CIE: 12517628bc6SEdgar E. Iglesias p->regs[R_IER] &= ~value; /* Atomic clear ie. */ 12617628bc6SEdgar E. Iglesias break; 12712f7fb60SGuenter Roeck case R_MER: 12812f7fb60SGuenter Roeck p->regs[R_MER] = value & 0x3; 12912f7fb60SGuenter Roeck break; 130fa96d614SPeter Crosthwaite case R_ISR: 131fa96d614SPeter Crosthwaite if ((p->regs[R_MER] & 2)) { 132fa96d614SPeter Crosthwaite break; 133fa96d614SPeter Crosthwaite } 134fa96d614SPeter Crosthwaite /* fallthrough */ 13517628bc6SEdgar E. Iglesias default: 13617628bc6SEdgar E. Iglesias if (addr < ARRAY_SIZE(p->regs)) 13717628bc6SEdgar E. Iglesias p->regs[addr] = value; 13817628bc6SEdgar E. Iglesias break; 13917628bc6SEdgar E. Iglesias } 14017628bc6SEdgar E. Iglesias update_irq(p); 14117628bc6SEdgar E. Iglesias } 14217628bc6SEdgar E. Iglesias 143010f3f5fSEdgar E. Iglesias static const MemoryRegionOps pic_ops = { 144010f3f5fSEdgar E. Iglesias .read = pic_read, 145010f3f5fSEdgar E. Iglesias .write = pic_write, 146010f3f5fSEdgar E. Iglesias .endianness = DEVICE_NATIVE_ENDIAN, 147*6909b616SPhilippe Mathieu-Daudé .impl = { 148*6909b616SPhilippe Mathieu-Daudé .min_access_size = 4, 149*6909b616SPhilippe Mathieu-Daudé .max_access_size = 4, 150*6909b616SPhilippe Mathieu-Daudé }, 151010f3f5fSEdgar E. Iglesias .valid = { 152010f3f5fSEdgar E. Iglesias .min_access_size = 4, 153010f3f5fSEdgar E. Iglesias .max_access_size = 4 154010f3f5fSEdgar E. Iglesias } 15517628bc6SEdgar E. Iglesias }; 15617628bc6SEdgar E. Iglesias 15717628bc6SEdgar E. Iglesias static void irq_handler(void *opaque, int irq, int level) 15817628bc6SEdgar E. Iglesias { 159d2960be0SPhilippe Mathieu-Daudé XpsIntc *p = opaque; 16017628bc6SEdgar E. Iglesias 16145fdd3bfSPeter Crosthwaite /* edge triggered interrupt */ 16245fdd3bfSPeter Crosthwaite if (p->c_kind_of_intr & (1 << irq) && p->regs[R_MER] & 2) { 16317628bc6SEdgar E. Iglesias p->regs[R_ISR] |= (level << irq); 16445fdd3bfSPeter Crosthwaite } 16545fdd3bfSPeter Crosthwaite 16645fdd3bfSPeter Crosthwaite p->irq_pin_state &= ~(1 << irq); 16745fdd3bfSPeter Crosthwaite p->irq_pin_state |= level << irq; 16817628bc6SEdgar E. Iglesias update_irq(p); 16917628bc6SEdgar E. Iglesias } 17017628bc6SEdgar E. Iglesias 171a373cdb5SPeter Crosthwaite static void xilinx_intc_init(Object *obj) 17217628bc6SEdgar E. Iglesias { 173d2960be0SPhilippe Mathieu-Daudé XpsIntc *p = XILINX_INTC(obj); 17417628bc6SEdgar E. Iglesias 175a373cdb5SPeter Crosthwaite qdev_init_gpio_in(DEVICE(obj), irq_handler, 32); 176a373cdb5SPeter Crosthwaite sysbus_init_irq(SYS_BUS_DEVICE(obj), &p->parent_irq); 17717628bc6SEdgar E. Iglesias 178a373cdb5SPeter Crosthwaite memory_region_init_io(&p->mmio, obj, &pic_ops, p, "xlnx.xps-intc", 1791437c94bSPaolo Bonzini R_MAX * 4); 180a373cdb5SPeter Crosthwaite sysbus_init_mmio(SYS_BUS_DEVICE(obj), &p->mmio); 18117628bc6SEdgar E. Iglesias } 18217628bc6SEdgar E. Iglesias 183783e3b21SRichard Henderson static const Property xilinx_intc_properties[] = { 184d2960be0SPhilippe Mathieu-Daudé DEFINE_PROP_UINT32("kind-of-intr", XpsIntc, c_kind_of_intr, 0), 185999e12bbSAnthony Liguori }; 186999e12bbSAnthony Liguori 187999e12bbSAnthony Liguori static void xilinx_intc_class_init(ObjectClass *klass, void *data) 188999e12bbSAnthony Liguori { 18939bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 190999e12bbSAnthony Liguori 1914f67d30bSMarc-André Lureau device_class_set_props(dc, xilinx_intc_properties); 192ee6847d1SGerd Hoffmann } 193999e12bbSAnthony Liguori 1948c43a6f0SAndreas Färber static const TypeInfo xilinx_intc_info = { 195cc3e064eSAndreas Färber .name = TYPE_XILINX_INTC, 19639bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 197d2960be0SPhilippe Mathieu-Daudé .instance_size = sizeof(XpsIntc), 198a373cdb5SPeter Crosthwaite .instance_init = xilinx_intc_init, 199999e12bbSAnthony Liguori .class_init = xilinx_intc_class_init, 200ee6847d1SGerd Hoffmann }; 201ee6847d1SGerd Hoffmann 20283f7d43aSAndreas Färber static void xilinx_intc_register_types(void) 20317628bc6SEdgar E. Iglesias { 20439bffca2SAnthony Liguori type_register_static(&xilinx_intc_info); 20517628bc6SEdgar E. Iglesias } 20617628bc6SEdgar E. Iglesias 20783f7d43aSAndreas Färber type_init(xilinx_intc_register_types) 208