1b5cec4c5SDavid Gibson /* 2b5cec4c5SDavid Gibson * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator 3b5cec4c5SDavid Gibson * 4b5cec4c5SDavid Gibson * PAPR Virtualized Interrupt System, aka ICS/ICP aka xics 5b5cec4c5SDavid Gibson * 6b5cec4c5SDavid Gibson * Copyright (c) 2010,2011 David Gibson, IBM Corporation. 7b5cec4c5SDavid Gibson * 8b5cec4c5SDavid Gibson * Permission is hereby granted, free of charge, to any person obtaining a copy 9b5cec4c5SDavid Gibson * of this software and associated documentation files (the "Software"), to deal 10b5cec4c5SDavid Gibson * in the Software without restriction, including without limitation the rights 11b5cec4c5SDavid Gibson * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 12b5cec4c5SDavid Gibson * copies of the Software, and to permit persons to whom the Software is 13b5cec4c5SDavid Gibson * furnished to do so, subject to the following conditions: 14b5cec4c5SDavid Gibson * 15b5cec4c5SDavid Gibson * The above copyright notice and this permission notice shall be included in 16b5cec4c5SDavid Gibson * all copies or substantial portions of the Software. 17b5cec4c5SDavid Gibson * 18b5cec4c5SDavid Gibson * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 19b5cec4c5SDavid Gibson * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 20b5cec4c5SDavid Gibson * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 21b5cec4c5SDavid Gibson * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 22b5cec4c5SDavid Gibson * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 23b5cec4c5SDavid Gibson * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 24b5cec4c5SDavid Gibson * THE SOFTWARE. 25b5cec4c5SDavid Gibson * 26b5cec4c5SDavid Gibson */ 27b5cec4c5SDavid Gibson 2883c9f4caSPaolo Bonzini #include "hw/hw.h" 29500efa23SDavid Gibson #include "trace.h" 300d09e41aSPaolo Bonzini #include "hw/ppc/spapr.h" 310d09e41aSPaolo Bonzini #include "hw/ppc/xics.h" 329ccff2a4SAlexey Kardashevskiy #include "qemu/error-report.h" 335a3d7b23SAlexey Kardashevskiy #include "qapi/visitor.h" 34b5cec4c5SDavid Gibson 358ffe04edSAlexey Kardashevskiy void xics_cpu_setup(XICSState *icp, PowerPCCPU *cpu) 368ffe04edSAlexey Kardashevskiy { 378ffe04edSAlexey Kardashevskiy CPUState *cs = CPU(cpu); 388ffe04edSAlexey Kardashevskiy CPUPPCState *env = &cpu->env; 398ffe04edSAlexey Kardashevskiy ICPState *ss = &icp->ss[cs->cpu_index]; 40*5eb92cccSAlexey Kardashevskiy XICSStateClass *info = XICS_COMMON_GET_CLASS(icp); 418ffe04edSAlexey Kardashevskiy 428ffe04edSAlexey Kardashevskiy assert(cs->cpu_index < icp->nr_servers); 438ffe04edSAlexey Kardashevskiy 44*5eb92cccSAlexey Kardashevskiy if (info->cpu_setup) { 45*5eb92cccSAlexey Kardashevskiy info->cpu_setup(icp, cpu); 46*5eb92cccSAlexey Kardashevskiy } 47*5eb92cccSAlexey Kardashevskiy 488ffe04edSAlexey Kardashevskiy switch (PPC_INPUT(env)) { 498ffe04edSAlexey Kardashevskiy case PPC_FLAGS_INPUT_POWER7: 508ffe04edSAlexey Kardashevskiy ss->output = env->irq_inputs[POWER7_INPUT_INT]; 518ffe04edSAlexey Kardashevskiy break; 528ffe04edSAlexey Kardashevskiy 538ffe04edSAlexey Kardashevskiy case PPC_FLAGS_INPUT_970: 548ffe04edSAlexey Kardashevskiy ss->output = env->irq_inputs[PPC970_INPUT_INT]; 558ffe04edSAlexey Kardashevskiy break; 568ffe04edSAlexey Kardashevskiy 578ffe04edSAlexey Kardashevskiy default: 589ccff2a4SAlexey Kardashevskiy error_report("XICS interrupt controller does not support this CPU " 599ccff2a4SAlexey Kardashevskiy "bus model"); 608ffe04edSAlexey Kardashevskiy abort(); 618ffe04edSAlexey Kardashevskiy } 628ffe04edSAlexey Kardashevskiy } 638ffe04edSAlexey Kardashevskiy 645a3d7b23SAlexey Kardashevskiy /* 655a3d7b23SAlexey Kardashevskiy * XICS Common class - parent for emulated XICS and KVM-XICS 665a3d7b23SAlexey Kardashevskiy */ 675a3d7b23SAlexey Kardashevskiy static void xics_common_reset(DeviceState *d) 688ffe04edSAlexey Kardashevskiy { 695a3d7b23SAlexey Kardashevskiy XICSState *icp = XICS_COMMON(d); 708ffe04edSAlexey Kardashevskiy int i; 718ffe04edSAlexey Kardashevskiy 728ffe04edSAlexey Kardashevskiy for (i = 0; i < icp->nr_servers; i++) { 738ffe04edSAlexey Kardashevskiy device_reset(DEVICE(&icp->ss[i])); 748ffe04edSAlexey Kardashevskiy } 758ffe04edSAlexey Kardashevskiy 768ffe04edSAlexey Kardashevskiy device_reset(DEVICE(icp->ics)); 778ffe04edSAlexey Kardashevskiy } 788ffe04edSAlexey Kardashevskiy 795a3d7b23SAlexey Kardashevskiy static void xics_prop_get_nr_irqs(Object *obj, Visitor *v, 805a3d7b23SAlexey Kardashevskiy void *opaque, const char *name, Error **errp) 815a3d7b23SAlexey Kardashevskiy { 825a3d7b23SAlexey Kardashevskiy XICSState *icp = XICS_COMMON(obj); 835a3d7b23SAlexey Kardashevskiy int64_t value = icp->nr_irqs; 845a3d7b23SAlexey Kardashevskiy 855a3d7b23SAlexey Kardashevskiy visit_type_int(v, &value, name, errp); 865a3d7b23SAlexey Kardashevskiy } 875a3d7b23SAlexey Kardashevskiy 885a3d7b23SAlexey Kardashevskiy static void xics_prop_set_nr_irqs(Object *obj, Visitor *v, 895a3d7b23SAlexey Kardashevskiy void *opaque, const char *name, Error **errp) 905a3d7b23SAlexey Kardashevskiy { 915a3d7b23SAlexey Kardashevskiy XICSState *icp = XICS_COMMON(obj); 925a3d7b23SAlexey Kardashevskiy XICSStateClass *info = XICS_COMMON_GET_CLASS(icp); 935a3d7b23SAlexey Kardashevskiy Error *error = NULL; 945a3d7b23SAlexey Kardashevskiy int64_t value; 955a3d7b23SAlexey Kardashevskiy 965a3d7b23SAlexey Kardashevskiy visit_type_int(v, &value, name, &error); 975a3d7b23SAlexey Kardashevskiy if (error) { 985a3d7b23SAlexey Kardashevskiy error_propagate(errp, error); 995a3d7b23SAlexey Kardashevskiy return; 1005a3d7b23SAlexey Kardashevskiy } 1015a3d7b23SAlexey Kardashevskiy if (icp->nr_irqs) { 1025a3d7b23SAlexey Kardashevskiy error_setg(errp, "Number of interrupts is already set to %u", 1035a3d7b23SAlexey Kardashevskiy icp->nr_irqs); 1045a3d7b23SAlexey Kardashevskiy return; 1055a3d7b23SAlexey Kardashevskiy } 1065a3d7b23SAlexey Kardashevskiy 1075a3d7b23SAlexey Kardashevskiy assert(info->set_nr_irqs); 1085a3d7b23SAlexey Kardashevskiy assert(icp->ics); 1095a3d7b23SAlexey Kardashevskiy info->set_nr_irqs(icp, value, errp); 1105a3d7b23SAlexey Kardashevskiy } 1115a3d7b23SAlexey Kardashevskiy 1125a3d7b23SAlexey Kardashevskiy static void xics_prop_get_nr_servers(Object *obj, Visitor *v, 1135a3d7b23SAlexey Kardashevskiy void *opaque, const char *name, 1145a3d7b23SAlexey Kardashevskiy Error **errp) 1155a3d7b23SAlexey Kardashevskiy { 1165a3d7b23SAlexey Kardashevskiy XICSState *icp = XICS_COMMON(obj); 1175a3d7b23SAlexey Kardashevskiy int64_t value = icp->nr_servers; 1185a3d7b23SAlexey Kardashevskiy 1195a3d7b23SAlexey Kardashevskiy visit_type_int(v, &value, name, errp); 1205a3d7b23SAlexey Kardashevskiy } 1215a3d7b23SAlexey Kardashevskiy 1225a3d7b23SAlexey Kardashevskiy static void xics_prop_set_nr_servers(Object *obj, Visitor *v, 1235a3d7b23SAlexey Kardashevskiy void *opaque, const char *name, 1245a3d7b23SAlexey Kardashevskiy Error **errp) 1255a3d7b23SAlexey Kardashevskiy { 1265a3d7b23SAlexey Kardashevskiy XICSState *icp = XICS_COMMON(obj); 1275a3d7b23SAlexey Kardashevskiy XICSStateClass *info = XICS_COMMON_GET_CLASS(icp); 1285a3d7b23SAlexey Kardashevskiy Error *error = NULL; 1295a3d7b23SAlexey Kardashevskiy int64_t value; 1305a3d7b23SAlexey Kardashevskiy 1315a3d7b23SAlexey Kardashevskiy visit_type_int(v, &value, name, &error); 1325a3d7b23SAlexey Kardashevskiy if (error) { 1335a3d7b23SAlexey Kardashevskiy error_propagate(errp, error); 1345a3d7b23SAlexey Kardashevskiy return; 1355a3d7b23SAlexey Kardashevskiy } 1365a3d7b23SAlexey Kardashevskiy if (icp->nr_servers) { 1375a3d7b23SAlexey Kardashevskiy error_setg(errp, "Number of servers is already set to %u", 1385a3d7b23SAlexey Kardashevskiy icp->nr_servers); 1395a3d7b23SAlexey Kardashevskiy return; 1405a3d7b23SAlexey Kardashevskiy } 1415a3d7b23SAlexey Kardashevskiy 1425a3d7b23SAlexey Kardashevskiy assert(info->set_nr_servers); 1435a3d7b23SAlexey Kardashevskiy info->set_nr_servers(icp, value, errp); 1445a3d7b23SAlexey Kardashevskiy } 1455a3d7b23SAlexey Kardashevskiy 1465a3d7b23SAlexey Kardashevskiy static void xics_common_initfn(Object *obj) 1475a3d7b23SAlexey Kardashevskiy { 1485a3d7b23SAlexey Kardashevskiy object_property_add(obj, "nr_irqs", "int", 1495a3d7b23SAlexey Kardashevskiy xics_prop_get_nr_irqs, xics_prop_set_nr_irqs, 1505a3d7b23SAlexey Kardashevskiy NULL, NULL, NULL); 1515a3d7b23SAlexey Kardashevskiy object_property_add(obj, "nr_servers", "int", 1525a3d7b23SAlexey Kardashevskiy xics_prop_get_nr_servers, xics_prop_set_nr_servers, 1535a3d7b23SAlexey Kardashevskiy NULL, NULL, NULL); 1545a3d7b23SAlexey Kardashevskiy } 1555a3d7b23SAlexey Kardashevskiy 1565a3d7b23SAlexey Kardashevskiy static void xics_common_class_init(ObjectClass *oc, void *data) 1575a3d7b23SAlexey Kardashevskiy { 1585a3d7b23SAlexey Kardashevskiy DeviceClass *dc = DEVICE_CLASS(oc); 1595a3d7b23SAlexey Kardashevskiy 1605a3d7b23SAlexey Kardashevskiy dc->reset = xics_common_reset; 1615a3d7b23SAlexey Kardashevskiy } 1625a3d7b23SAlexey Kardashevskiy 1635a3d7b23SAlexey Kardashevskiy static const TypeInfo xics_common_info = { 1645a3d7b23SAlexey Kardashevskiy .name = TYPE_XICS_COMMON, 1655a3d7b23SAlexey Kardashevskiy .parent = TYPE_SYS_BUS_DEVICE, 1665a3d7b23SAlexey Kardashevskiy .instance_size = sizeof(XICSState), 1675a3d7b23SAlexey Kardashevskiy .class_size = sizeof(XICSStateClass), 1685a3d7b23SAlexey Kardashevskiy .instance_init = xics_common_initfn, 1695a3d7b23SAlexey Kardashevskiy .class_init = xics_common_class_init, 1705a3d7b23SAlexey Kardashevskiy }; 1715a3d7b23SAlexey Kardashevskiy 172b5cec4c5SDavid Gibson /* 173b5cec4c5SDavid Gibson * ICP: Presentation layer 174b5cec4c5SDavid Gibson */ 175b5cec4c5SDavid Gibson 176b5cec4c5SDavid Gibson #define XISR_MASK 0x00ffffff 177b5cec4c5SDavid Gibson #define CPPR_MASK 0xff000000 178b5cec4c5SDavid Gibson 179b5cec4c5SDavid Gibson #define XISR(ss) (((ss)->xirr) & XISR_MASK) 180b5cec4c5SDavid Gibson #define CPPR(ss) (((ss)->xirr) >> 24) 181b5cec4c5SDavid Gibson 182c04d6cfaSAnthony Liguori static void ics_reject(ICSState *ics, int nr); 183c04d6cfaSAnthony Liguori static void ics_resend(ICSState *ics); 184c04d6cfaSAnthony Liguori static void ics_eoi(ICSState *ics, int nr); 185b5cec4c5SDavid Gibson 186c04d6cfaSAnthony Liguori static void icp_check_ipi(XICSState *icp, int server) 187b5cec4c5SDavid Gibson { 188c04d6cfaSAnthony Liguori ICPState *ss = icp->ss + server; 189b5cec4c5SDavid Gibson 190b5cec4c5SDavid Gibson if (XISR(ss) && (ss->pending_priority <= ss->mfrr)) { 191b5cec4c5SDavid Gibson return; 192b5cec4c5SDavid Gibson } 193b5cec4c5SDavid Gibson 194500efa23SDavid Gibson trace_xics_icp_check_ipi(server, ss->mfrr); 195500efa23SDavid Gibson 196b5cec4c5SDavid Gibson if (XISR(ss)) { 197b5cec4c5SDavid Gibson ics_reject(icp->ics, XISR(ss)); 198b5cec4c5SDavid Gibson } 199b5cec4c5SDavid Gibson 200b5cec4c5SDavid Gibson ss->xirr = (ss->xirr & ~XISR_MASK) | XICS_IPI; 201b5cec4c5SDavid Gibson ss->pending_priority = ss->mfrr; 202b5cec4c5SDavid Gibson qemu_irq_raise(ss->output); 203b5cec4c5SDavid Gibson } 204b5cec4c5SDavid Gibson 205c04d6cfaSAnthony Liguori static void icp_resend(XICSState *icp, int server) 206b5cec4c5SDavid Gibson { 207c04d6cfaSAnthony Liguori ICPState *ss = icp->ss + server; 208b5cec4c5SDavid Gibson 209b5cec4c5SDavid Gibson if (ss->mfrr < CPPR(ss)) { 210b5cec4c5SDavid Gibson icp_check_ipi(icp, server); 211b5cec4c5SDavid Gibson } 212b5cec4c5SDavid Gibson ics_resend(icp->ics); 213b5cec4c5SDavid Gibson } 214b5cec4c5SDavid Gibson 215c04d6cfaSAnthony Liguori static void icp_set_cppr(XICSState *icp, int server, uint8_t cppr) 216b5cec4c5SDavid Gibson { 217c04d6cfaSAnthony Liguori ICPState *ss = icp->ss + server; 218b5cec4c5SDavid Gibson uint8_t old_cppr; 219b5cec4c5SDavid Gibson uint32_t old_xisr; 220b5cec4c5SDavid Gibson 221b5cec4c5SDavid Gibson old_cppr = CPPR(ss); 222b5cec4c5SDavid Gibson ss->xirr = (ss->xirr & ~CPPR_MASK) | (cppr << 24); 223b5cec4c5SDavid Gibson 224b5cec4c5SDavid Gibson if (cppr < old_cppr) { 225b5cec4c5SDavid Gibson if (XISR(ss) && (cppr <= ss->pending_priority)) { 226b5cec4c5SDavid Gibson old_xisr = XISR(ss); 227b5cec4c5SDavid Gibson ss->xirr &= ~XISR_MASK; /* Clear XISR */ 228e03c902cSDavid Gibson ss->pending_priority = 0xff; 229b5cec4c5SDavid Gibson qemu_irq_lower(ss->output); 230b5cec4c5SDavid Gibson ics_reject(icp->ics, old_xisr); 231b5cec4c5SDavid Gibson } 232b5cec4c5SDavid Gibson } else { 233b5cec4c5SDavid Gibson if (!XISR(ss)) { 234b5cec4c5SDavid Gibson icp_resend(icp, server); 235b5cec4c5SDavid Gibson } 236b5cec4c5SDavid Gibson } 237b5cec4c5SDavid Gibson } 238b5cec4c5SDavid Gibson 239c04d6cfaSAnthony Liguori static void icp_set_mfrr(XICSState *icp, int server, uint8_t mfrr) 240b5cec4c5SDavid Gibson { 241c04d6cfaSAnthony Liguori ICPState *ss = icp->ss + server; 242b5cec4c5SDavid Gibson 243b5cec4c5SDavid Gibson ss->mfrr = mfrr; 244b5cec4c5SDavid Gibson if (mfrr < CPPR(ss)) { 245bf0175deSDavid Gibson icp_check_ipi(icp, server); 246b5cec4c5SDavid Gibson } 247b5cec4c5SDavid Gibson } 248b5cec4c5SDavid Gibson 249c04d6cfaSAnthony Liguori static uint32_t icp_accept(ICPState *ss) 250b5cec4c5SDavid Gibson { 251500efa23SDavid Gibson uint32_t xirr = ss->xirr; 252b5cec4c5SDavid Gibson 253b5cec4c5SDavid Gibson qemu_irq_lower(ss->output); 254b5cec4c5SDavid Gibson ss->xirr = ss->pending_priority << 24; 255e03c902cSDavid Gibson ss->pending_priority = 0xff; 256500efa23SDavid Gibson 257500efa23SDavid Gibson trace_xics_icp_accept(xirr, ss->xirr); 258500efa23SDavid Gibson 259b5cec4c5SDavid Gibson return xirr; 260b5cec4c5SDavid Gibson } 261b5cec4c5SDavid Gibson 262c04d6cfaSAnthony Liguori static void icp_eoi(XICSState *icp, int server, uint32_t xirr) 263b5cec4c5SDavid Gibson { 264c04d6cfaSAnthony Liguori ICPState *ss = icp->ss + server; 265b5cec4c5SDavid Gibson 266b5cec4c5SDavid Gibson /* Send EOI -> ICS */ 267b5cec4c5SDavid Gibson ss->xirr = (ss->xirr & ~CPPR_MASK) | (xirr & CPPR_MASK); 268500efa23SDavid Gibson trace_xics_icp_eoi(server, xirr, ss->xirr); 269d07fee7eSDavid Gibson ics_eoi(icp->ics, xirr & XISR_MASK); 270b5cec4c5SDavid Gibson if (!XISR(ss)) { 271b5cec4c5SDavid Gibson icp_resend(icp, server); 272b5cec4c5SDavid Gibson } 273b5cec4c5SDavid Gibson } 274b5cec4c5SDavid Gibson 275c04d6cfaSAnthony Liguori static void icp_irq(XICSState *icp, int server, int nr, uint8_t priority) 276b5cec4c5SDavid Gibson { 277c04d6cfaSAnthony Liguori ICPState *ss = icp->ss + server; 278b5cec4c5SDavid Gibson 279500efa23SDavid Gibson trace_xics_icp_irq(server, nr, priority); 280500efa23SDavid Gibson 281b5cec4c5SDavid Gibson if ((priority >= CPPR(ss)) 282b5cec4c5SDavid Gibson || (XISR(ss) && (ss->pending_priority <= priority))) { 283b5cec4c5SDavid Gibson ics_reject(icp->ics, nr); 284b5cec4c5SDavid Gibson } else { 285b5cec4c5SDavid Gibson if (XISR(ss)) { 286b5cec4c5SDavid Gibson ics_reject(icp->ics, XISR(ss)); 287b5cec4c5SDavid Gibson } 288b5cec4c5SDavid Gibson ss->xirr = (ss->xirr & ~XISR_MASK) | (nr & XISR_MASK); 289b5cec4c5SDavid Gibson ss->pending_priority = priority; 290500efa23SDavid Gibson trace_xics_icp_raise(ss->xirr, ss->pending_priority); 291b5cec4c5SDavid Gibson qemu_irq_raise(ss->output); 292b5cec4c5SDavid Gibson } 293b5cec4c5SDavid Gibson } 294b5cec4c5SDavid Gibson 295d1b5682dSAlexey Kardashevskiy static void icp_dispatch_pre_save(void *opaque) 296d1b5682dSAlexey Kardashevskiy { 297d1b5682dSAlexey Kardashevskiy ICPState *ss = opaque; 298d1b5682dSAlexey Kardashevskiy ICPStateClass *info = ICP_GET_CLASS(ss); 299d1b5682dSAlexey Kardashevskiy 300d1b5682dSAlexey Kardashevskiy if (info->pre_save) { 301d1b5682dSAlexey Kardashevskiy info->pre_save(ss); 302d1b5682dSAlexey Kardashevskiy } 303d1b5682dSAlexey Kardashevskiy } 304d1b5682dSAlexey Kardashevskiy 305d1b5682dSAlexey Kardashevskiy static int icp_dispatch_post_load(void *opaque, int version_id) 306d1b5682dSAlexey Kardashevskiy { 307d1b5682dSAlexey Kardashevskiy ICPState *ss = opaque; 308d1b5682dSAlexey Kardashevskiy ICPStateClass *info = ICP_GET_CLASS(ss); 309d1b5682dSAlexey Kardashevskiy 310d1b5682dSAlexey Kardashevskiy if (info->post_load) { 311d1b5682dSAlexey Kardashevskiy return info->post_load(ss, version_id); 312d1b5682dSAlexey Kardashevskiy } 313d1b5682dSAlexey Kardashevskiy 314d1b5682dSAlexey Kardashevskiy return 0; 315d1b5682dSAlexey Kardashevskiy } 316d1b5682dSAlexey Kardashevskiy 317c04d6cfaSAnthony Liguori static const VMStateDescription vmstate_icp_server = { 318c04d6cfaSAnthony Liguori .name = "icp/server", 319c04d6cfaSAnthony Liguori .version_id = 1, 320c04d6cfaSAnthony Liguori .minimum_version_id = 1, 321c04d6cfaSAnthony Liguori .minimum_version_id_old = 1, 322d1b5682dSAlexey Kardashevskiy .pre_save = icp_dispatch_pre_save, 323d1b5682dSAlexey Kardashevskiy .post_load = icp_dispatch_post_load, 324c04d6cfaSAnthony Liguori .fields = (VMStateField []) { 325c04d6cfaSAnthony Liguori /* Sanity check */ 326c04d6cfaSAnthony Liguori VMSTATE_UINT32(xirr, ICPState), 327c04d6cfaSAnthony Liguori VMSTATE_UINT8(pending_priority, ICPState), 328c04d6cfaSAnthony Liguori VMSTATE_UINT8(mfrr, ICPState), 329c04d6cfaSAnthony Liguori VMSTATE_END_OF_LIST() 330c04d6cfaSAnthony Liguori }, 331c04d6cfaSAnthony Liguori }; 332c04d6cfaSAnthony Liguori 333c04d6cfaSAnthony Liguori static void icp_reset(DeviceState *dev) 334c04d6cfaSAnthony Liguori { 335c04d6cfaSAnthony Liguori ICPState *icp = ICP(dev); 336c04d6cfaSAnthony Liguori 337c04d6cfaSAnthony Liguori icp->xirr = 0; 338c04d6cfaSAnthony Liguori icp->pending_priority = 0xff; 339c04d6cfaSAnthony Liguori icp->mfrr = 0xff; 340c04d6cfaSAnthony Liguori 341c04d6cfaSAnthony Liguori /* Make all outputs are deasserted */ 342c04d6cfaSAnthony Liguori qemu_set_irq(icp->output, 0); 343c04d6cfaSAnthony Liguori } 344c04d6cfaSAnthony Liguori 345c04d6cfaSAnthony Liguori static void icp_class_init(ObjectClass *klass, void *data) 346c04d6cfaSAnthony Liguori { 347c04d6cfaSAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 348c04d6cfaSAnthony Liguori 349c04d6cfaSAnthony Liguori dc->reset = icp_reset; 350c04d6cfaSAnthony Liguori dc->vmsd = &vmstate_icp_server; 351c04d6cfaSAnthony Liguori } 352c04d6cfaSAnthony Liguori 353456df19cSAlexey Kardashevskiy static const TypeInfo icp_info = { 354c04d6cfaSAnthony Liguori .name = TYPE_ICP, 355c04d6cfaSAnthony Liguori .parent = TYPE_DEVICE, 356c04d6cfaSAnthony Liguori .instance_size = sizeof(ICPState), 357c04d6cfaSAnthony Liguori .class_init = icp_class_init, 358d1b5682dSAlexey Kardashevskiy .class_size = sizeof(ICPStateClass), 359c04d6cfaSAnthony Liguori }; 360c04d6cfaSAnthony Liguori 361b5cec4c5SDavid Gibson /* 362b5cec4c5SDavid Gibson * ICS: Source layer 363b5cec4c5SDavid Gibson */ 364c04d6cfaSAnthony Liguori static int ics_valid_irq(ICSState *ics, uint32_t nr) 365b5cec4c5SDavid Gibson { 366b5cec4c5SDavid Gibson return (nr >= ics->offset) 367b5cec4c5SDavid Gibson && (nr < (ics->offset + ics->nr_irqs)); 368b5cec4c5SDavid Gibson } 369b5cec4c5SDavid Gibson 370c04d6cfaSAnthony Liguori static void resend_msi(ICSState *ics, int srcno) 371b5cec4c5SDavid Gibson { 372c04d6cfaSAnthony Liguori ICSIRQState *irq = ics->irqs + srcno; 373d07fee7eSDavid Gibson 374d07fee7eSDavid Gibson /* FIXME: filter by server#? */ 37598ca8c02SDavid Gibson if (irq->status & XICS_STATUS_REJECTED) { 37698ca8c02SDavid Gibson irq->status &= ~XICS_STATUS_REJECTED; 377d07fee7eSDavid Gibson if (irq->priority != 0xff) { 378d07fee7eSDavid Gibson icp_irq(ics->icp, irq->server, srcno + ics->offset, 379d07fee7eSDavid Gibson irq->priority); 380d07fee7eSDavid Gibson } 381d07fee7eSDavid Gibson } 382d07fee7eSDavid Gibson } 383d07fee7eSDavid Gibson 384c04d6cfaSAnthony Liguori static void resend_lsi(ICSState *ics, int srcno) 385d07fee7eSDavid Gibson { 386c04d6cfaSAnthony Liguori ICSIRQState *irq = ics->irqs + srcno; 387d07fee7eSDavid Gibson 38898ca8c02SDavid Gibson if ((irq->priority != 0xff) 38998ca8c02SDavid Gibson && (irq->status & XICS_STATUS_ASSERTED) 39098ca8c02SDavid Gibson && !(irq->status & XICS_STATUS_SENT)) { 39198ca8c02SDavid Gibson irq->status |= XICS_STATUS_SENT; 392d07fee7eSDavid Gibson icp_irq(ics->icp, irq->server, srcno + ics->offset, irq->priority); 393d07fee7eSDavid Gibson } 394d07fee7eSDavid Gibson } 395d07fee7eSDavid Gibson 396c04d6cfaSAnthony Liguori static void set_irq_msi(ICSState *ics, int srcno, int val) 397d07fee7eSDavid Gibson { 398c04d6cfaSAnthony Liguori ICSIRQState *irq = ics->irqs + srcno; 399b5cec4c5SDavid Gibson 400500efa23SDavid Gibson trace_xics_set_irq_msi(srcno, srcno + ics->offset); 401500efa23SDavid Gibson 402b5cec4c5SDavid Gibson if (val) { 403b5cec4c5SDavid Gibson if (irq->priority == 0xff) { 40498ca8c02SDavid Gibson irq->status |= XICS_STATUS_MASKED_PENDING; 405500efa23SDavid Gibson trace_xics_masked_pending(); 406b5cec4c5SDavid Gibson } else { 407cc67b9c8SDavid Gibson icp_irq(ics->icp, irq->server, srcno + ics->offset, irq->priority); 408b5cec4c5SDavid Gibson } 409b5cec4c5SDavid Gibson } 410b5cec4c5SDavid Gibson } 411b5cec4c5SDavid Gibson 412c04d6cfaSAnthony Liguori static void set_irq_lsi(ICSState *ics, int srcno, int val) 413d07fee7eSDavid Gibson { 414c04d6cfaSAnthony Liguori ICSIRQState *irq = ics->irqs + srcno; 415d07fee7eSDavid Gibson 416500efa23SDavid Gibson trace_xics_set_irq_lsi(srcno, srcno + ics->offset); 41798ca8c02SDavid Gibson if (val) { 41898ca8c02SDavid Gibson irq->status |= XICS_STATUS_ASSERTED; 41998ca8c02SDavid Gibson } else { 42098ca8c02SDavid Gibson irq->status &= ~XICS_STATUS_ASSERTED; 42198ca8c02SDavid Gibson } 422d07fee7eSDavid Gibson resend_lsi(ics, srcno); 423d07fee7eSDavid Gibson } 424d07fee7eSDavid Gibson 425d07fee7eSDavid Gibson static void ics_set_irq(void *opaque, int srcno, int val) 426d07fee7eSDavid Gibson { 427c04d6cfaSAnthony Liguori ICSState *ics = (ICSState *)opaque; 428d07fee7eSDavid Gibson 42922a2611cSDavid Gibson if (ics->islsi[srcno]) { 430d07fee7eSDavid Gibson set_irq_lsi(ics, srcno, val); 431d07fee7eSDavid Gibson } else { 432d07fee7eSDavid Gibson set_irq_msi(ics, srcno, val); 433d07fee7eSDavid Gibson } 434d07fee7eSDavid Gibson } 435d07fee7eSDavid Gibson 436c04d6cfaSAnthony Liguori static void write_xive_msi(ICSState *ics, int srcno) 437d07fee7eSDavid Gibson { 438c04d6cfaSAnthony Liguori ICSIRQState *irq = ics->irqs + srcno; 439d07fee7eSDavid Gibson 44098ca8c02SDavid Gibson if (!(irq->status & XICS_STATUS_MASKED_PENDING) 44198ca8c02SDavid Gibson || (irq->priority == 0xff)) { 442d07fee7eSDavid Gibson return; 443d07fee7eSDavid Gibson } 444d07fee7eSDavid Gibson 44598ca8c02SDavid Gibson irq->status &= ~XICS_STATUS_MASKED_PENDING; 446d07fee7eSDavid Gibson icp_irq(ics->icp, irq->server, srcno + ics->offset, irq->priority); 447d07fee7eSDavid Gibson } 448d07fee7eSDavid Gibson 449c04d6cfaSAnthony Liguori static void write_xive_lsi(ICSState *ics, int srcno) 450d07fee7eSDavid Gibson { 451d07fee7eSDavid Gibson resend_lsi(ics, srcno); 452d07fee7eSDavid Gibson } 453d07fee7eSDavid Gibson 454c04d6cfaSAnthony Liguori static void ics_write_xive(ICSState *ics, int nr, int server, 4553fe719f4SDavid Gibson uint8_t priority, uint8_t saved_priority) 456d07fee7eSDavid Gibson { 457d07fee7eSDavid Gibson int srcno = nr - ics->offset; 458c04d6cfaSAnthony Liguori ICSIRQState *irq = ics->irqs + srcno; 459d07fee7eSDavid Gibson 460d07fee7eSDavid Gibson irq->server = server; 461d07fee7eSDavid Gibson irq->priority = priority; 4623fe719f4SDavid Gibson irq->saved_priority = saved_priority; 463d07fee7eSDavid Gibson 464500efa23SDavid Gibson trace_xics_ics_write_xive(nr, srcno, server, priority); 465500efa23SDavid Gibson 46622a2611cSDavid Gibson if (ics->islsi[srcno]) { 467d07fee7eSDavid Gibson write_xive_lsi(ics, srcno); 468d07fee7eSDavid Gibson } else { 469d07fee7eSDavid Gibson write_xive_msi(ics, srcno); 470d07fee7eSDavid Gibson } 471d07fee7eSDavid Gibson } 472d07fee7eSDavid Gibson 473c04d6cfaSAnthony Liguori static void ics_reject(ICSState *ics, int nr) 474b5cec4c5SDavid Gibson { 475c04d6cfaSAnthony Liguori ICSIRQState *irq = ics->irqs + nr - ics->offset; 476b5cec4c5SDavid Gibson 477500efa23SDavid Gibson trace_xics_ics_reject(nr, nr - ics->offset); 47898ca8c02SDavid Gibson irq->status |= XICS_STATUS_REJECTED; /* Irrelevant but harmless for LSI */ 47998ca8c02SDavid Gibson irq->status &= ~XICS_STATUS_SENT; /* Irrelevant but harmless for MSI */ 480b5cec4c5SDavid Gibson } 481b5cec4c5SDavid Gibson 482c04d6cfaSAnthony Liguori static void ics_resend(ICSState *ics) 483b5cec4c5SDavid Gibson { 484b5cec4c5SDavid Gibson int i; 485b5cec4c5SDavid Gibson 486b5cec4c5SDavid Gibson for (i = 0; i < ics->nr_irqs; i++) { 487b5cec4c5SDavid Gibson /* FIXME: filter by server#? */ 48822a2611cSDavid Gibson if (ics->islsi[i]) { 489d07fee7eSDavid Gibson resend_lsi(ics, i); 490d07fee7eSDavid Gibson } else { 491d07fee7eSDavid Gibson resend_msi(ics, i); 492b5cec4c5SDavid Gibson } 493b5cec4c5SDavid Gibson } 494b5cec4c5SDavid Gibson } 495b5cec4c5SDavid Gibson 496c04d6cfaSAnthony Liguori static void ics_eoi(ICSState *ics, int nr) 497b5cec4c5SDavid Gibson { 498d07fee7eSDavid Gibson int srcno = nr - ics->offset; 499c04d6cfaSAnthony Liguori ICSIRQState *irq = ics->irqs + srcno; 500d07fee7eSDavid Gibson 501500efa23SDavid Gibson trace_xics_ics_eoi(nr); 502500efa23SDavid Gibson 50322a2611cSDavid Gibson if (ics->islsi[srcno]) { 50498ca8c02SDavid Gibson irq->status &= ~XICS_STATUS_SENT; 505d07fee7eSDavid Gibson } 506b5cec4c5SDavid Gibson } 507b5cec4c5SDavid Gibson 508c04d6cfaSAnthony Liguori static void ics_reset(DeviceState *dev) 509c04d6cfaSAnthony Liguori { 510c04d6cfaSAnthony Liguori ICSState *ics = ICS(dev); 511c04d6cfaSAnthony Liguori int i; 512c04d6cfaSAnthony Liguori 513c04d6cfaSAnthony Liguori memset(ics->irqs, 0, sizeof(ICSIRQState) * ics->nr_irqs); 514c04d6cfaSAnthony Liguori for (i = 0; i < ics->nr_irqs; i++) { 515c04d6cfaSAnthony Liguori ics->irqs[i].priority = 0xff; 516c04d6cfaSAnthony Liguori ics->irqs[i].saved_priority = 0xff; 517c04d6cfaSAnthony Liguori } 518c04d6cfaSAnthony Liguori } 519c04d6cfaSAnthony Liguori 520d1b5682dSAlexey Kardashevskiy static int ics_post_load(ICSState *ics, int version_id) 521c04d6cfaSAnthony Liguori { 522c04d6cfaSAnthony Liguori int i; 523c04d6cfaSAnthony Liguori 524c04d6cfaSAnthony Liguori for (i = 0; i < ics->icp->nr_servers; i++) { 525c04d6cfaSAnthony Liguori icp_resend(ics->icp, i); 526c04d6cfaSAnthony Liguori } 527c04d6cfaSAnthony Liguori 528c04d6cfaSAnthony Liguori return 0; 529c04d6cfaSAnthony Liguori } 530c04d6cfaSAnthony Liguori 531d1b5682dSAlexey Kardashevskiy static void ics_dispatch_pre_save(void *opaque) 532d1b5682dSAlexey Kardashevskiy { 533d1b5682dSAlexey Kardashevskiy ICSState *ics = opaque; 534d1b5682dSAlexey Kardashevskiy ICSStateClass *info = ICS_GET_CLASS(ics); 535d1b5682dSAlexey Kardashevskiy 536d1b5682dSAlexey Kardashevskiy if (info->pre_save) { 537d1b5682dSAlexey Kardashevskiy info->pre_save(ics); 538d1b5682dSAlexey Kardashevskiy } 539d1b5682dSAlexey Kardashevskiy } 540d1b5682dSAlexey Kardashevskiy 541d1b5682dSAlexey Kardashevskiy static int ics_dispatch_post_load(void *opaque, int version_id) 542d1b5682dSAlexey Kardashevskiy { 543d1b5682dSAlexey Kardashevskiy ICSState *ics = opaque; 544d1b5682dSAlexey Kardashevskiy ICSStateClass *info = ICS_GET_CLASS(ics); 545d1b5682dSAlexey Kardashevskiy 546d1b5682dSAlexey Kardashevskiy if (info->post_load) { 547d1b5682dSAlexey Kardashevskiy return info->post_load(ics, version_id); 548d1b5682dSAlexey Kardashevskiy } 549d1b5682dSAlexey Kardashevskiy 550d1b5682dSAlexey Kardashevskiy return 0; 551d1b5682dSAlexey Kardashevskiy } 552d1b5682dSAlexey Kardashevskiy 553c04d6cfaSAnthony Liguori static const VMStateDescription vmstate_ics_irq = { 554c04d6cfaSAnthony Liguori .name = "ics/irq", 555c04d6cfaSAnthony Liguori .version_id = 1, 556c04d6cfaSAnthony Liguori .minimum_version_id = 1, 557c04d6cfaSAnthony Liguori .minimum_version_id_old = 1, 558c04d6cfaSAnthony Liguori .fields = (VMStateField []) { 559c04d6cfaSAnthony Liguori VMSTATE_UINT32(server, ICSIRQState), 560c04d6cfaSAnthony Liguori VMSTATE_UINT8(priority, ICSIRQState), 561c04d6cfaSAnthony Liguori VMSTATE_UINT8(saved_priority, ICSIRQState), 562c04d6cfaSAnthony Liguori VMSTATE_UINT8(status, ICSIRQState), 563c04d6cfaSAnthony Liguori VMSTATE_END_OF_LIST() 564c04d6cfaSAnthony Liguori }, 565c04d6cfaSAnthony Liguori }; 566c04d6cfaSAnthony Liguori 567c04d6cfaSAnthony Liguori static const VMStateDescription vmstate_ics = { 568c04d6cfaSAnthony Liguori .name = "ics", 569c04d6cfaSAnthony Liguori .version_id = 1, 570c04d6cfaSAnthony Liguori .minimum_version_id = 1, 571c04d6cfaSAnthony Liguori .minimum_version_id_old = 1, 572d1b5682dSAlexey Kardashevskiy .pre_save = ics_dispatch_pre_save, 573d1b5682dSAlexey Kardashevskiy .post_load = ics_dispatch_post_load, 574c04d6cfaSAnthony Liguori .fields = (VMStateField []) { 575c04d6cfaSAnthony Liguori /* Sanity check */ 576c04d6cfaSAnthony Liguori VMSTATE_UINT32_EQUAL(nr_irqs, ICSState), 577c04d6cfaSAnthony Liguori 578c04d6cfaSAnthony Liguori VMSTATE_STRUCT_VARRAY_POINTER_UINT32(irqs, ICSState, nr_irqs, 579c04d6cfaSAnthony Liguori vmstate_ics_irq, ICSIRQState), 580c04d6cfaSAnthony Liguori VMSTATE_END_OF_LIST() 581c04d6cfaSAnthony Liguori }, 582c04d6cfaSAnthony Liguori }; 583c04d6cfaSAnthony Liguori 5845a3d7b23SAlexey Kardashevskiy static void ics_initfn(Object *obj) 5855a3d7b23SAlexey Kardashevskiy { 5865a3d7b23SAlexey Kardashevskiy ICSState *ics = ICS(obj); 5875a3d7b23SAlexey Kardashevskiy 5885a3d7b23SAlexey Kardashevskiy ics->offset = XICS_IRQ_BASE; 5895a3d7b23SAlexey Kardashevskiy } 5905a3d7b23SAlexey Kardashevskiy 591b45ff2d9SAlexey Kardashevskiy static void ics_realize(DeviceState *dev, Error **errp) 592c04d6cfaSAnthony Liguori { 593c04d6cfaSAnthony Liguori ICSState *ics = ICS(dev); 594c04d6cfaSAnthony Liguori 595b45ff2d9SAlexey Kardashevskiy if (!ics->nr_irqs) { 596b45ff2d9SAlexey Kardashevskiy error_setg(errp, "Number of interrupts needs to be greater 0"); 597b45ff2d9SAlexey Kardashevskiy return; 598b45ff2d9SAlexey Kardashevskiy } 599c04d6cfaSAnthony Liguori ics->irqs = g_malloc0(ics->nr_irqs * sizeof(ICSIRQState)); 600c04d6cfaSAnthony Liguori ics->islsi = g_malloc0(ics->nr_irqs * sizeof(bool)); 601c04d6cfaSAnthony Liguori ics->qirqs = qemu_allocate_irqs(ics_set_irq, ics, ics->nr_irqs); 602c04d6cfaSAnthony Liguori } 603c04d6cfaSAnthony Liguori 604c04d6cfaSAnthony Liguori static void ics_class_init(ObjectClass *klass, void *data) 605c04d6cfaSAnthony Liguori { 606c04d6cfaSAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 607d1b5682dSAlexey Kardashevskiy ICSStateClass *isc = ICS_CLASS(klass); 608c04d6cfaSAnthony Liguori 609b45ff2d9SAlexey Kardashevskiy dc->realize = ics_realize; 610c04d6cfaSAnthony Liguori dc->vmsd = &vmstate_ics; 611c04d6cfaSAnthony Liguori dc->reset = ics_reset; 612d1b5682dSAlexey Kardashevskiy isc->post_load = ics_post_load; 613c04d6cfaSAnthony Liguori } 614c04d6cfaSAnthony Liguori 615456df19cSAlexey Kardashevskiy static const TypeInfo ics_info = { 616c04d6cfaSAnthony Liguori .name = TYPE_ICS, 617c04d6cfaSAnthony Liguori .parent = TYPE_DEVICE, 618c04d6cfaSAnthony Liguori .instance_size = sizeof(ICSState), 619c04d6cfaSAnthony Liguori .class_init = ics_class_init, 620d1b5682dSAlexey Kardashevskiy .class_size = sizeof(ICSStateClass), 6215a3d7b23SAlexey Kardashevskiy .instance_init = ics_initfn, 622c04d6cfaSAnthony Liguori }; 623c04d6cfaSAnthony Liguori 624b5cec4c5SDavid Gibson /* 625b5cec4c5SDavid Gibson * Exported functions 626b5cec4c5SDavid Gibson */ 627b5cec4c5SDavid Gibson 628c04d6cfaSAnthony Liguori qemu_irq xics_get_qirq(XICSState *icp, int irq) 629b5cec4c5SDavid Gibson { 6301ecbbab4SDavid Gibson if (!ics_valid_irq(icp->ics, irq)) { 631b5cec4c5SDavid Gibson return NULL; 632b5cec4c5SDavid Gibson } 633b5cec4c5SDavid Gibson 634a307d594SAlexey Kardashevskiy return icp->ics->qirqs[irq - icp->ics->offset]; 635a307d594SAlexey Kardashevskiy } 636a307d594SAlexey Kardashevskiy 637c04d6cfaSAnthony Liguori void xics_set_irq_type(XICSState *icp, int irq, bool lsi) 638a307d594SAlexey Kardashevskiy { 6391ecbbab4SDavid Gibson assert(ics_valid_irq(icp->ics, irq)); 640d07fee7eSDavid Gibson 64122a2611cSDavid Gibson icp->ics->islsi[irq - icp->ics->offset] = lsi; 642b5cec4c5SDavid Gibson } 643b5cec4c5SDavid Gibson 644c04d6cfaSAnthony Liguori /* 645c04d6cfaSAnthony Liguori * Guest interfaces 646c04d6cfaSAnthony Liguori */ 647c04d6cfaSAnthony Liguori 648b13ce26dSAndreas Färber static target_ulong h_cppr(PowerPCCPU *cpu, sPAPREnvironment *spapr, 649b5cec4c5SDavid Gibson target_ulong opcode, target_ulong *args) 650b5cec4c5SDavid Gibson { 65155e5c285SAndreas Färber CPUState *cs = CPU(cpu); 652b5cec4c5SDavid Gibson target_ulong cppr = args[0]; 653b5cec4c5SDavid Gibson 65455e5c285SAndreas Färber icp_set_cppr(spapr->icp, cs->cpu_index, cppr); 655b5cec4c5SDavid Gibson return H_SUCCESS; 656b5cec4c5SDavid Gibson } 657b5cec4c5SDavid Gibson 658b13ce26dSAndreas Färber static target_ulong h_ipi(PowerPCCPU *cpu, sPAPREnvironment *spapr, 659b5cec4c5SDavid Gibson target_ulong opcode, target_ulong *args) 660b5cec4c5SDavid Gibson { 661b5cec4c5SDavid Gibson target_ulong server = args[0]; 662b5cec4c5SDavid Gibson target_ulong mfrr = args[1]; 663b5cec4c5SDavid Gibson 664b5cec4c5SDavid Gibson if (server >= spapr->icp->nr_servers) { 665b5cec4c5SDavid Gibson return H_PARAMETER; 666b5cec4c5SDavid Gibson } 667b5cec4c5SDavid Gibson 668b5cec4c5SDavid Gibson icp_set_mfrr(spapr->icp, server, mfrr); 669b5cec4c5SDavid Gibson return H_SUCCESS; 670b5cec4c5SDavid Gibson } 671b5cec4c5SDavid Gibson 672b13ce26dSAndreas Färber static target_ulong h_xirr(PowerPCCPU *cpu, sPAPREnvironment *spapr, 673b5cec4c5SDavid Gibson target_ulong opcode, target_ulong *args) 674b5cec4c5SDavid Gibson { 67555e5c285SAndreas Färber CPUState *cs = CPU(cpu); 67655e5c285SAndreas Färber uint32_t xirr = icp_accept(spapr->icp->ss + cs->cpu_index); 677b5cec4c5SDavid Gibson 678b5cec4c5SDavid Gibson args[0] = xirr; 679b5cec4c5SDavid Gibson return H_SUCCESS; 680b5cec4c5SDavid Gibson } 681b5cec4c5SDavid Gibson 682b13ce26dSAndreas Färber static target_ulong h_eoi(PowerPCCPU *cpu, sPAPREnvironment *spapr, 683b5cec4c5SDavid Gibson target_ulong opcode, target_ulong *args) 684b5cec4c5SDavid Gibson { 68555e5c285SAndreas Färber CPUState *cs = CPU(cpu); 686b5cec4c5SDavid Gibson target_ulong xirr = args[0]; 687b5cec4c5SDavid Gibson 68855e5c285SAndreas Färber icp_eoi(spapr->icp, cs->cpu_index, xirr); 689b5cec4c5SDavid Gibson return H_SUCCESS; 690b5cec4c5SDavid Gibson } 691b5cec4c5SDavid Gibson 692210b580bSAnthony Liguori static void rtas_set_xive(PowerPCCPU *cpu, sPAPREnvironment *spapr, 693210b580bSAnthony Liguori uint32_t token, 694b5cec4c5SDavid Gibson uint32_t nargs, target_ulong args, 695b5cec4c5SDavid Gibson uint32_t nret, target_ulong rets) 696b5cec4c5SDavid Gibson { 697c04d6cfaSAnthony Liguori ICSState *ics = spapr->icp->ics; 698b5cec4c5SDavid Gibson uint32_t nr, server, priority; 699b5cec4c5SDavid Gibson 700b5cec4c5SDavid Gibson if ((nargs != 3) || (nret != 1)) { 701b5cec4c5SDavid Gibson rtas_st(rets, 0, -3); 702b5cec4c5SDavid Gibson return; 703b5cec4c5SDavid Gibson } 704b5cec4c5SDavid Gibson 705b5cec4c5SDavid Gibson nr = rtas_ld(args, 0); 706b5cec4c5SDavid Gibson server = rtas_ld(args, 1); 707b5cec4c5SDavid Gibson priority = rtas_ld(args, 2); 708b5cec4c5SDavid Gibson 709b5cec4c5SDavid Gibson if (!ics_valid_irq(ics, nr) || (server >= ics->icp->nr_servers) 710b5cec4c5SDavid Gibson || (priority > 0xff)) { 711b5cec4c5SDavid Gibson rtas_st(rets, 0, -3); 712b5cec4c5SDavid Gibson return; 713b5cec4c5SDavid Gibson } 714b5cec4c5SDavid Gibson 7153fe719f4SDavid Gibson ics_write_xive(ics, nr, server, priority, priority); 716b5cec4c5SDavid Gibson 717b5cec4c5SDavid Gibson rtas_st(rets, 0, 0); /* Success */ 718b5cec4c5SDavid Gibson } 719b5cec4c5SDavid Gibson 720210b580bSAnthony Liguori static void rtas_get_xive(PowerPCCPU *cpu, sPAPREnvironment *spapr, 721210b580bSAnthony Liguori uint32_t token, 722b5cec4c5SDavid Gibson uint32_t nargs, target_ulong args, 723b5cec4c5SDavid Gibson uint32_t nret, target_ulong rets) 724b5cec4c5SDavid Gibson { 725c04d6cfaSAnthony Liguori ICSState *ics = spapr->icp->ics; 726b5cec4c5SDavid Gibson uint32_t nr; 727b5cec4c5SDavid Gibson 728b5cec4c5SDavid Gibson if ((nargs != 1) || (nret != 3)) { 729b5cec4c5SDavid Gibson rtas_st(rets, 0, -3); 730b5cec4c5SDavid Gibson return; 731b5cec4c5SDavid Gibson } 732b5cec4c5SDavid Gibson 733b5cec4c5SDavid Gibson nr = rtas_ld(args, 0); 734b5cec4c5SDavid Gibson 735b5cec4c5SDavid Gibson if (!ics_valid_irq(ics, nr)) { 736b5cec4c5SDavid Gibson rtas_st(rets, 0, -3); 737b5cec4c5SDavid Gibson return; 738b5cec4c5SDavid Gibson } 739b5cec4c5SDavid Gibson 740b5cec4c5SDavid Gibson rtas_st(rets, 0, 0); /* Success */ 741b5cec4c5SDavid Gibson rtas_st(rets, 1, ics->irqs[nr - ics->offset].server); 742b5cec4c5SDavid Gibson rtas_st(rets, 2, ics->irqs[nr - ics->offset].priority); 743b5cec4c5SDavid Gibson } 744b5cec4c5SDavid Gibson 745210b580bSAnthony Liguori static void rtas_int_off(PowerPCCPU *cpu, sPAPREnvironment *spapr, 746210b580bSAnthony Liguori uint32_t token, 747b5cec4c5SDavid Gibson uint32_t nargs, target_ulong args, 748b5cec4c5SDavid Gibson uint32_t nret, target_ulong rets) 749b5cec4c5SDavid Gibson { 750c04d6cfaSAnthony Liguori ICSState *ics = spapr->icp->ics; 751b5cec4c5SDavid Gibson uint32_t nr; 752b5cec4c5SDavid Gibson 753b5cec4c5SDavid Gibson if ((nargs != 1) || (nret != 1)) { 754b5cec4c5SDavid Gibson rtas_st(rets, 0, -3); 755b5cec4c5SDavid Gibson return; 756b5cec4c5SDavid Gibson } 757b5cec4c5SDavid Gibson 758b5cec4c5SDavid Gibson nr = rtas_ld(args, 0); 759b5cec4c5SDavid Gibson 760b5cec4c5SDavid Gibson if (!ics_valid_irq(ics, nr)) { 761b5cec4c5SDavid Gibson rtas_st(rets, 0, -3); 762b5cec4c5SDavid Gibson return; 763b5cec4c5SDavid Gibson } 764b5cec4c5SDavid Gibson 7653fe719f4SDavid Gibson ics_write_xive(ics, nr, ics->irqs[nr - ics->offset].server, 0xff, 7663fe719f4SDavid Gibson ics->irqs[nr - ics->offset].priority); 767b5cec4c5SDavid Gibson 768b5cec4c5SDavid Gibson rtas_st(rets, 0, 0); /* Success */ 769b5cec4c5SDavid Gibson } 770b5cec4c5SDavid Gibson 771210b580bSAnthony Liguori static void rtas_int_on(PowerPCCPU *cpu, sPAPREnvironment *spapr, 772210b580bSAnthony Liguori uint32_t token, 773b5cec4c5SDavid Gibson uint32_t nargs, target_ulong args, 774b5cec4c5SDavid Gibson uint32_t nret, target_ulong rets) 775b5cec4c5SDavid Gibson { 776c04d6cfaSAnthony Liguori ICSState *ics = spapr->icp->ics; 777b5cec4c5SDavid Gibson uint32_t nr; 778b5cec4c5SDavid Gibson 779b5cec4c5SDavid Gibson if ((nargs != 1) || (nret != 1)) { 780b5cec4c5SDavid Gibson rtas_st(rets, 0, -3); 781b5cec4c5SDavid Gibson return; 782b5cec4c5SDavid Gibson } 783b5cec4c5SDavid Gibson 784b5cec4c5SDavid Gibson nr = rtas_ld(args, 0); 785b5cec4c5SDavid Gibson 786b5cec4c5SDavid Gibson if (!ics_valid_irq(ics, nr)) { 787b5cec4c5SDavid Gibson rtas_st(rets, 0, -3); 788b5cec4c5SDavid Gibson return; 789b5cec4c5SDavid Gibson } 790b5cec4c5SDavid Gibson 7913fe719f4SDavid Gibson ics_write_xive(ics, nr, ics->irqs[nr - ics->offset].server, 7923fe719f4SDavid Gibson ics->irqs[nr - ics->offset].saved_priority, 7933fe719f4SDavid Gibson ics->irqs[nr - ics->offset].saved_priority); 794b5cec4c5SDavid Gibson 795b5cec4c5SDavid Gibson rtas_st(rets, 0, 0); /* Success */ 796b5cec4c5SDavid Gibson } 797b5cec4c5SDavid Gibson 798c04d6cfaSAnthony Liguori /* 799c04d6cfaSAnthony Liguori * XICS 800c04d6cfaSAnthony Liguori */ 801c04d6cfaSAnthony Liguori 8025a3d7b23SAlexey Kardashevskiy static void xics_set_nr_irqs(XICSState *icp, uint32_t nr_irqs, Error **errp) 8035a3d7b23SAlexey Kardashevskiy { 8045a3d7b23SAlexey Kardashevskiy icp->nr_irqs = icp->ics->nr_irqs = nr_irqs; 8055a3d7b23SAlexey Kardashevskiy } 8065a3d7b23SAlexey Kardashevskiy 8075a3d7b23SAlexey Kardashevskiy static void xics_set_nr_servers(XICSState *icp, uint32_t nr_servers, 8085a3d7b23SAlexey Kardashevskiy Error **errp) 8095a3d7b23SAlexey Kardashevskiy { 8105a3d7b23SAlexey Kardashevskiy int i; 8115a3d7b23SAlexey Kardashevskiy 8125a3d7b23SAlexey Kardashevskiy icp->nr_servers = nr_servers; 8135a3d7b23SAlexey Kardashevskiy 8145a3d7b23SAlexey Kardashevskiy icp->ss = g_malloc0(icp->nr_servers*sizeof(ICPState)); 8155a3d7b23SAlexey Kardashevskiy for (i = 0; i < icp->nr_servers; i++) { 8165a3d7b23SAlexey Kardashevskiy char buffer[32]; 8175a3d7b23SAlexey Kardashevskiy object_initialize(&icp->ss[i], sizeof(icp->ss[i]), TYPE_ICP); 8185a3d7b23SAlexey Kardashevskiy snprintf(buffer, sizeof(buffer), "icp[%d]", i); 8195a3d7b23SAlexey Kardashevskiy object_property_add_child(OBJECT(icp), buffer, OBJECT(&icp->ss[i]), 8205a3d7b23SAlexey Kardashevskiy errp); 8215a3d7b23SAlexey Kardashevskiy } 8225a3d7b23SAlexey Kardashevskiy } 8235a3d7b23SAlexey Kardashevskiy 824c04d6cfaSAnthony Liguori static void xics_realize(DeviceState *dev, Error **errp) 8257b565160SDavid Gibson { 826c04d6cfaSAnthony Liguori XICSState *icp = XICS(dev); 827b45ff2d9SAlexey Kardashevskiy Error *error = NULL; 828c04d6cfaSAnthony Liguori int i; 8297b565160SDavid Gibson 830b45ff2d9SAlexey Kardashevskiy if (!icp->nr_servers) { 831b45ff2d9SAlexey Kardashevskiy error_setg(errp, "Number of servers needs to be greater 0"); 832b45ff2d9SAlexey Kardashevskiy return; 833b45ff2d9SAlexey Kardashevskiy } 834b45ff2d9SAlexey Kardashevskiy 83533a0e5d8SAlexey Kardashevskiy /* Registration of global state belongs into realize */ 83633a0e5d8SAlexey Kardashevskiy spapr_rtas_register("ibm,set-xive", rtas_set_xive); 83733a0e5d8SAlexey Kardashevskiy spapr_rtas_register("ibm,get-xive", rtas_get_xive); 83833a0e5d8SAlexey Kardashevskiy spapr_rtas_register("ibm,int-off", rtas_int_off); 83933a0e5d8SAlexey Kardashevskiy spapr_rtas_register("ibm,int-on", rtas_int_on); 84033a0e5d8SAlexey Kardashevskiy 84133a0e5d8SAlexey Kardashevskiy spapr_register_hypercall(H_CPPR, h_cppr); 84233a0e5d8SAlexey Kardashevskiy spapr_register_hypercall(H_IPI, h_ipi); 84333a0e5d8SAlexey Kardashevskiy spapr_register_hypercall(H_XIRR, h_xirr); 84433a0e5d8SAlexey Kardashevskiy spapr_register_hypercall(H_EOI, h_eoi); 84533a0e5d8SAlexey Kardashevskiy 846b45ff2d9SAlexey Kardashevskiy object_property_set_bool(OBJECT(icp->ics), true, "realized", &error); 847b45ff2d9SAlexey Kardashevskiy if (error) { 848b45ff2d9SAlexey Kardashevskiy error_propagate(errp, error); 849b45ff2d9SAlexey Kardashevskiy return; 850b45ff2d9SAlexey Kardashevskiy } 851b5cec4c5SDavid Gibson 852c04d6cfaSAnthony Liguori for (i = 0; i < icp->nr_servers; i++) { 853b45ff2d9SAlexey Kardashevskiy object_property_set_bool(OBJECT(&icp->ss[i]), true, "realized", &error); 854b45ff2d9SAlexey Kardashevskiy if (error) { 855b45ff2d9SAlexey Kardashevskiy error_propagate(errp, error); 856b45ff2d9SAlexey Kardashevskiy return; 857b45ff2d9SAlexey Kardashevskiy } 858c04d6cfaSAnthony Liguori } 859c04d6cfaSAnthony Liguori } 860b5cec4c5SDavid Gibson 861c04d6cfaSAnthony Liguori static void xics_initfn(Object *obj) 862c04d6cfaSAnthony Liguori { 863c04d6cfaSAnthony Liguori XICSState *xics = XICS(obj); 864c04d6cfaSAnthony Liguori 865c04d6cfaSAnthony Liguori xics->ics = ICS(object_new(TYPE_ICS)); 866c04d6cfaSAnthony Liguori object_property_add_child(obj, "ics", OBJECT(xics->ics), NULL); 8675a3d7b23SAlexey Kardashevskiy xics->ics->icp = xics; 868c04d6cfaSAnthony Liguori } 869c04d6cfaSAnthony Liguori 870c04d6cfaSAnthony Liguori static void xics_class_init(ObjectClass *oc, void *data) 871c04d6cfaSAnthony Liguori { 872c04d6cfaSAnthony Liguori DeviceClass *dc = DEVICE_CLASS(oc); 8735a3d7b23SAlexey Kardashevskiy XICSStateClass *xsc = XICS_CLASS(oc); 874c04d6cfaSAnthony Liguori 875c04d6cfaSAnthony Liguori dc->realize = xics_realize; 8765a3d7b23SAlexey Kardashevskiy xsc->set_nr_irqs = xics_set_nr_irqs; 8775a3d7b23SAlexey Kardashevskiy xsc->set_nr_servers = xics_set_nr_servers; 878b5cec4c5SDavid Gibson } 879c04d6cfaSAnthony Liguori 880c04d6cfaSAnthony Liguori static const TypeInfo xics_info = { 881c04d6cfaSAnthony Liguori .name = TYPE_XICS, 8825a3d7b23SAlexey Kardashevskiy .parent = TYPE_XICS_COMMON, 883c04d6cfaSAnthony Liguori .instance_size = sizeof(XICSState), 8845a3d7b23SAlexey Kardashevskiy .class_size = sizeof(XICSStateClass), 885c04d6cfaSAnthony Liguori .class_init = xics_class_init, 886c04d6cfaSAnthony Liguori .instance_init = xics_initfn, 887c04d6cfaSAnthony Liguori }; 888c04d6cfaSAnthony Liguori 889c04d6cfaSAnthony Liguori static void xics_register_types(void) 890c04d6cfaSAnthony Liguori { 8915a3d7b23SAlexey Kardashevskiy type_register_static(&xics_common_info); 892c04d6cfaSAnthony Liguori type_register_static(&xics_info); 893c04d6cfaSAnthony Liguori type_register_static(&ics_info); 894c04d6cfaSAnthony Liguori type_register_static(&icp_info); 895c04d6cfaSAnthony Liguori } 896c04d6cfaSAnthony Liguori 897c04d6cfaSAnthony Liguori type_init(xics_register_types) 898