1b5cec4c5SDavid Gibson /* 2b5cec4c5SDavid Gibson * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator 3b5cec4c5SDavid Gibson * 4b5cec4c5SDavid Gibson * PAPR Virtualized Interrupt System, aka ICS/ICP aka xics 5b5cec4c5SDavid Gibson * 6b5cec4c5SDavid Gibson * Copyright (c) 2010,2011 David Gibson, IBM Corporation. 7b5cec4c5SDavid Gibson * 8b5cec4c5SDavid Gibson * Permission is hereby granted, free of charge, to any person obtaining a copy 9b5cec4c5SDavid Gibson * of this software and associated documentation files (the "Software"), to deal 10b5cec4c5SDavid Gibson * in the Software without restriction, including without limitation the rights 11b5cec4c5SDavid Gibson * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 12b5cec4c5SDavid Gibson * copies of the Software, and to permit persons to whom the Software is 13b5cec4c5SDavid Gibson * furnished to do so, subject to the following conditions: 14b5cec4c5SDavid Gibson * 15b5cec4c5SDavid Gibson * The above copyright notice and this permission notice shall be included in 16b5cec4c5SDavid Gibson * all copies or substantial portions of the Software. 17b5cec4c5SDavid Gibson * 18b5cec4c5SDavid Gibson * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 19b5cec4c5SDavid Gibson * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 20b5cec4c5SDavid Gibson * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 21b5cec4c5SDavid Gibson * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 22b5cec4c5SDavid Gibson * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 23b5cec4c5SDavid Gibson * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 24b5cec4c5SDavid Gibson * THE SOFTWARE. 25b5cec4c5SDavid Gibson * 26b5cec4c5SDavid Gibson */ 27b5cec4c5SDavid Gibson 2883c9f4caSPaolo Bonzini #include "hw/hw.h" 29500efa23SDavid Gibson #include "trace.h" 30*5d87e4b7SBenjamin Herrenschmidt #include "qemu/timer.h" 310d09e41aSPaolo Bonzini #include "hw/ppc/spapr.h" 320d09e41aSPaolo Bonzini #include "hw/ppc/xics.h" 339ccff2a4SAlexey Kardashevskiy #include "qemu/error-report.h" 345a3d7b23SAlexey Kardashevskiy #include "qapi/visitor.h" 35b5cec4c5SDavid Gibson 368ffe04edSAlexey Kardashevskiy void xics_cpu_setup(XICSState *icp, PowerPCCPU *cpu) 378ffe04edSAlexey Kardashevskiy { 388ffe04edSAlexey Kardashevskiy CPUState *cs = CPU(cpu); 398ffe04edSAlexey Kardashevskiy CPUPPCState *env = &cpu->env; 408ffe04edSAlexey Kardashevskiy ICPState *ss = &icp->ss[cs->cpu_index]; 415eb92cccSAlexey Kardashevskiy XICSStateClass *info = XICS_COMMON_GET_CLASS(icp); 428ffe04edSAlexey Kardashevskiy 438ffe04edSAlexey Kardashevskiy assert(cs->cpu_index < icp->nr_servers); 448ffe04edSAlexey Kardashevskiy 455eb92cccSAlexey Kardashevskiy if (info->cpu_setup) { 465eb92cccSAlexey Kardashevskiy info->cpu_setup(icp, cpu); 475eb92cccSAlexey Kardashevskiy } 485eb92cccSAlexey Kardashevskiy 498ffe04edSAlexey Kardashevskiy switch (PPC_INPUT(env)) { 508ffe04edSAlexey Kardashevskiy case PPC_FLAGS_INPUT_POWER7: 518ffe04edSAlexey Kardashevskiy ss->output = env->irq_inputs[POWER7_INPUT_INT]; 528ffe04edSAlexey Kardashevskiy break; 538ffe04edSAlexey Kardashevskiy 548ffe04edSAlexey Kardashevskiy case PPC_FLAGS_INPUT_970: 558ffe04edSAlexey Kardashevskiy ss->output = env->irq_inputs[PPC970_INPUT_INT]; 568ffe04edSAlexey Kardashevskiy break; 578ffe04edSAlexey Kardashevskiy 588ffe04edSAlexey Kardashevskiy default: 599ccff2a4SAlexey Kardashevskiy error_report("XICS interrupt controller does not support this CPU " 609ccff2a4SAlexey Kardashevskiy "bus model"); 618ffe04edSAlexey Kardashevskiy abort(); 628ffe04edSAlexey Kardashevskiy } 638ffe04edSAlexey Kardashevskiy } 648ffe04edSAlexey Kardashevskiy 655a3d7b23SAlexey Kardashevskiy /* 665a3d7b23SAlexey Kardashevskiy * XICS Common class - parent for emulated XICS and KVM-XICS 675a3d7b23SAlexey Kardashevskiy */ 685a3d7b23SAlexey Kardashevskiy static void xics_common_reset(DeviceState *d) 698ffe04edSAlexey Kardashevskiy { 705a3d7b23SAlexey Kardashevskiy XICSState *icp = XICS_COMMON(d); 718ffe04edSAlexey Kardashevskiy int i; 728ffe04edSAlexey Kardashevskiy 738ffe04edSAlexey Kardashevskiy for (i = 0; i < icp->nr_servers; i++) { 748ffe04edSAlexey Kardashevskiy device_reset(DEVICE(&icp->ss[i])); 758ffe04edSAlexey Kardashevskiy } 768ffe04edSAlexey Kardashevskiy 778ffe04edSAlexey Kardashevskiy device_reset(DEVICE(icp->ics)); 788ffe04edSAlexey Kardashevskiy } 798ffe04edSAlexey Kardashevskiy 805a3d7b23SAlexey Kardashevskiy static void xics_prop_get_nr_irqs(Object *obj, Visitor *v, 815a3d7b23SAlexey Kardashevskiy void *opaque, const char *name, Error **errp) 825a3d7b23SAlexey Kardashevskiy { 835a3d7b23SAlexey Kardashevskiy XICSState *icp = XICS_COMMON(obj); 845a3d7b23SAlexey Kardashevskiy int64_t value = icp->nr_irqs; 855a3d7b23SAlexey Kardashevskiy 865a3d7b23SAlexey Kardashevskiy visit_type_int(v, &value, name, errp); 875a3d7b23SAlexey Kardashevskiy } 885a3d7b23SAlexey Kardashevskiy 895a3d7b23SAlexey Kardashevskiy static void xics_prop_set_nr_irqs(Object *obj, Visitor *v, 905a3d7b23SAlexey Kardashevskiy void *opaque, const char *name, Error **errp) 915a3d7b23SAlexey Kardashevskiy { 925a3d7b23SAlexey Kardashevskiy XICSState *icp = XICS_COMMON(obj); 935a3d7b23SAlexey Kardashevskiy XICSStateClass *info = XICS_COMMON_GET_CLASS(icp); 945a3d7b23SAlexey Kardashevskiy Error *error = NULL; 955a3d7b23SAlexey Kardashevskiy int64_t value; 965a3d7b23SAlexey Kardashevskiy 975a3d7b23SAlexey Kardashevskiy visit_type_int(v, &value, name, &error); 985a3d7b23SAlexey Kardashevskiy if (error) { 995a3d7b23SAlexey Kardashevskiy error_propagate(errp, error); 1005a3d7b23SAlexey Kardashevskiy return; 1015a3d7b23SAlexey Kardashevskiy } 1025a3d7b23SAlexey Kardashevskiy if (icp->nr_irqs) { 1035a3d7b23SAlexey Kardashevskiy error_setg(errp, "Number of interrupts is already set to %u", 1045a3d7b23SAlexey Kardashevskiy icp->nr_irqs); 1055a3d7b23SAlexey Kardashevskiy return; 1065a3d7b23SAlexey Kardashevskiy } 1075a3d7b23SAlexey Kardashevskiy 1085a3d7b23SAlexey Kardashevskiy assert(info->set_nr_irqs); 1095a3d7b23SAlexey Kardashevskiy assert(icp->ics); 1105a3d7b23SAlexey Kardashevskiy info->set_nr_irqs(icp, value, errp); 1115a3d7b23SAlexey Kardashevskiy } 1125a3d7b23SAlexey Kardashevskiy 1135a3d7b23SAlexey Kardashevskiy static void xics_prop_get_nr_servers(Object *obj, Visitor *v, 1145a3d7b23SAlexey Kardashevskiy void *opaque, const char *name, 1155a3d7b23SAlexey Kardashevskiy Error **errp) 1165a3d7b23SAlexey Kardashevskiy { 1175a3d7b23SAlexey Kardashevskiy XICSState *icp = XICS_COMMON(obj); 1185a3d7b23SAlexey Kardashevskiy int64_t value = icp->nr_servers; 1195a3d7b23SAlexey Kardashevskiy 1205a3d7b23SAlexey Kardashevskiy visit_type_int(v, &value, name, errp); 1215a3d7b23SAlexey Kardashevskiy } 1225a3d7b23SAlexey Kardashevskiy 1235a3d7b23SAlexey Kardashevskiy static void xics_prop_set_nr_servers(Object *obj, Visitor *v, 1245a3d7b23SAlexey Kardashevskiy void *opaque, const char *name, 1255a3d7b23SAlexey Kardashevskiy Error **errp) 1265a3d7b23SAlexey Kardashevskiy { 1275a3d7b23SAlexey Kardashevskiy XICSState *icp = XICS_COMMON(obj); 1285a3d7b23SAlexey Kardashevskiy XICSStateClass *info = XICS_COMMON_GET_CLASS(icp); 1295a3d7b23SAlexey Kardashevskiy Error *error = NULL; 1305a3d7b23SAlexey Kardashevskiy int64_t value; 1315a3d7b23SAlexey Kardashevskiy 1325a3d7b23SAlexey Kardashevskiy visit_type_int(v, &value, name, &error); 1335a3d7b23SAlexey Kardashevskiy if (error) { 1345a3d7b23SAlexey Kardashevskiy error_propagate(errp, error); 1355a3d7b23SAlexey Kardashevskiy return; 1365a3d7b23SAlexey Kardashevskiy } 1375a3d7b23SAlexey Kardashevskiy if (icp->nr_servers) { 1385a3d7b23SAlexey Kardashevskiy error_setg(errp, "Number of servers is already set to %u", 1395a3d7b23SAlexey Kardashevskiy icp->nr_servers); 1405a3d7b23SAlexey Kardashevskiy return; 1415a3d7b23SAlexey Kardashevskiy } 1425a3d7b23SAlexey Kardashevskiy 1435a3d7b23SAlexey Kardashevskiy assert(info->set_nr_servers); 1445a3d7b23SAlexey Kardashevskiy info->set_nr_servers(icp, value, errp); 1455a3d7b23SAlexey Kardashevskiy } 1465a3d7b23SAlexey Kardashevskiy 1475a3d7b23SAlexey Kardashevskiy static void xics_common_initfn(Object *obj) 1485a3d7b23SAlexey Kardashevskiy { 1495a3d7b23SAlexey Kardashevskiy object_property_add(obj, "nr_irqs", "int", 1505a3d7b23SAlexey Kardashevskiy xics_prop_get_nr_irqs, xics_prop_set_nr_irqs, 1515a3d7b23SAlexey Kardashevskiy NULL, NULL, NULL); 1525a3d7b23SAlexey Kardashevskiy object_property_add(obj, "nr_servers", "int", 1535a3d7b23SAlexey Kardashevskiy xics_prop_get_nr_servers, xics_prop_set_nr_servers, 1545a3d7b23SAlexey Kardashevskiy NULL, NULL, NULL); 1555a3d7b23SAlexey Kardashevskiy } 1565a3d7b23SAlexey Kardashevskiy 1575a3d7b23SAlexey Kardashevskiy static void xics_common_class_init(ObjectClass *oc, void *data) 1585a3d7b23SAlexey Kardashevskiy { 1595a3d7b23SAlexey Kardashevskiy DeviceClass *dc = DEVICE_CLASS(oc); 1605a3d7b23SAlexey Kardashevskiy 1615a3d7b23SAlexey Kardashevskiy dc->reset = xics_common_reset; 1625a3d7b23SAlexey Kardashevskiy } 1635a3d7b23SAlexey Kardashevskiy 1645a3d7b23SAlexey Kardashevskiy static const TypeInfo xics_common_info = { 1655a3d7b23SAlexey Kardashevskiy .name = TYPE_XICS_COMMON, 1665a3d7b23SAlexey Kardashevskiy .parent = TYPE_SYS_BUS_DEVICE, 1675a3d7b23SAlexey Kardashevskiy .instance_size = sizeof(XICSState), 1685a3d7b23SAlexey Kardashevskiy .class_size = sizeof(XICSStateClass), 1695a3d7b23SAlexey Kardashevskiy .instance_init = xics_common_initfn, 1705a3d7b23SAlexey Kardashevskiy .class_init = xics_common_class_init, 1715a3d7b23SAlexey Kardashevskiy }; 1725a3d7b23SAlexey Kardashevskiy 173b5cec4c5SDavid Gibson /* 174b5cec4c5SDavid Gibson * ICP: Presentation layer 175b5cec4c5SDavid Gibson */ 176b5cec4c5SDavid Gibson 177b5cec4c5SDavid Gibson #define XISR_MASK 0x00ffffff 178b5cec4c5SDavid Gibson #define CPPR_MASK 0xff000000 179b5cec4c5SDavid Gibson 180b5cec4c5SDavid Gibson #define XISR(ss) (((ss)->xirr) & XISR_MASK) 181b5cec4c5SDavid Gibson #define CPPR(ss) (((ss)->xirr) >> 24) 182b5cec4c5SDavid Gibson 183c04d6cfaSAnthony Liguori static void ics_reject(ICSState *ics, int nr); 184c04d6cfaSAnthony Liguori static void ics_resend(ICSState *ics); 185c04d6cfaSAnthony Liguori static void ics_eoi(ICSState *ics, int nr); 186b5cec4c5SDavid Gibson 187c04d6cfaSAnthony Liguori static void icp_check_ipi(XICSState *icp, int server) 188b5cec4c5SDavid Gibson { 189c04d6cfaSAnthony Liguori ICPState *ss = icp->ss + server; 190b5cec4c5SDavid Gibson 191b5cec4c5SDavid Gibson if (XISR(ss) && (ss->pending_priority <= ss->mfrr)) { 192b5cec4c5SDavid Gibson return; 193b5cec4c5SDavid Gibson } 194b5cec4c5SDavid Gibson 195500efa23SDavid Gibson trace_xics_icp_check_ipi(server, ss->mfrr); 196500efa23SDavid Gibson 197b5cec4c5SDavid Gibson if (XISR(ss)) { 198b5cec4c5SDavid Gibson ics_reject(icp->ics, XISR(ss)); 199b5cec4c5SDavid Gibson } 200b5cec4c5SDavid Gibson 201b5cec4c5SDavid Gibson ss->xirr = (ss->xirr & ~XISR_MASK) | XICS_IPI; 202b5cec4c5SDavid Gibson ss->pending_priority = ss->mfrr; 203b5cec4c5SDavid Gibson qemu_irq_raise(ss->output); 204b5cec4c5SDavid Gibson } 205b5cec4c5SDavid Gibson 206c04d6cfaSAnthony Liguori static void icp_resend(XICSState *icp, int server) 207b5cec4c5SDavid Gibson { 208c04d6cfaSAnthony Liguori ICPState *ss = icp->ss + server; 209b5cec4c5SDavid Gibson 210b5cec4c5SDavid Gibson if (ss->mfrr < CPPR(ss)) { 211b5cec4c5SDavid Gibson icp_check_ipi(icp, server); 212b5cec4c5SDavid Gibson } 213b5cec4c5SDavid Gibson ics_resend(icp->ics); 214b5cec4c5SDavid Gibson } 215b5cec4c5SDavid Gibson 216c04d6cfaSAnthony Liguori static void icp_set_cppr(XICSState *icp, int server, uint8_t cppr) 217b5cec4c5SDavid Gibson { 218c04d6cfaSAnthony Liguori ICPState *ss = icp->ss + server; 219b5cec4c5SDavid Gibson uint8_t old_cppr; 220b5cec4c5SDavid Gibson uint32_t old_xisr; 221b5cec4c5SDavid Gibson 222b5cec4c5SDavid Gibson old_cppr = CPPR(ss); 223b5cec4c5SDavid Gibson ss->xirr = (ss->xirr & ~CPPR_MASK) | (cppr << 24); 224b5cec4c5SDavid Gibson 225b5cec4c5SDavid Gibson if (cppr < old_cppr) { 226b5cec4c5SDavid Gibson if (XISR(ss) && (cppr <= ss->pending_priority)) { 227b5cec4c5SDavid Gibson old_xisr = XISR(ss); 228b5cec4c5SDavid Gibson ss->xirr &= ~XISR_MASK; /* Clear XISR */ 229e03c902cSDavid Gibson ss->pending_priority = 0xff; 230b5cec4c5SDavid Gibson qemu_irq_lower(ss->output); 231b5cec4c5SDavid Gibson ics_reject(icp->ics, old_xisr); 232b5cec4c5SDavid Gibson } 233b5cec4c5SDavid Gibson } else { 234b5cec4c5SDavid Gibson if (!XISR(ss)) { 235b5cec4c5SDavid Gibson icp_resend(icp, server); 236b5cec4c5SDavid Gibson } 237b5cec4c5SDavid Gibson } 238b5cec4c5SDavid Gibson } 239b5cec4c5SDavid Gibson 240c04d6cfaSAnthony Liguori static void icp_set_mfrr(XICSState *icp, int server, uint8_t mfrr) 241b5cec4c5SDavid Gibson { 242c04d6cfaSAnthony Liguori ICPState *ss = icp->ss + server; 243b5cec4c5SDavid Gibson 244b5cec4c5SDavid Gibson ss->mfrr = mfrr; 245b5cec4c5SDavid Gibson if (mfrr < CPPR(ss)) { 246bf0175deSDavid Gibson icp_check_ipi(icp, server); 247b5cec4c5SDavid Gibson } 248b5cec4c5SDavid Gibson } 249b5cec4c5SDavid Gibson 250c04d6cfaSAnthony Liguori static uint32_t icp_accept(ICPState *ss) 251b5cec4c5SDavid Gibson { 252500efa23SDavid Gibson uint32_t xirr = ss->xirr; 253b5cec4c5SDavid Gibson 254b5cec4c5SDavid Gibson qemu_irq_lower(ss->output); 255b5cec4c5SDavid Gibson ss->xirr = ss->pending_priority << 24; 256e03c902cSDavid Gibson ss->pending_priority = 0xff; 257500efa23SDavid Gibson 258500efa23SDavid Gibson trace_xics_icp_accept(xirr, ss->xirr); 259500efa23SDavid Gibson 260b5cec4c5SDavid Gibson return xirr; 261b5cec4c5SDavid Gibson } 262b5cec4c5SDavid Gibson 263c04d6cfaSAnthony Liguori static void icp_eoi(XICSState *icp, int server, uint32_t xirr) 264b5cec4c5SDavid Gibson { 265c04d6cfaSAnthony Liguori ICPState *ss = icp->ss + server; 266b5cec4c5SDavid Gibson 267b5cec4c5SDavid Gibson /* Send EOI -> ICS */ 268b5cec4c5SDavid Gibson ss->xirr = (ss->xirr & ~CPPR_MASK) | (xirr & CPPR_MASK); 269500efa23SDavid Gibson trace_xics_icp_eoi(server, xirr, ss->xirr); 270d07fee7eSDavid Gibson ics_eoi(icp->ics, xirr & XISR_MASK); 271b5cec4c5SDavid Gibson if (!XISR(ss)) { 272b5cec4c5SDavid Gibson icp_resend(icp, server); 273b5cec4c5SDavid Gibson } 274b5cec4c5SDavid Gibson } 275b5cec4c5SDavid Gibson 276c04d6cfaSAnthony Liguori static void icp_irq(XICSState *icp, int server, int nr, uint8_t priority) 277b5cec4c5SDavid Gibson { 278c04d6cfaSAnthony Liguori ICPState *ss = icp->ss + server; 279b5cec4c5SDavid Gibson 280500efa23SDavid Gibson trace_xics_icp_irq(server, nr, priority); 281500efa23SDavid Gibson 282b5cec4c5SDavid Gibson if ((priority >= CPPR(ss)) 283b5cec4c5SDavid Gibson || (XISR(ss) && (ss->pending_priority <= priority))) { 284b5cec4c5SDavid Gibson ics_reject(icp->ics, nr); 285b5cec4c5SDavid Gibson } else { 286b5cec4c5SDavid Gibson if (XISR(ss)) { 287b5cec4c5SDavid Gibson ics_reject(icp->ics, XISR(ss)); 288b5cec4c5SDavid Gibson } 289b5cec4c5SDavid Gibson ss->xirr = (ss->xirr & ~XISR_MASK) | (nr & XISR_MASK); 290b5cec4c5SDavid Gibson ss->pending_priority = priority; 291500efa23SDavid Gibson trace_xics_icp_raise(ss->xirr, ss->pending_priority); 292b5cec4c5SDavid Gibson qemu_irq_raise(ss->output); 293b5cec4c5SDavid Gibson } 294b5cec4c5SDavid Gibson } 295b5cec4c5SDavid Gibson 296d1b5682dSAlexey Kardashevskiy static void icp_dispatch_pre_save(void *opaque) 297d1b5682dSAlexey Kardashevskiy { 298d1b5682dSAlexey Kardashevskiy ICPState *ss = opaque; 299d1b5682dSAlexey Kardashevskiy ICPStateClass *info = ICP_GET_CLASS(ss); 300d1b5682dSAlexey Kardashevskiy 301d1b5682dSAlexey Kardashevskiy if (info->pre_save) { 302d1b5682dSAlexey Kardashevskiy info->pre_save(ss); 303d1b5682dSAlexey Kardashevskiy } 304d1b5682dSAlexey Kardashevskiy } 305d1b5682dSAlexey Kardashevskiy 306d1b5682dSAlexey Kardashevskiy static int icp_dispatch_post_load(void *opaque, int version_id) 307d1b5682dSAlexey Kardashevskiy { 308d1b5682dSAlexey Kardashevskiy ICPState *ss = opaque; 309d1b5682dSAlexey Kardashevskiy ICPStateClass *info = ICP_GET_CLASS(ss); 310d1b5682dSAlexey Kardashevskiy 311d1b5682dSAlexey Kardashevskiy if (info->post_load) { 312d1b5682dSAlexey Kardashevskiy return info->post_load(ss, version_id); 313d1b5682dSAlexey Kardashevskiy } 314d1b5682dSAlexey Kardashevskiy 315d1b5682dSAlexey Kardashevskiy return 0; 316d1b5682dSAlexey Kardashevskiy } 317d1b5682dSAlexey Kardashevskiy 318c04d6cfaSAnthony Liguori static const VMStateDescription vmstate_icp_server = { 319c04d6cfaSAnthony Liguori .name = "icp/server", 320c04d6cfaSAnthony Liguori .version_id = 1, 321c04d6cfaSAnthony Liguori .minimum_version_id = 1, 322c04d6cfaSAnthony Liguori .minimum_version_id_old = 1, 323d1b5682dSAlexey Kardashevskiy .pre_save = icp_dispatch_pre_save, 324d1b5682dSAlexey Kardashevskiy .post_load = icp_dispatch_post_load, 325c04d6cfaSAnthony Liguori .fields = (VMStateField []) { 326c04d6cfaSAnthony Liguori /* Sanity check */ 327c04d6cfaSAnthony Liguori VMSTATE_UINT32(xirr, ICPState), 328c04d6cfaSAnthony Liguori VMSTATE_UINT8(pending_priority, ICPState), 329c04d6cfaSAnthony Liguori VMSTATE_UINT8(mfrr, ICPState), 330c04d6cfaSAnthony Liguori VMSTATE_END_OF_LIST() 331c04d6cfaSAnthony Liguori }, 332c04d6cfaSAnthony Liguori }; 333c04d6cfaSAnthony Liguori 334c04d6cfaSAnthony Liguori static void icp_reset(DeviceState *dev) 335c04d6cfaSAnthony Liguori { 336c04d6cfaSAnthony Liguori ICPState *icp = ICP(dev); 337c04d6cfaSAnthony Liguori 338c04d6cfaSAnthony Liguori icp->xirr = 0; 339c04d6cfaSAnthony Liguori icp->pending_priority = 0xff; 340c04d6cfaSAnthony Liguori icp->mfrr = 0xff; 341c04d6cfaSAnthony Liguori 342c04d6cfaSAnthony Liguori /* Make all outputs are deasserted */ 343c04d6cfaSAnthony Liguori qemu_set_irq(icp->output, 0); 344c04d6cfaSAnthony Liguori } 345c04d6cfaSAnthony Liguori 346c04d6cfaSAnthony Liguori static void icp_class_init(ObjectClass *klass, void *data) 347c04d6cfaSAnthony Liguori { 348c04d6cfaSAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 349c04d6cfaSAnthony Liguori 350c04d6cfaSAnthony Liguori dc->reset = icp_reset; 351c04d6cfaSAnthony Liguori dc->vmsd = &vmstate_icp_server; 352c04d6cfaSAnthony Liguori } 353c04d6cfaSAnthony Liguori 354456df19cSAlexey Kardashevskiy static const TypeInfo icp_info = { 355c04d6cfaSAnthony Liguori .name = TYPE_ICP, 356c04d6cfaSAnthony Liguori .parent = TYPE_DEVICE, 357c04d6cfaSAnthony Liguori .instance_size = sizeof(ICPState), 358c04d6cfaSAnthony Liguori .class_init = icp_class_init, 359d1b5682dSAlexey Kardashevskiy .class_size = sizeof(ICPStateClass), 360c04d6cfaSAnthony Liguori }; 361c04d6cfaSAnthony Liguori 362b5cec4c5SDavid Gibson /* 363b5cec4c5SDavid Gibson * ICS: Source layer 364b5cec4c5SDavid Gibson */ 365c04d6cfaSAnthony Liguori static int ics_valid_irq(ICSState *ics, uint32_t nr) 366b5cec4c5SDavid Gibson { 367b5cec4c5SDavid Gibson return (nr >= ics->offset) 368b5cec4c5SDavid Gibson && (nr < (ics->offset + ics->nr_irqs)); 369b5cec4c5SDavid Gibson } 370b5cec4c5SDavid Gibson 371c04d6cfaSAnthony Liguori static void resend_msi(ICSState *ics, int srcno) 372b5cec4c5SDavid Gibson { 373c04d6cfaSAnthony Liguori ICSIRQState *irq = ics->irqs + srcno; 374d07fee7eSDavid Gibson 375d07fee7eSDavid Gibson /* FIXME: filter by server#? */ 37698ca8c02SDavid Gibson if (irq->status & XICS_STATUS_REJECTED) { 37798ca8c02SDavid Gibson irq->status &= ~XICS_STATUS_REJECTED; 378d07fee7eSDavid Gibson if (irq->priority != 0xff) { 379d07fee7eSDavid Gibson icp_irq(ics->icp, irq->server, srcno + ics->offset, 380d07fee7eSDavid Gibson irq->priority); 381d07fee7eSDavid Gibson } 382d07fee7eSDavid Gibson } 383d07fee7eSDavid Gibson } 384d07fee7eSDavid Gibson 385c04d6cfaSAnthony Liguori static void resend_lsi(ICSState *ics, int srcno) 386d07fee7eSDavid Gibson { 387c04d6cfaSAnthony Liguori ICSIRQState *irq = ics->irqs + srcno; 388d07fee7eSDavid Gibson 38998ca8c02SDavid Gibson if ((irq->priority != 0xff) 39098ca8c02SDavid Gibson && (irq->status & XICS_STATUS_ASSERTED) 39198ca8c02SDavid Gibson && !(irq->status & XICS_STATUS_SENT)) { 39298ca8c02SDavid Gibson irq->status |= XICS_STATUS_SENT; 393d07fee7eSDavid Gibson icp_irq(ics->icp, irq->server, srcno + ics->offset, irq->priority); 394d07fee7eSDavid Gibson } 395d07fee7eSDavid Gibson } 396d07fee7eSDavid Gibson 397c04d6cfaSAnthony Liguori static void set_irq_msi(ICSState *ics, int srcno, int val) 398d07fee7eSDavid Gibson { 399c04d6cfaSAnthony Liguori ICSIRQState *irq = ics->irqs + srcno; 400b5cec4c5SDavid Gibson 401500efa23SDavid Gibson trace_xics_set_irq_msi(srcno, srcno + ics->offset); 402500efa23SDavid Gibson 403b5cec4c5SDavid Gibson if (val) { 404b5cec4c5SDavid Gibson if (irq->priority == 0xff) { 40598ca8c02SDavid Gibson irq->status |= XICS_STATUS_MASKED_PENDING; 406500efa23SDavid Gibson trace_xics_masked_pending(); 407b5cec4c5SDavid Gibson } else { 408cc67b9c8SDavid Gibson icp_irq(ics->icp, irq->server, srcno + ics->offset, irq->priority); 409b5cec4c5SDavid Gibson } 410b5cec4c5SDavid Gibson } 411b5cec4c5SDavid Gibson } 412b5cec4c5SDavid Gibson 413c04d6cfaSAnthony Liguori static void set_irq_lsi(ICSState *ics, int srcno, int val) 414d07fee7eSDavid Gibson { 415c04d6cfaSAnthony Liguori ICSIRQState *irq = ics->irqs + srcno; 416d07fee7eSDavid Gibson 417500efa23SDavid Gibson trace_xics_set_irq_lsi(srcno, srcno + ics->offset); 41898ca8c02SDavid Gibson if (val) { 41998ca8c02SDavid Gibson irq->status |= XICS_STATUS_ASSERTED; 42098ca8c02SDavid Gibson } else { 42198ca8c02SDavid Gibson irq->status &= ~XICS_STATUS_ASSERTED; 42298ca8c02SDavid Gibson } 423d07fee7eSDavid Gibson resend_lsi(ics, srcno); 424d07fee7eSDavid Gibson } 425d07fee7eSDavid Gibson 426d07fee7eSDavid Gibson static void ics_set_irq(void *opaque, int srcno, int val) 427d07fee7eSDavid Gibson { 428c04d6cfaSAnthony Liguori ICSState *ics = (ICSState *)opaque; 429d07fee7eSDavid Gibson 43022a2611cSDavid Gibson if (ics->islsi[srcno]) { 431d07fee7eSDavid Gibson set_irq_lsi(ics, srcno, val); 432d07fee7eSDavid Gibson } else { 433d07fee7eSDavid Gibson set_irq_msi(ics, srcno, val); 434d07fee7eSDavid Gibson } 435d07fee7eSDavid Gibson } 436d07fee7eSDavid Gibson 437c04d6cfaSAnthony Liguori static void write_xive_msi(ICSState *ics, int srcno) 438d07fee7eSDavid Gibson { 439c04d6cfaSAnthony Liguori ICSIRQState *irq = ics->irqs + srcno; 440d07fee7eSDavid Gibson 44198ca8c02SDavid Gibson if (!(irq->status & XICS_STATUS_MASKED_PENDING) 44298ca8c02SDavid Gibson || (irq->priority == 0xff)) { 443d07fee7eSDavid Gibson return; 444d07fee7eSDavid Gibson } 445d07fee7eSDavid Gibson 44698ca8c02SDavid Gibson irq->status &= ~XICS_STATUS_MASKED_PENDING; 447d07fee7eSDavid Gibson icp_irq(ics->icp, irq->server, srcno + ics->offset, irq->priority); 448d07fee7eSDavid Gibson } 449d07fee7eSDavid Gibson 450c04d6cfaSAnthony Liguori static void write_xive_lsi(ICSState *ics, int srcno) 451d07fee7eSDavid Gibson { 452d07fee7eSDavid Gibson resend_lsi(ics, srcno); 453d07fee7eSDavid Gibson } 454d07fee7eSDavid Gibson 455c04d6cfaSAnthony Liguori static void ics_write_xive(ICSState *ics, int nr, int server, 4563fe719f4SDavid Gibson uint8_t priority, uint8_t saved_priority) 457d07fee7eSDavid Gibson { 458d07fee7eSDavid Gibson int srcno = nr - ics->offset; 459c04d6cfaSAnthony Liguori ICSIRQState *irq = ics->irqs + srcno; 460d07fee7eSDavid Gibson 461d07fee7eSDavid Gibson irq->server = server; 462d07fee7eSDavid Gibson irq->priority = priority; 4633fe719f4SDavid Gibson irq->saved_priority = saved_priority; 464d07fee7eSDavid Gibson 465500efa23SDavid Gibson trace_xics_ics_write_xive(nr, srcno, server, priority); 466500efa23SDavid Gibson 46722a2611cSDavid Gibson if (ics->islsi[srcno]) { 468d07fee7eSDavid Gibson write_xive_lsi(ics, srcno); 469d07fee7eSDavid Gibson } else { 470d07fee7eSDavid Gibson write_xive_msi(ics, srcno); 471d07fee7eSDavid Gibson } 472d07fee7eSDavid Gibson } 473d07fee7eSDavid Gibson 474c04d6cfaSAnthony Liguori static void ics_reject(ICSState *ics, int nr) 475b5cec4c5SDavid Gibson { 476c04d6cfaSAnthony Liguori ICSIRQState *irq = ics->irqs + nr - ics->offset; 477b5cec4c5SDavid Gibson 478500efa23SDavid Gibson trace_xics_ics_reject(nr, nr - ics->offset); 47998ca8c02SDavid Gibson irq->status |= XICS_STATUS_REJECTED; /* Irrelevant but harmless for LSI */ 48098ca8c02SDavid Gibson irq->status &= ~XICS_STATUS_SENT; /* Irrelevant but harmless for MSI */ 481b5cec4c5SDavid Gibson } 482b5cec4c5SDavid Gibson 483c04d6cfaSAnthony Liguori static void ics_resend(ICSState *ics) 484b5cec4c5SDavid Gibson { 485b5cec4c5SDavid Gibson int i; 486b5cec4c5SDavid Gibson 487b5cec4c5SDavid Gibson for (i = 0; i < ics->nr_irqs; i++) { 488b5cec4c5SDavid Gibson /* FIXME: filter by server#? */ 48922a2611cSDavid Gibson if (ics->islsi[i]) { 490d07fee7eSDavid Gibson resend_lsi(ics, i); 491d07fee7eSDavid Gibson } else { 492d07fee7eSDavid Gibson resend_msi(ics, i); 493b5cec4c5SDavid Gibson } 494b5cec4c5SDavid Gibson } 495b5cec4c5SDavid Gibson } 496b5cec4c5SDavid Gibson 497c04d6cfaSAnthony Liguori static void ics_eoi(ICSState *ics, int nr) 498b5cec4c5SDavid Gibson { 499d07fee7eSDavid Gibson int srcno = nr - ics->offset; 500c04d6cfaSAnthony Liguori ICSIRQState *irq = ics->irqs + srcno; 501d07fee7eSDavid Gibson 502500efa23SDavid Gibson trace_xics_ics_eoi(nr); 503500efa23SDavid Gibson 50422a2611cSDavid Gibson if (ics->islsi[srcno]) { 50598ca8c02SDavid Gibson irq->status &= ~XICS_STATUS_SENT; 506d07fee7eSDavid Gibson } 507b5cec4c5SDavid Gibson } 508b5cec4c5SDavid Gibson 509c04d6cfaSAnthony Liguori static void ics_reset(DeviceState *dev) 510c04d6cfaSAnthony Liguori { 511c04d6cfaSAnthony Liguori ICSState *ics = ICS(dev); 512c04d6cfaSAnthony Liguori int i; 513c04d6cfaSAnthony Liguori 514c04d6cfaSAnthony Liguori memset(ics->irqs, 0, sizeof(ICSIRQState) * ics->nr_irqs); 515c04d6cfaSAnthony Liguori for (i = 0; i < ics->nr_irqs; i++) { 516c04d6cfaSAnthony Liguori ics->irqs[i].priority = 0xff; 517c04d6cfaSAnthony Liguori ics->irqs[i].saved_priority = 0xff; 518c04d6cfaSAnthony Liguori } 519c04d6cfaSAnthony Liguori } 520c04d6cfaSAnthony Liguori 521d1b5682dSAlexey Kardashevskiy static int ics_post_load(ICSState *ics, int version_id) 522c04d6cfaSAnthony Liguori { 523c04d6cfaSAnthony Liguori int i; 524c04d6cfaSAnthony Liguori 525c04d6cfaSAnthony Liguori for (i = 0; i < ics->icp->nr_servers; i++) { 526c04d6cfaSAnthony Liguori icp_resend(ics->icp, i); 527c04d6cfaSAnthony Liguori } 528c04d6cfaSAnthony Liguori 529c04d6cfaSAnthony Liguori return 0; 530c04d6cfaSAnthony Liguori } 531c04d6cfaSAnthony Liguori 532d1b5682dSAlexey Kardashevskiy static void ics_dispatch_pre_save(void *opaque) 533d1b5682dSAlexey Kardashevskiy { 534d1b5682dSAlexey Kardashevskiy ICSState *ics = opaque; 535d1b5682dSAlexey Kardashevskiy ICSStateClass *info = ICS_GET_CLASS(ics); 536d1b5682dSAlexey Kardashevskiy 537d1b5682dSAlexey Kardashevskiy if (info->pre_save) { 538d1b5682dSAlexey Kardashevskiy info->pre_save(ics); 539d1b5682dSAlexey Kardashevskiy } 540d1b5682dSAlexey Kardashevskiy } 541d1b5682dSAlexey Kardashevskiy 542d1b5682dSAlexey Kardashevskiy static int ics_dispatch_post_load(void *opaque, int version_id) 543d1b5682dSAlexey Kardashevskiy { 544d1b5682dSAlexey Kardashevskiy ICSState *ics = opaque; 545d1b5682dSAlexey Kardashevskiy ICSStateClass *info = ICS_GET_CLASS(ics); 546d1b5682dSAlexey Kardashevskiy 547d1b5682dSAlexey Kardashevskiy if (info->post_load) { 548d1b5682dSAlexey Kardashevskiy return info->post_load(ics, version_id); 549d1b5682dSAlexey Kardashevskiy } 550d1b5682dSAlexey Kardashevskiy 551d1b5682dSAlexey Kardashevskiy return 0; 552d1b5682dSAlexey Kardashevskiy } 553d1b5682dSAlexey Kardashevskiy 554c04d6cfaSAnthony Liguori static const VMStateDescription vmstate_ics_irq = { 555c04d6cfaSAnthony Liguori .name = "ics/irq", 556c04d6cfaSAnthony Liguori .version_id = 1, 557c04d6cfaSAnthony Liguori .minimum_version_id = 1, 558c04d6cfaSAnthony Liguori .minimum_version_id_old = 1, 559c04d6cfaSAnthony Liguori .fields = (VMStateField []) { 560c04d6cfaSAnthony Liguori VMSTATE_UINT32(server, ICSIRQState), 561c04d6cfaSAnthony Liguori VMSTATE_UINT8(priority, ICSIRQState), 562c04d6cfaSAnthony Liguori VMSTATE_UINT8(saved_priority, ICSIRQState), 563c04d6cfaSAnthony Liguori VMSTATE_UINT8(status, ICSIRQState), 564c04d6cfaSAnthony Liguori VMSTATE_END_OF_LIST() 565c04d6cfaSAnthony Liguori }, 566c04d6cfaSAnthony Liguori }; 567c04d6cfaSAnthony Liguori 568c04d6cfaSAnthony Liguori static const VMStateDescription vmstate_ics = { 569c04d6cfaSAnthony Liguori .name = "ics", 570c04d6cfaSAnthony Liguori .version_id = 1, 571c04d6cfaSAnthony Liguori .minimum_version_id = 1, 572c04d6cfaSAnthony Liguori .minimum_version_id_old = 1, 573d1b5682dSAlexey Kardashevskiy .pre_save = ics_dispatch_pre_save, 574d1b5682dSAlexey Kardashevskiy .post_load = ics_dispatch_post_load, 575c04d6cfaSAnthony Liguori .fields = (VMStateField []) { 576c04d6cfaSAnthony Liguori /* Sanity check */ 577c04d6cfaSAnthony Liguori VMSTATE_UINT32_EQUAL(nr_irqs, ICSState), 578c04d6cfaSAnthony Liguori 579c04d6cfaSAnthony Liguori VMSTATE_STRUCT_VARRAY_POINTER_UINT32(irqs, ICSState, nr_irqs, 580c04d6cfaSAnthony Liguori vmstate_ics_irq, ICSIRQState), 581c04d6cfaSAnthony Liguori VMSTATE_END_OF_LIST() 582c04d6cfaSAnthony Liguori }, 583c04d6cfaSAnthony Liguori }; 584c04d6cfaSAnthony Liguori 5855a3d7b23SAlexey Kardashevskiy static void ics_initfn(Object *obj) 5865a3d7b23SAlexey Kardashevskiy { 5875a3d7b23SAlexey Kardashevskiy ICSState *ics = ICS(obj); 5885a3d7b23SAlexey Kardashevskiy 5895a3d7b23SAlexey Kardashevskiy ics->offset = XICS_IRQ_BASE; 5905a3d7b23SAlexey Kardashevskiy } 5915a3d7b23SAlexey Kardashevskiy 592b45ff2d9SAlexey Kardashevskiy static void ics_realize(DeviceState *dev, Error **errp) 593c04d6cfaSAnthony Liguori { 594c04d6cfaSAnthony Liguori ICSState *ics = ICS(dev); 595c04d6cfaSAnthony Liguori 596b45ff2d9SAlexey Kardashevskiy if (!ics->nr_irqs) { 597b45ff2d9SAlexey Kardashevskiy error_setg(errp, "Number of interrupts needs to be greater 0"); 598b45ff2d9SAlexey Kardashevskiy return; 599b45ff2d9SAlexey Kardashevskiy } 600c04d6cfaSAnthony Liguori ics->irqs = g_malloc0(ics->nr_irqs * sizeof(ICSIRQState)); 601c04d6cfaSAnthony Liguori ics->islsi = g_malloc0(ics->nr_irqs * sizeof(bool)); 602c04d6cfaSAnthony Liguori ics->qirqs = qemu_allocate_irqs(ics_set_irq, ics, ics->nr_irqs); 603c04d6cfaSAnthony Liguori } 604c04d6cfaSAnthony Liguori 605c04d6cfaSAnthony Liguori static void ics_class_init(ObjectClass *klass, void *data) 606c04d6cfaSAnthony Liguori { 607c04d6cfaSAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 608d1b5682dSAlexey Kardashevskiy ICSStateClass *isc = ICS_CLASS(klass); 609c04d6cfaSAnthony Liguori 610b45ff2d9SAlexey Kardashevskiy dc->realize = ics_realize; 611c04d6cfaSAnthony Liguori dc->vmsd = &vmstate_ics; 612c04d6cfaSAnthony Liguori dc->reset = ics_reset; 613d1b5682dSAlexey Kardashevskiy isc->post_load = ics_post_load; 614c04d6cfaSAnthony Liguori } 615c04d6cfaSAnthony Liguori 616456df19cSAlexey Kardashevskiy static const TypeInfo ics_info = { 617c04d6cfaSAnthony Liguori .name = TYPE_ICS, 618c04d6cfaSAnthony Liguori .parent = TYPE_DEVICE, 619c04d6cfaSAnthony Liguori .instance_size = sizeof(ICSState), 620c04d6cfaSAnthony Liguori .class_init = ics_class_init, 621d1b5682dSAlexey Kardashevskiy .class_size = sizeof(ICSStateClass), 6225a3d7b23SAlexey Kardashevskiy .instance_init = ics_initfn, 623c04d6cfaSAnthony Liguori }; 624c04d6cfaSAnthony Liguori 625b5cec4c5SDavid Gibson /* 626b5cec4c5SDavid Gibson * Exported functions 627b5cec4c5SDavid Gibson */ 628b5cec4c5SDavid Gibson 629c04d6cfaSAnthony Liguori qemu_irq xics_get_qirq(XICSState *icp, int irq) 630b5cec4c5SDavid Gibson { 6311ecbbab4SDavid Gibson if (!ics_valid_irq(icp->ics, irq)) { 632b5cec4c5SDavid Gibson return NULL; 633b5cec4c5SDavid Gibson } 634b5cec4c5SDavid Gibson 635a307d594SAlexey Kardashevskiy return icp->ics->qirqs[irq - icp->ics->offset]; 636a307d594SAlexey Kardashevskiy } 637a307d594SAlexey Kardashevskiy 638c04d6cfaSAnthony Liguori void xics_set_irq_type(XICSState *icp, int irq, bool lsi) 639a307d594SAlexey Kardashevskiy { 6401ecbbab4SDavid Gibson assert(ics_valid_irq(icp->ics, irq)); 641d07fee7eSDavid Gibson 64222a2611cSDavid Gibson icp->ics->islsi[irq - icp->ics->offset] = lsi; 643b5cec4c5SDavid Gibson } 644b5cec4c5SDavid Gibson 645c04d6cfaSAnthony Liguori /* 646c04d6cfaSAnthony Liguori * Guest interfaces 647c04d6cfaSAnthony Liguori */ 648c04d6cfaSAnthony Liguori 649b13ce26dSAndreas Färber static target_ulong h_cppr(PowerPCCPU *cpu, sPAPREnvironment *spapr, 650b5cec4c5SDavid Gibson target_ulong opcode, target_ulong *args) 651b5cec4c5SDavid Gibson { 65255e5c285SAndreas Färber CPUState *cs = CPU(cpu); 653b5cec4c5SDavid Gibson target_ulong cppr = args[0]; 654b5cec4c5SDavid Gibson 65555e5c285SAndreas Färber icp_set_cppr(spapr->icp, cs->cpu_index, cppr); 656b5cec4c5SDavid Gibson return H_SUCCESS; 657b5cec4c5SDavid Gibson } 658b5cec4c5SDavid Gibson 659b13ce26dSAndreas Färber static target_ulong h_ipi(PowerPCCPU *cpu, sPAPREnvironment *spapr, 660b5cec4c5SDavid Gibson target_ulong opcode, target_ulong *args) 661b5cec4c5SDavid Gibson { 662b5cec4c5SDavid Gibson target_ulong server = args[0]; 663b5cec4c5SDavid Gibson target_ulong mfrr = args[1]; 664b5cec4c5SDavid Gibson 665b5cec4c5SDavid Gibson if (server >= spapr->icp->nr_servers) { 666b5cec4c5SDavid Gibson return H_PARAMETER; 667b5cec4c5SDavid Gibson } 668b5cec4c5SDavid Gibson 669b5cec4c5SDavid Gibson icp_set_mfrr(spapr->icp, server, mfrr); 670b5cec4c5SDavid Gibson return H_SUCCESS; 671b5cec4c5SDavid Gibson } 672b5cec4c5SDavid Gibson 673b13ce26dSAndreas Färber static target_ulong h_xirr(PowerPCCPU *cpu, sPAPREnvironment *spapr, 674b5cec4c5SDavid Gibson target_ulong opcode, target_ulong *args) 675b5cec4c5SDavid Gibson { 67655e5c285SAndreas Färber CPUState *cs = CPU(cpu); 67755e5c285SAndreas Färber uint32_t xirr = icp_accept(spapr->icp->ss + cs->cpu_index); 678b5cec4c5SDavid Gibson 679b5cec4c5SDavid Gibson args[0] = xirr; 680b5cec4c5SDavid Gibson return H_SUCCESS; 681b5cec4c5SDavid Gibson } 682b5cec4c5SDavid Gibson 683*5d87e4b7SBenjamin Herrenschmidt static target_ulong h_xirr_x(PowerPCCPU *cpu, sPAPREnvironment *spapr, 684*5d87e4b7SBenjamin Herrenschmidt target_ulong opcode, target_ulong *args) 685*5d87e4b7SBenjamin Herrenschmidt { 686*5d87e4b7SBenjamin Herrenschmidt CPUState *cs = CPU(cpu); 687*5d87e4b7SBenjamin Herrenschmidt ICPState *ss = &spapr->icp->ss[cs->cpu_index]; 688*5d87e4b7SBenjamin Herrenschmidt uint32_t xirr = icp_accept(ss); 689*5d87e4b7SBenjamin Herrenschmidt 690*5d87e4b7SBenjamin Herrenschmidt args[0] = xirr; 691*5d87e4b7SBenjamin Herrenschmidt args[1] = cpu_get_real_ticks(); 692*5d87e4b7SBenjamin Herrenschmidt return H_SUCCESS; 693*5d87e4b7SBenjamin Herrenschmidt } 694*5d87e4b7SBenjamin Herrenschmidt 695b13ce26dSAndreas Färber static target_ulong h_eoi(PowerPCCPU *cpu, sPAPREnvironment *spapr, 696b5cec4c5SDavid Gibson target_ulong opcode, target_ulong *args) 697b5cec4c5SDavid Gibson { 69855e5c285SAndreas Färber CPUState *cs = CPU(cpu); 699b5cec4c5SDavid Gibson target_ulong xirr = args[0]; 700b5cec4c5SDavid Gibson 70155e5c285SAndreas Färber icp_eoi(spapr->icp, cs->cpu_index, xirr); 702b5cec4c5SDavid Gibson return H_SUCCESS; 703b5cec4c5SDavid Gibson } 704b5cec4c5SDavid Gibson 705075edbe3SBenjamin Herrenschmidt static target_ulong h_ipoll(PowerPCCPU *cpu, sPAPREnvironment *spapr, 706075edbe3SBenjamin Herrenschmidt target_ulong opcode, target_ulong *args) 707075edbe3SBenjamin Herrenschmidt { 708075edbe3SBenjamin Herrenschmidt CPUState *cs = CPU(cpu); 709075edbe3SBenjamin Herrenschmidt ICPState *ss = &spapr->icp->ss[cs->cpu_index]; 710075edbe3SBenjamin Herrenschmidt 711075edbe3SBenjamin Herrenschmidt args[0] = ss->xirr; 712075edbe3SBenjamin Herrenschmidt args[1] = ss->mfrr; 713075edbe3SBenjamin Herrenschmidt 714075edbe3SBenjamin Herrenschmidt return H_SUCCESS; 715075edbe3SBenjamin Herrenschmidt } 716075edbe3SBenjamin Herrenschmidt 717210b580bSAnthony Liguori static void rtas_set_xive(PowerPCCPU *cpu, sPAPREnvironment *spapr, 718210b580bSAnthony Liguori uint32_t token, 719b5cec4c5SDavid Gibson uint32_t nargs, target_ulong args, 720b5cec4c5SDavid Gibson uint32_t nret, target_ulong rets) 721b5cec4c5SDavid Gibson { 722c04d6cfaSAnthony Liguori ICSState *ics = spapr->icp->ics; 723b5cec4c5SDavid Gibson uint32_t nr, server, priority; 724b5cec4c5SDavid Gibson 725b5cec4c5SDavid Gibson if ((nargs != 3) || (nret != 1)) { 726b5cec4c5SDavid Gibson rtas_st(rets, 0, -3); 727b5cec4c5SDavid Gibson return; 728b5cec4c5SDavid Gibson } 729b5cec4c5SDavid Gibson 730b5cec4c5SDavid Gibson nr = rtas_ld(args, 0); 731b5cec4c5SDavid Gibson server = rtas_ld(args, 1); 732b5cec4c5SDavid Gibson priority = rtas_ld(args, 2); 733b5cec4c5SDavid Gibson 734b5cec4c5SDavid Gibson if (!ics_valid_irq(ics, nr) || (server >= ics->icp->nr_servers) 735b5cec4c5SDavid Gibson || (priority > 0xff)) { 736b5cec4c5SDavid Gibson rtas_st(rets, 0, -3); 737b5cec4c5SDavid Gibson return; 738b5cec4c5SDavid Gibson } 739b5cec4c5SDavid Gibson 7403fe719f4SDavid Gibson ics_write_xive(ics, nr, server, priority, priority); 741b5cec4c5SDavid Gibson 742b5cec4c5SDavid Gibson rtas_st(rets, 0, 0); /* Success */ 743b5cec4c5SDavid Gibson } 744b5cec4c5SDavid Gibson 745210b580bSAnthony Liguori static void rtas_get_xive(PowerPCCPU *cpu, sPAPREnvironment *spapr, 746210b580bSAnthony Liguori uint32_t token, 747b5cec4c5SDavid Gibson uint32_t nargs, target_ulong args, 748b5cec4c5SDavid Gibson uint32_t nret, target_ulong rets) 749b5cec4c5SDavid Gibson { 750c04d6cfaSAnthony Liguori ICSState *ics = spapr->icp->ics; 751b5cec4c5SDavid Gibson uint32_t nr; 752b5cec4c5SDavid Gibson 753b5cec4c5SDavid Gibson if ((nargs != 1) || (nret != 3)) { 754b5cec4c5SDavid Gibson rtas_st(rets, 0, -3); 755b5cec4c5SDavid Gibson return; 756b5cec4c5SDavid Gibson } 757b5cec4c5SDavid Gibson 758b5cec4c5SDavid Gibson nr = rtas_ld(args, 0); 759b5cec4c5SDavid Gibson 760b5cec4c5SDavid Gibson if (!ics_valid_irq(ics, nr)) { 761b5cec4c5SDavid Gibson rtas_st(rets, 0, -3); 762b5cec4c5SDavid Gibson return; 763b5cec4c5SDavid Gibson } 764b5cec4c5SDavid Gibson 765b5cec4c5SDavid Gibson rtas_st(rets, 0, 0); /* Success */ 766b5cec4c5SDavid Gibson rtas_st(rets, 1, ics->irqs[nr - ics->offset].server); 767b5cec4c5SDavid Gibson rtas_st(rets, 2, ics->irqs[nr - ics->offset].priority); 768b5cec4c5SDavid Gibson } 769b5cec4c5SDavid Gibson 770210b580bSAnthony Liguori static void rtas_int_off(PowerPCCPU *cpu, sPAPREnvironment *spapr, 771210b580bSAnthony Liguori uint32_t token, 772b5cec4c5SDavid Gibson uint32_t nargs, target_ulong args, 773b5cec4c5SDavid Gibson uint32_t nret, target_ulong rets) 774b5cec4c5SDavid Gibson { 775c04d6cfaSAnthony Liguori ICSState *ics = spapr->icp->ics; 776b5cec4c5SDavid Gibson uint32_t nr; 777b5cec4c5SDavid Gibson 778b5cec4c5SDavid Gibson if ((nargs != 1) || (nret != 1)) { 779b5cec4c5SDavid Gibson rtas_st(rets, 0, -3); 780b5cec4c5SDavid Gibson return; 781b5cec4c5SDavid Gibson } 782b5cec4c5SDavid Gibson 783b5cec4c5SDavid Gibson nr = rtas_ld(args, 0); 784b5cec4c5SDavid Gibson 785b5cec4c5SDavid Gibson if (!ics_valid_irq(ics, nr)) { 786b5cec4c5SDavid Gibson rtas_st(rets, 0, -3); 787b5cec4c5SDavid Gibson return; 788b5cec4c5SDavid Gibson } 789b5cec4c5SDavid Gibson 7903fe719f4SDavid Gibson ics_write_xive(ics, nr, ics->irqs[nr - ics->offset].server, 0xff, 7913fe719f4SDavid Gibson ics->irqs[nr - ics->offset].priority); 792b5cec4c5SDavid Gibson 793b5cec4c5SDavid Gibson rtas_st(rets, 0, 0); /* Success */ 794b5cec4c5SDavid Gibson } 795b5cec4c5SDavid Gibson 796210b580bSAnthony Liguori static void rtas_int_on(PowerPCCPU *cpu, sPAPREnvironment *spapr, 797210b580bSAnthony Liguori uint32_t token, 798b5cec4c5SDavid Gibson uint32_t nargs, target_ulong args, 799b5cec4c5SDavid Gibson uint32_t nret, target_ulong rets) 800b5cec4c5SDavid Gibson { 801c04d6cfaSAnthony Liguori ICSState *ics = spapr->icp->ics; 802b5cec4c5SDavid Gibson uint32_t nr; 803b5cec4c5SDavid Gibson 804b5cec4c5SDavid Gibson if ((nargs != 1) || (nret != 1)) { 805b5cec4c5SDavid Gibson rtas_st(rets, 0, -3); 806b5cec4c5SDavid Gibson return; 807b5cec4c5SDavid Gibson } 808b5cec4c5SDavid Gibson 809b5cec4c5SDavid Gibson nr = rtas_ld(args, 0); 810b5cec4c5SDavid Gibson 811b5cec4c5SDavid Gibson if (!ics_valid_irq(ics, nr)) { 812b5cec4c5SDavid Gibson rtas_st(rets, 0, -3); 813b5cec4c5SDavid Gibson return; 814b5cec4c5SDavid Gibson } 815b5cec4c5SDavid Gibson 8163fe719f4SDavid Gibson ics_write_xive(ics, nr, ics->irqs[nr - ics->offset].server, 8173fe719f4SDavid Gibson ics->irqs[nr - ics->offset].saved_priority, 8183fe719f4SDavid Gibson ics->irqs[nr - ics->offset].saved_priority); 819b5cec4c5SDavid Gibson 820b5cec4c5SDavid Gibson rtas_st(rets, 0, 0); /* Success */ 821b5cec4c5SDavid Gibson } 822b5cec4c5SDavid Gibson 823c04d6cfaSAnthony Liguori /* 824c04d6cfaSAnthony Liguori * XICS 825c04d6cfaSAnthony Liguori */ 826c04d6cfaSAnthony Liguori 8275a3d7b23SAlexey Kardashevskiy static void xics_set_nr_irqs(XICSState *icp, uint32_t nr_irqs, Error **errp) 8285a3d7b23SAlexey Kardashevskiy { 8295a3d7b23SAlexey Kardashevskiy icp->nr_irqs = icp->ics->nr_irqs = nr_irqs; 8305a3d7b23SAlexey Kardashevskiy } 8315a3d7b23SAlexey Kardashevskiy 8325a3d7b23SAlexey Kardashevskiy static void xics_set_nr_servers(XICSState *icp, uint32_t nr_servers, 8335a3d7b23SAlexey Kardashevskiy Error **errp) 8345a3d7b23SAlexey Kardashevskiy { 8355a3d7b23SAlexey Kardashevskiy int i; 8365a3d7b23SAlexey Kardashevskiy 8375a3d7b23SAlexey Kardashevskiy icp->nr_servers = nr_servers; 8385a3d7b23SAlexey Kardashevskiy 8395a3d7b23SAlexey Kardashevskiy icp->ss = g_malloc0(icp->nr_servers*sizeof(ICPState)); 8405a3d7b23SAlexey Kardashevskiy for (i = 0; i < icp->nr_servers; i++) { 8415a3d7b23SAlexey Kardashevskiy char buffer[32]; 8425a3d7b23SAlexey Kardashevskiy object_initialize(&icp->ss[i], sizeof(icp->ss[i]), TYPE_ICP); 8435a3d7b23SAlexey Kardashevskiy snprintf(buffer, sizeof(buffer), "icp[%d]", i); 8445a3d7b23SAlexey Kardashevskiy object_property_add_child(OBJECT(icp), buffer, OBJECT(&icp->ss[i]), 8455a3d7b23SAlexey Kardashevskiy errp); 8465a3d7b23SAlexey Kardashevskiy } 8475a3d7b23SAlexey Kardashevskiy } 8485a3d7b23SAlexey Kardashevskiy 849c04d6cfaSAnthony Liguori static void xics_realize(DeviceState *dev, Error **errp) 8507b565160SDavid Gibson { 851c04d6cfaSAnthony Liguori XICSState *icp = XICS(dev); 852b45ff2d9SAlexey Kardashevskiy Error *error = NULL; 853c04d6cfaSAnthony Liguori int i; 8547b565160SDavid Gibson 855b45ff2d9SAlexey Kardashevskiy if (!icp->nr_servers) { 856b45ff2d9SAlexey Kardashevskiy error_setg(errp, "Number of servers needs to be greater 0"); 857b45ff2d9SAlexey Kardashevskiy return; 858b45ff2d9SAlexey Kardashevskiy } 859b45ff2d9SAlexey Kardashevskiy 86033a0e5d8SAlexey Kardashevskiy /* Registration of global state belongs into realize */ 86133a0e5d8SAlexey Kardashevskiy spapr_rtas_register("ibm,set-xive", rtas_set_xive); 86233a0e5d8SAlexey Kardashevskiy spapr_rtas_register("ibm,get-xive", rtas_get_xive); 86333a0e5d8SAlexey Kardashevskiy spapr_rtas_register("ibm,int-off", rtas_int_off); 86433a0e5d8SAlexey Kardashevskiy spapr_rtas_register("ibm,int-on", rtas_int_on); 86533a0e5d8SAlexey Kardashevskiy 86633a0e5d8SAlexey Kardashevskiy spapr_register_hypercall(H_CPPR, h_cppr); 86733a0e5d8SAlexey Kardashevskiy spapr_register_hypercall(H_IPI, h_ipi); 86833a0e5d8SAlexey Kardashevskiy spapr_register_hypercall(H_XIRR, h_xirr); 869*5d87e4b7SBenjamin Herrenschmidt spapr_register_hypercall(H_XIRR_X, h_xirr_x); 87033a0e5d8SAlexey Kardashevskiy spapr_register_hypercall(H_EOI, h_eoi); 871075edbe3SBenjamin Herrenschmidt spapr_register_hypercall(H_IPOLL, h_ipoll); 87233a0e5d8SAlexey Kardashevskiy 873b45ff2d9SAlexey Kardashevskiy object_property_set_bool(OBJECT(icp->ics), true, "realized", &error); 874b45ff2d9SAlexey Kardashevskiy if (error) { 875b45ff2d9SAlexey Kardashevskiy error_propagate(errp, error); 876b45ff2d9SAlexey Kardashevskiy return; 877b45ff2d9SAlexey Kardashevskiy } 878b5cec4c5SDavid Gibson 879c04d6cfaSAnthony Liguori for (i = 0; i < icp->nr_servers; i++) { 880b45ff2d9SAlexey Kardashevskiy object_property_set_bool(OBJECT(&icp->ss[i]), true, "realized", &error); 881b45ff2d9SAlexey Kardashevskiy if (error) { 882b45ff2d9SAlexey Kardashevskiy error_propagate(errp, error); 883b45ff2d9SAlexey Kardashevskiy return; 884b45ff2d9SAlexey Kardashevskiy } 885c04d6cfaSAnthony Liguori } 886c04d6cfaSAnthony Liguori } 887b5cec4c5SDavid Gibson 888c04d6cfaSAnthony Liguori static void xics_initfn(Object *obj) 889c04d6cfaSAnthony Liguori { 890c04d6cfaSAnthony Liguori XICSState *xics = XICS(obj); 891c04d6cfaSAnthony Liguori 892c04d6cfaSAnthony Liguori xics->ics = ICS(object_new(TYPE_ICS)); 893c04d6cfaSAnthony Liguori object_property_add_child(obj, "ics", OBJECT(xics->ics), NULL); 8945a3d7b23SAlexey Kardashevskiy xics->ics->icp = xics; 895c04d6cfaSAnthony Liguori } 896c04d6cfaSAnthony Liguori 897c04d6cfaSAnthony Liguori static void xics_class_init(ObjectClass *oc, void *data) 898c04d6cfaSAnthony Liguori { 899c04d6cfaSAnthony Liguori DeviceClass *dc = DEVICE_CLASS(oc); 9005a3d7b23SAlexey Kardashevskiy XICSStateClass *xsc = XICS_CLASS(oc); 901c04d6cfaSAnthony Liguori 902c04d6cfaSAnthony Liguori dc->realize = xics_realize; 9035a3d7b23SAlexey Kardashevskiy xsc->set_nr_irqs = xics_set_nr_irqs; 9045a3d7b23SAlexey Kardashevskiy xsc->set_nr_servers = xics_set_nr_servers; 905b5cec4c5SDavid Gibson } 906c04d6cfaSAnthony Liguori 907c04d6cfaSAnthony Liguori static const TypeInfo xics_info = { 908c04d6cfaSAnthony Liguori .name = TYPE_XICS, 9095a3d7b23SAlexey Kardashevskiy .parent = TYPE_XICS_COMMON, 910c04d6cfaSAnthony Liguori .instance_size = sizeof(XICSState), 9115a3d7b23SAlexey Kardashevskiy .class_size = sizeof(XICSStateClass), 912c04d6cfaSAnthony Liguori .class_init = xics_class_init, 913c04d6cfaSAnthony Liguori .instance_init = xics_initfn, 914c04d6cfaSAnthony Liguori }; 915c04d6cfaSAnthony Liguori 916c04d6cfaSAnthony Liguori static void xics_register_types(void) 917c04d6cfaSAnthony Liguori { 9185a3d7b23SAlexey Kardashevskiy type_register_static(&xics_common_info); 919c04d6cfaSAnthony Liguori type_register_static(&xics_info); 920c04d6cfaSAnthony Liguori type_register_static(&ics_info); 921c04d6cfaSAnthony Liguori type_register_static(&icp_info); 922c04d6cfaSAnthony Liguori } 923c04d6cfaSAnthony Liguori 924c04d6cfaSAnthony Liguori type_init(xics_register_types) 925