xref: /qemu/hw/intc/trace-events (revision db73ee4bc8861f9f6772e0d24f978d79e50e8dee)
187e0331cSPhilippe Mathieu-Daudé# See docs/devel/tracing.txt for syntax documentation.
2aebd4d17SDaniel P. Berrange
3aebd4d17SDaniel P. Berrange# hw/intc/apic_common.c
4aebd4d17SDaniel P. Berrangecpu_set_apic_base(uint64_t val) "%016"PRIx64
5aebd4d17SDaniel P. Berrangecpu_get_apic_base(uint64_t val) "%016"PRIx64
6aebd4d17SDaniel P. Berrange# coalescing
7aebd4d17SDaniel P. Berrangeapic_report_irq_delivered(int apic_irq_delivered) "coalescing %d"
8aebd4d17SDaniel P. Berrangeapic_reset_irq_delivered(int apic_irq_delivered) "old coalescing %d"
9aebd4d17SDaniel P. Berrangeapic_get_irq_delivered(int apic_irq_delivered) "returning coalescing %d"
10aebd4d17SDaniel P. Berrange
11aebd4d17SDaniel P. Berrange# hw/intc/apic.c
12aebd4d17SDaniel P. Berrangeapic_local_deliver(int vector, uint32_t lvt) "vector %d delivery mode %d"
13aebd4d17SDaniel P. Berrangeapic_deliver_irq(uint8_t dest, uint8_t dest_mode, uint8_t delivery_mode, uint8_t vector_num, uint8_t trigger_mode) "dest %d dest_mode %d delivery_mode %d vector %d trigger_mode %d"
14aebd4d17SDaniel P. Berrangeapic_mem_readl(uint64_t addr, uint32_t val)  "%"PRIx64" = %08x"
15aebd4d17SDaniel P. Berrangeapic_mem_writel(uint64_t addr, uint32_t val) "%"PRIx64" = %08x"
16aebd4d17SDaniel P. Berrange
17e5074b38SPeter Xu# hw/intc/ioapic.c
18e5074b38SPeter Xuioapic_set_remote_irr(int n) "set remote irr for pin %d"
19e5074b38SPeter Xuioapic_clear_remote_irr(int n, int vector) "clear remote irr for pin %d vector %d"
20e5074b38SPeter Xuioapic_eoi_broadcast(int vector) "EOI broadcast for vector %d"
21e5074b38SPeter Xuioapic_mem_read(uint8_t addr, uint8_t size, uint32_t val) "ioapic mem read addr 0x%"PRIx8" size 0x%"PRIx8" retval 0x%"PRIx32
22e5074b38SPeter Xuioapic_mem_write(uint8_t addr, uint8_t size, uint32_t val) "ioapic mem write addr 0x%"PRIx8" size 0x%"PRIx8" val 0x%"PRIx32
23e5074b38SPeter Xu
24aebd4d17SDaniel P. Berrange# hw/intc/slavio_intctl.c
25aebd4d17SDaniel P. Berrangeslavio_intctl_mem_readl(uint32_t cpu, uint64_t addr, uint32_t ret) "read cpu %d reg 0x%"PRIx64" = %x"
26aebd4d17SDaniel P. Berrangeslavio_intctl_mem_writel(uint32_t cpu, uint64_t addr, uint32_t val) "write cpu %d reg 0x%"PRIx64" = %x"
27aebd4d17SDaniel P. Berrangeslavio_intctl_mem_writel_clear(uint32_t cpu, uint32_t val, uint32_t intreg_pending) "Cleared cpu %d irq mask %x, curmask %x"
28aebd4d17SDaniel P. Berrangeslavio_intctl_mem_writel_set(uint32_t cpu, uint32_t val, uint32_t intreg_pending) "Set cpu %d irq mask %x, curmask %x"
29aebd4d17SDaniel P. Berrangeslavio_intctlm_mem_readl(uint64_t addr, uint32_t ret) "read system reg 0x%"PRIx64" = %x"
30aebd4d17SDaniel P. Berrangeslavio_intctlm_mem_writel(uint64_t addr, uint32_t val) "write system reg 0x%"PRIx64" = %x"
31aebd4d17SDaniel P. Berrangeslavio_intctlm_mem_writel_enable(uint32_t val, uint32_t intregm_disabled) "Enabled master irq mask %x, curmask %x"
32aebd4d17SDaniel P. Berrangeslavio_intctlm_mem_writel_disable(uint32_t val, uint32_t intregm_disabled) "Disabled master irq mask %x, curmask %x"
33aebd4d17SDaniel P. Berrangeslavio_intctlm_mem_writel_target(uint32_t cpu) "Set master irq cpu %d"
34aebd4d17SDaniel P. Berrangeslavio_check_interrupts(uint32_t pending, uint32_t intregm_disabled) "pending %x disabled %x"
35aebd4d17SDaniel P. Berrangeslavio_set_irq(uint32_t target_cpu, int irq, uint32_t pil, int level) "Set cpu %d irq %d -> pil %d level %d"
36aebd4d17SDaniel P. Berrangeslavio_set_timer_irq_cpu(int cpu, int level) "Set cpu %d local timer level %d"
37aebd4d17SDaniel P. Berrange
38aebd4d17SDaniel P. Berrange# hw/intc/grlib_irqmp.c
39aebd4d17SDaniel P. Berrangegrlib_irqmp_check_irqs(uint32_t pend, uint32_t force, uint32_t mask, uint32_t lvl1, uint32_t lvl2) "pend:0x%04x force:0x%04x mask:0x%04x lvl1:0x%04x lvl0:0x%04x"
40aebd4d17SDaniel P. Berrangegrlib_irqmp_ack(int intno) "interrupt:%d"
41aebd4d17SDaniel P. Berrangegrlib_irqmp_set_irq(int irq) "Raise CPU IRQ %d"
42aebd4d17SDaniel P. Berrangegrlib_irqmp_readl_unknown(uint64_t addr) "addr 0x%"PRIx64
43aebd4d17SDaniel P. Berrangegrlib_irqmp_writel_unknown(uint64_t addr, uint32_t value) "addr 0x%"PRIx64" value 0x%x"
44aebd4d17SDaniel P. Berrange
45aebd4d17SDaniel P. Berrange# hw/intc/lm32_pic.c
46aebd4d17SDaniel P. Berrangelm32_pic_raise_irq(void) "Raise CPU interrupt"
47aebd4d17SDaniel P. Berrangelm32_pic_lower_irq(void) "Lower CPU interrupt"
48aebd4d17SDaniel P. Berrangelm32_pic_interrupt(int irq, int level) "Set IRQ%d %d"
49aebd4d17SDaniel P. Berrangelm32_pic_set_im(uint32_t im) "im 0x%08x"
50aebd4d17SDaniel P. Berrangelm32_pic_set_ip(uint32_t ip) "ip 0x%08x"
51aebd4d17SDaniel P. Berrangelm32_pic_get_im(uint32_t im) "im 0x%08x"
52aebd4d17SDaniel P. Berrangelm32_pic_get_ip(uint32_t ip) "ip 0x%08x"
53aebd4d17SDaniel P. Berrange
54aebd4d17SDaniel P. Berrange# hw/intc/xics.c
55*db73ee4bSVladimir Sementsov-Ogievskiyxics_icp_check_ipi(int server, uint8_t mfrr) "CPU %d can take IPI mfrr=0x%x"
56*db73ee4bSVladimir Sementsov-Ogievskiyxics_icp_accept(uint32_t old_xirr, uint32_t new_xirr) "icp_accept: XIRR 0x%"PRIx32"->0x%"PRIx32
57*db73ee4bSVladimir Sementsov-Ogievskiyxics_icp_eoi(int server, uint32_t xirr, uint32_t new_xirr) "icp_eoi: server %d given XIRR 0x%"PRIx32" new XIRR 0x%"PRIx32
58*db73ee4bSVladimir Sementsov-Ogievskiyxics_icp_irq(int server, int nr, uint8_t priority) "cpu %d trying to deliver irq 0x%"PRIx32" priority 0x%x"
59*db73ee4bSVladimir Sementsov-Ogievskiyxics_icp_raise(uint32_t xirr, uint8_t pending_priority) "raising IRQ new XIRR=0x%x new pending priority=0x%x"
60*db73ee4bSVladimir Sementsov-Ogievskiyxics_ics_simple_set_irq_msi(int srcno, int nr) "set_irq_msi: srcno %d [irq 0x%x]"
61aebd4d17SDaniel P. Berrangexics_masked_pending(void) "set_irq_msi: masked pending"
62*db73ee4bSVladimir Sementsov-Ogievskiyxics_ics_simple_set_irq_lsi(int srcno, int nr) "set_irq_lsi: srcno %d [irq 0x%x]"
63*db73ee4bSVladimir Sementsov-Ogievskiyxics_ics_simple_write_xive(int nr, int srcno, int server, uint8_t priority) "ics_write_xive: irq 0x%x [src %d] server 0x%x prio 0x%x"
64*db73ee4bSVladimir Sementsov-Ogievskiyxics_ics_simple_reject(int nr, int srcno) "reject irq 0x%x [src %d]"
65*db73ee4bSVladimir Sementsov-Ogievskiyxics_ics_simple_eoi(int nr) "ics_eoi: irq 0x%x"
66cc706a53SBenjamin Herrenschmidtxics_alloc(int irq) "irq %d"
67cc706a53SBenjamin Herrenschmidtxics_alloc_block(int first, int num, bool lsi, int align) "first irq %d, %d irqs, lsi=%d, alignnum %d"
68aebd4d17SDaniel P. Berrangexics_ics_free(int src, int irq, int num) "Source#%d, first irq %d, %d irqs"
69aebd4d17SDaniel P. Berrangexics_ics_free_warn(int src, int irq) "Source#%d, irq %d is already free"
70aebd4d17SDaniel P. Berrange
71aebd4d17SDaniel P. Berrange# hw/intc/s390_flic_kvm.c
72aebd4d17SDaniel P. Berrangeflic_create_device(int err) "flic: create device failed %d"
73aebd4d17SDaniel P. Berrangeflic_no_device_api(int err) "flic: no Device Contral API support %d"
74aebd4d17SDaniel P. Berrangeflic_reset_failed(int err) "flic: reset failed %d"
75aebd4d17SDaniel P. Berrange
761622ffd5SYi Min Zhao# hw/intc/s390_flic.c
771622ffd5SYi Min Zhaoqemu_s390_airq_suppressed(uint8_t type, uint8_t isc) "flic: adapter I/O interrupt suppressed (type %x isc %x)"
781622ffd5SYi Min Zhaoqemu_s390_suppress_airq(uint8_t isc, const char *from, const char *to) "flic: for isc %x, suppress airq by modifying ais mode from %s to %s"
791622ffd5SYi Min Zhao
80aebd4d17SDaniel P. Berrange# hw/intc/aspeed_vic.c
81aebd4d17SDaniel P. Berrangeaspeed_vic_set_irq(int irq, int level) "Enabling IRQ %d: %d"
82aebd4d17SDaniel P. Berrangeaspeed_vic_update_fiq(int flags) "Raising FIQ: %d"
83aebd4d17SDaniel P. Berrangeaspeed_vic_update_irq(int flags) "Raising IRQ: %d"
84aebd4d17SDaniel P. Berrangeaspeed_vic_read(uint64_t offset, unsigned size, uint32_t value) "From 0x%" PRIx64 " of size %u: 0x%" PRIx32
85aebd4d17SDaniel P. Berrangeaspeed_vic_write(uint64_t offset, unsigned size, uint32_t data) "To 0x%" PRIx64 " of size %u: 0x%" PRIx32
86aebd4d17SDaniel P. Berrange
87aebd4d17SDaniel P. Berrange# hw/intc/arm_gic.c
88aebd4d17SDaniel P. Berrangegic_enable_irq(int irq) "irq %d enabled"
89aebd4d17SDaniel P. Berrangegic_disable_irq(int irq) "irq %d disabled"
90aebd4d17SDaniel P. Berrangegic_set_irq(int irq, int level, int cpumask, int target) "irq %d level %d cpumask 0x%x target 0x%x"
91aebd4d17SDaniel P. Berrangegic_update_bestirq(int cpu, int irq, int prio, int priority_mask, int running_priority) "cpu %d irq %d priority %d cpu priority mask %d cpu running priority %d"
92aebd4d17SDaniel P. Berrangegic_update_set_irq(int cpu, const char *name, int level) "cpu[%d]: %s = %d"
93aebd4d17SDaniel P. Berrangegic_acknowledge_irq(int cpu, int irq) "cpu %d acknowledged irq %d"
94aebd4d17SDaniel P. Berrange
95aebd4d17SDaniel P. Berrange# hw/intc/arm_gicv3_cpuif.c
96aebd4d17SDaniel P. Berrangegicv3_icc_pmr_read(uint32_t cpu, uint64_t val) "GICv3 ICC_PMR read cpu %x value 0x%" PRIx64
97aebd4d17SDaniel P. Berrangegicv3_icc_pmr_write(uint32_t cpu, uint64_t val) "GICv3 ICC_PMR write cpu %x value 0x%" PRIx64
98081b1b98SPeter Maydellgicv3_icc_bpr_read(int grp, uint32_t cpu, uint64_t val) "GICv3 ICC_BPR%d read cpu %x value 0x%" PRIx64
99081b1b98SPeter Maydellgicv3_icc_bpr_write(int grp, uint32_t cpu, uint64_t val) "GICv3 ICC_BPR%d write cpu %x value 0x%" PRIx64
100081b1b98SPeter Maydellgicv3_icc_ap_read(int grp, int regno, uint32_t cpu, uint64_t val) "GICv3 ICC_AP%dR%d read cpu %x value 0x%" PRIx64
101081b1b98SPeter Maydellgicv3_icc_ap_write(int grp, int regno, uint32_t cpu, uint64_t val) "GICv3 ICC_AP%dR%d write cpu %x value 0x%" PRIx64
102081b1b98SPeter Maydellgicv3_icc_igrpen_read(int grp, uint32_t cpu, uint64_t val) "GICv3 ICC_IGRPEN%d read cpu %x value 0x%" PRIx64
103081b1b98SPeter Maydellgicv3_icc_igrpen_write(int grp, uint32_t cpu, uint64_t val) "GICv3 ICC_IGRPEN%d write cpu %x value 0x%" PRIx64
104aebd4d17SDaniel P. Berrangegicv3_icc_igrpen1_el3_read(uint32_t cpu, uint64_t val) "GICv3 ICC_IGRPEN1_EL3 read cpu %x value 0x%" PRIx64
105aebd4d17SDaniel P. Berrangegicv3_icc_igrpen1_el3_write(uint32_t cpu, uint64_t val) "GICv3 ICC_IGRPEN1_EL3 write cpu %x value 0x%" PRIx64
106aebd4d17SDaniel P. Berrangegicv3_icc_ctlr_read(uint32_t cpu, uint64_t val) "GICv3 ICC_CTLR read cpu %x value 0x%" PRIx64
107aebd4d17SDaniel P. Berrangegicv3_icc_ctlr_write(uint32_t cpu, uint64_t val) "GICv3 ICC_CTLR write cpu %x value 0x%" PRIx64
108aebd4d17SDaniel P. Berrangegicv3_icc_ctlr_el3_read(uint32_t cpu, uint64_t val) "GICv3 ICC_CTLR_EL3 read cpu %x value 0x%" PRIx64
109aebd4d17SDaniel P. Berrangegicv3_icc_ctlr_el3_write(uint32_t cpu, uint64_t val) "GICv3 ICC_CTLR_EL3 write cpu %x value 0x%" PRIx64
110aebd4d17SDaniel P. Berrangegicv3_cpuif_update(uint32_t cpuid, int irq, int grp, int prio) "GICv3 CPU i/f %x HPPI update: irq %d group %d prio %d"
111aebd4d17SDaniel P. Berrangegicv3_cpuif_set_irqs(uint32_t cpuid, int fiqlevel, int irqlevel) "GICv3 CPU i/f %x HPPI update: setting FIQ %d IRQ %d"
112aebd4d17SDaniel P. Berrangegicv3_icc_generate_sgi(uint32_t cpuid, int irq, int irm, uint32_t aff, uint32_t targetlist) "GICv3 CPU i/f %x generating SGI %d IRM %d target affinity 0x%xxx targetlist 0x%x"
113aebd4d17SDaniel P. Berrangegicv3_icc_iar0_read(uint32_t cpu, uint64_t val) "GICv3 ICC_IAR0 read cpu %x value 0x%" PRIx64
114aebd4d17SDaniel P. Berrangegicv3_icc_iar1_read(uint32_t cpu, uint64_t val) "GICv3 ICC_IAR1 read cpu %x value 0x%" PRIx64
115081b1b98SPeter Maydellgicv3_icc_eoir_write(int grp, uint32_t cpu, uint64_t val) "GICv3 ICC_EOIR%d write cpu %x value 0x%" PRIx64
116aebd4d17SDaniel P. Berrangegicv3_icc_hppir0_read(uint32_t cpu, uint64_t val) "GICv3 ICC_HPPIR0 read cpu %x value 0x%" PRIx64
117aebd4d17SDaniel P. Berrangegicv3_icc_hppir1_read(uint32_t cpu, uint64_t val) "GICv3 ICC_HPPIR1 read cpu %x value 0x%" PRIx64
118aebd4d17SDaniel P. Berrangegicv3_icc_dir_write(uint32_t cpu, uint64_t val) "GICv3 ICC_DIR write cpu %x value 0x%" PRIx64
119aebd4d17SDaniel P. Berrangegicv3_icc_rpr_read(uint32_t cpu, uint64_t val) "GICv3 ICC_RPR read cpu %x value 0x%" PRIx64
12083f036feSPeter Maydellgicv3_ich_ap_read(int grp, int regno, uint32_t cpu, uint64_t val) "GICv3 ICH_AP%dR%d read cpu %x value 0x%" PRIx64
12183f036feSPeter Maydellgicv3_ich_ap_write(int grp, int regno, uint32_t cpu, uint64_t val) "GICv3 ICH_AP%dR%d write cpu %x value 0x%" PRIx64
12283f036feSPeter Maydellgicv3_ich_hcr_read(uint32_t cpu, uint64_t val) "GICv3 ICH_HCR_EL2 read cpu %x value 0x%" PRIx64
12383f036feSPeter Maydellgicv3_ich_hcr_write(uint32_t cpu, uint64_t val) "GICv3 ICH_HCR_EL2 write cpu %x value 0x%" PRIx64
12483f036feSPeter Maydellgicv3_ich_vmcr_read(uint32_t cpu, uint64_t val) "GICv3 ICH_VMCR_EL2 read cpu %x value 0x%" PRIx64
12583f036feSPeter Maydellgicv3_ich_vmcr_write(uint32_t cpu, uint64_t val) "GICv3 ICH_VMCR_EL2 write cpu %x value 0x%" PRIx64
12683f036feSPeter Maydellgicv3_ich_lr_read(int regno, uint32_t cpu, uint64_t val) "GICv3 ICH_LR%d_EL2 read cpu %x value 0x%" PRIx64
12783f036feSPeter Maydellgicv3_ich_lr32_read(int regno, uint32_t cpu, uint32_t val) "GICv3 ICH_LR%d read cpu %x value 0x%" PRIx32
12883f036feSPeter Maydellgicv3_ich_lrc_read(int regno, uint32_t cpu, uint32_t val) "GICv3 ICH_LRC%d read cpu %x value 0x%" PRIx32
12983f036feSPeter Maydellgicv3_ich_lr_write(int regno, uint32_t cpu, uint64_t val) "GICv3 ICH_LR%d_EL2 write cpu %x value 0x%" PRIx64
13083f036feSPeter Maydellgicv3_ich_lr32_write(int regno, uint32_t cpu, uint32_t val) "GICv3 ICH_LR%d write cpu %x value 0x%" PRIx32
13183f036feSPeter Maydellgicv3_ich_lrc_write(int regno, uint32_t cpu, uint32_t val) "GICv3 ICH_LRC%d write cpu %x value 0x%" PRIx32
13283f036feSPeter Maydellgicv3_ich_vtr_read(uint32_t cpu, uint64_t val) "GICv3 ICH_VTR read cpu %x value 0x%" PRIx64
13383f036feSPeter Maydellgicv3_ich_misr_read(uint32_t cpu, uint64_t val) "GICv3 ICH_MISR read cpu %x value 0x%" PRIx64
13483f036feSPeter Maydellgicv3_ich_eisr_read(uint32_t cpu, uint64_t val) "GICv3 ICH_EISR read cpu %x value 0x%" PRIx64
13583f036feSPeter Maydellgicv3_ich_elrsr_read(uint32_t cpu, uint64_t val) "GICv3 ICH_ELRSR read cpu %x value 0x%" PRIx64
13677620ba6SPeter Maydellgicv3_icv_ap_read(int grp, int regno, uint32_t cpu, uint64_t val) "GICv3 ICV_AP%dR%d read cpu %x value 0x%" PRIx64
13777620ba6SPeter Maydellgicv3_icv_ap_write(int grp, int regno, uint32_t cpu, uint64_t val) "GICv3 ICV_AP%dR%d write cpu %x value 0x%" PRIx64
13877620ba6SPeter Maydellgicv3_icv_bpr_read(int grp, uint32_t cpu, uint64_t val) "GICv3 ICV_BPR%d read cpu %x value 0x%" PRIx64
13977620ba6SPeter Maydellgicv3_icv_bpr_write(int grp, uint32_t cpu, uint64_t val) "GICv3 ICV_BPR%d write cpu %x value 0x%" PRIx64
14077620ba6SPeter Maydellgicv3_icv_pmr_read(uint32_t cpu, uint64_t val) "GICv3 ICV_PMR read cpu %x value 0x%" PRIx64
14177620ba6SPeter Maydellgicv3_icv_pmr_write(uint32_t cpu, uint64_t val) "GICv3 ICV_PMR write cpu %x value 0x%" PRIx64
14277620ba6SPeter Maydellgicv3_icv_igrpen_read(int grp, uint32_t cpu, uint64_t val) "GICv3 ICV_IGRPEN%d read cpu %x value 0x%" PRIx64
14377620ba6SPeter Maydellgicv3_icv_igrpen_write(int grp, uint32_t cpu, uint64_t val) "GICv3 ICV_IGRPEN%d write cpu %x value 0x%" PRIx64
14477620ba6SPeter Maydellgicv3_icv_ctlr_read(uint32_t cpu, uint64_t val) "GICv3 ICV_CTLR read cpu %x value 0x%" PRIx64
14577620ba6SPeter Maydellgicv3_icv_ctlr_write(uint32_t cpu, uint64_t val) "GICv3 ICV_CTLR write cpu %x value 0x%" PRIx64
146df313f48SPeter Maydellgicv3_icv_rpr_read(uint32_t cpu, uint64_t val) "GICv3 ICV_RPR read cpu %x value 0x%" PRIx64
147df313f48SPeter Maydellgicv3_icv_hppir_read(int grp, uint32_t cpu, uint64_t val) "GICv3 ICV_HPPIR%d read cpu %x value 0x%" PRIx64
148df313f48SPeter Maydellgicv3_icv_dir_write(uint32_t cpu, uint64_t val) "GICv3 ICV_DIR write cpu %x value 0x%" PRIx64
149b3b48f52SPeter Maydellgicv3_icv_iar_read(int grp, uint32_t cpu, uint64_t val) "GICv3 ICV_IAR%d read cpu %x value 0x%" PRIx64
150b3b48f52SPeter Maydellgicv3_icv_eoir_write(int grp, uint32_t cpu, uint64_t val) "GICv3 ICV_EOIR%d write cpu %x value 0x%" PRIx64
151c5fc89b3SPeter Maydellgicv3_cpuif_virt_update(uint32_t cpuid, int idx) "GICv3 CPU i/f %x virt HPPI update LR index %d"
152c5fc89b3SPeter Maydellgicv3_cpuif_virt_set_irqs(uint32_t cpuid, int fiqlevel, int irqlevel, int maintlevel) "GICv3 CPU i/f %x virt HPPI update: setting FIQ %d IRQ %d maintenance-irq %d"
153aebd4d17SDaniel P. Berrange
154aebd4d17SDaniel P. Berrange# hw/intc/arm_gicv3_dist.c
155aebd4d17SDaniel P. Berrangegicv3_dist_read(uint64_t offset, uint64_t data, unsigned size, bool secure) "GICv3 distributor read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u secure %d"
156aebd4d17SDaniel P. Berrangegicv3_dist_badread(uint64_t offset, unsigned size, bool secure) "GICv3 distributor read: offset 0x%" PRIx64 " size %u secure %d: error"
157aebd4d17SDaniel P. Berrangegicv3_dist_write(uint64_t offset, uint64_t data, unsigned size, bool secure) "GICv3 distributor write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u secure %d"
158aebd4d17SDaniel P. Berrangegicv3_dist_badwrite(uint64_t offset, uint64_t data, unsigned size, bool secure) "GICv3 distributor write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u secure %d: error"
159aebd4d17SDaniel P. Berrangegicv3_dist_set_irq(int irq, int level) "GICv3 distributor interrupt %d level changed to %d"
160aebd4d17SDaniel P. Berrange
161aebd4d17SDaniel P. Berrange# hw/intc/arm_gicv3_redist.c
162aebd4d17SDaniel P. Berrangegicv3_redist_read(uint32_t cpu, uint64_t offset, uint64_t data, unsigned size, bool secure) "GICv3 redistributor %x read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u secure %d"
163aebd4d17SDaniel P. Berrangegicv3_redist_badread(uint32_t cpu, uint64_t offset, unsigned size, bool secure) "GICv3 redistributor %x read: offset 0x%" PRIx64 " size %u secure %d: error"
164aebd4d17SDaniel P. Berrangegicv3_redist_write(uint32_t cpu, uint64_t offset, uint64_t data, unsigned size, bool secure) "GICv3 redistributor %x write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u secure %d"
165aebd4d17SDaniel P. Berrangegicv3_redist_badwrite(uint32_t cpu, uint64_t offset, uint64_t data, unsigned size, bool secure) "GICv3 redistributor %x write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u secure %d: error"
166aebd4d17SDaniel P. Berrangegicv3_redist_set_irq(uint32_t cpu, int irq, int level) "GICv3 redistributor %x interrupt %d level changed to %d"
167aebd4d17SDaniel P. Berrangegicv3_redist_send_sgi(uint32_t cpu, int irq) "GICv3 redistributor %x pending SGI %d"
168da6d674eSMichael Davidsaver
169da6d674eSMichael Davidsaver# hw/intc/armv7m_nvic.c
170da6d674eSMichael Davidsavernvic_recompute_state(int vectpending, int exception_prio) "NVIC state recomputed: vectpending %d exception_prio %d"
171da6d674eSMichael Davidsavernvic_set_prio(int irq, uint8_t prio) "NVIC set irq %d priority %d"
172da6d674eSMichael Davidsavernvic_irq_update(int vectpending, int pendprio, int exception_prio, int level) "NVIC vectpending %d pending prio %d exception_prio %d: setting irq line to %d"
173da6d674eSMichael Davidsavernvic_escalate_prio(int irq, int irqprio, int runprio) "NVIC escalating irq %d to HardFault: insufficient priority %d >= %d"
174da6d674eSMichael Davidsavernvic_escalate_disabled(int irq) "NVIC escalating irq %d to HardFault: disabled"
175da6d674eSMichael Davidsavernvic_set_pending(int irq, int en, int prio) "NVIC set pending irq %d (enabled: %d priority %d)"
176da6d674eSMichael Davidsavernvic_clear_pending(int irq, int en, int prio) "NVIC clear pending irq %d (enabled: %d priority %d)"
177da6d674eSMichael Davidsavernvic_set_pending_level(int irq) "NVIC set pending: irq %d higher prio than vectpending: setting irq line to 1"
178da6d674eSMichael Davidsavernvic_acknowledge_irq(int irq, int prio) "NVIC acknowledge IRQ: %d now active (prio %d)"
179da6d674eSMichael Davidsavernvic_complete_irq(int irq) "NVIC complete IRQ %d"
180da6d674eSMichael Davidsavernvic_set_irq_level(int irq, int level) "NVIC external irq %d level set to %d"
181da6d674eSMichael Davidsavernvic_sysreg_read(uint64_t addr, uint32_t value, unsigned size) "NVIC sysreg read addr 0x%" PRIx64 " data 0x%" PRIx32 " size %u"
182da6d674eSMichael Davidsavernvic_sysreg_write(uint64_t addr, uint32_t value, unsigned size) "NVIC sysreg write addr 0x%" PRIx64 " data 0x%" PRIx32 " size %u"
183