1e723b871SLaurent Vivier# See docs/tracing.txt for syntax documentation. 2aebd4d17SDaniel P. Berrange 3aebd4d17SDaniel P. Berrange# hw/intc/apic_common.c 4aebd4d17SDaniel P. Berrangecpu_set_apic_base(uint64_t val) "%016"PRIx64 5aebd4d17SDaniel P. Berrangecpu_get_apic_base(uint64_t val) "%016"PRIx64 6aebd4d17SDaniel P. Berrange# coalescing 7aebd4d17SDaniel P. Berrangeapic_report_irq_delivered(int apic_irq_delivered) "coalescing %d" 8aebd4d17SDaniel P. Berrangeapic_reset_irq_delivered(int apic_irq_delivered) "old coalescing %d" 9aebd4d17SDaniel P. Berrangeapic_get_irq_delivered(int apic_irq_delivered) "returning coalescing %d" 10aebd4d17SDaniel P. Berrange 11aebd4d17SDaniel P. Berrange# hw/intc/apic.c 12aebd4d17SDaniel P. Berrangeapic_local_deliver(int vector, uint32_t lvt) "vector %d delivery mode %d" 13aebd4d17SDaniel P. Berrangeapic_deliver_irq(uint8_t dest, uint8_t dest_mode, uint8_t delivery_mode, uint8_t vector_num, uint8_t trigger_mode) "dest %d dest_mode %d delivery_mode %d vector %d trigger_mode %d" 14aebd4d17SDaniel P. Berrangeapic_mem_readl(uint64_t addr, uint32_t val) "%"PRIx64" = %08x" 15aebd4d17SDaniel P. Berrangeapic_mem_writel(uint64_t addr, uint32_t val) "%"PRIx64" = %08x" 16aebd4d17SDaniel P. Berrange 17aebd4d17SDaniel P. Berrange# hw/intc/slavio_intctl.c 18aebd4d17SDaniel P. Berrangeslavio_intctl_mem_readl(uint32_t cpu, uint64_t addr, uint32_t ret) "read cpu %d reg 0x%"PRIx64" = %x" 19aebd4d17SDaniel P. Berrangeslavio_intctl_mem_writel(uint32_t cpu, uint64_t addr, uint32_t val) "write cpu %d reg 0x%"PRIx64" = %x" 20aebd4d17SDaniel P. Berrangeslavio_intctl_mem_writel_clear(uint32_t cpu, uint32_t val, uint32_t intreg_pending) "Cleared cpu %d irq mask %x, curmask %x" 21aebd4d17SDaniel P. Berrangeslavio_intctl_mem_writel_set(uint32_t cpu, uint32_t val, uint32_t intreg_pending) "Set cpu %d irq mask %x, curmask %x" 22aebd4d17SDaniel P. Berrangeslavio_intctlm_mem_readl(uint64_t addr, uint32_t ret) "read system reg 0x%"PRIx64" = %x" 23aebd4d17SDaniel P. Berrangeslavio_intctlm_mem_writel(uint64_t addr, uint32_t val) "write system reg 0x%"PRIx64" = %x" 24aebd4d17SDaniel P. Berrangeslavio_intctlm_mem_writel_enable(uint32_t val, uint32_t intregm_disabled) "Enabled master irq mask %x, curmask %x" 25aebd4d17SDaniel P. Berrangeslavio_intctlm_mem_writel_disable(uint32_t val, uint32_t intregm_disabled) "Disabled master irq mask %x, curmask %x" 26aebd4d17SDaniel P. Berrangeslavio_intctlm_mem_writel_target(uint32_t cpu) "Set master irq cpu %d" 27aebd4d17SDaniel P. Berrangeslavio_check_interrupts(uint32_t pending, uint32_t intregm_disabled) "pending %x disabled %x" 28aebd4d17SDaniel P. Berrangeslavio_set_irq(uint32_t target_cpu, int irq, uint32_t pil, int level) "Set cpu %d irq %d -> pil %d level %d" 29aebd4d17SDaniel P. Berrangeslavio_set_timer_irq_cpu(int cpu, int level) "Set cpu %d local timer level %d" 30aebd4d17SDaniel P. Berrange 31aebd4d17SDaniel P. Berrange# hw/intc/grlib_irqmp.c 32aebd4d17SDaniel P. Berrangegrlib_irqmp_check_irqs(uint32_t pend, uint32_t force, uint32_t mask, uint32_t lvl1, uint32_t lvl2) "pend:0x%04x force:0x%04x mask:0x%04x lvl1:0x%04x lvl0:0x%04x" 33aebd4d17SDaniel P. Berrangegrlib_irqmp_ack(int intno) "interrupt:%d" 34aebd4d17SDaniel P. Berrangegrlib_irqmp_set_irq(int irq) "Raise CPU IRQ %d" 35aebd4d17SDaniel P. Berrangegrlib_irqmp_readl_unknown(uint64_t addr) "addr 0x%"PRIx64 36aebd4d17SDaniel P. Berrangegrlib_irqmp_writel_unknown(uint64_t addr, uint32_t value) "addr 0x%"PRIx64" value 0x%x" 37aebd4d17SDaniel P. Berrange 38aebd4d17SDaniel P. Berrange# hw/intc/lm32_pic.c 39aebd4d17SDaniel P. Berrangelm32_pic_raise_irq(void) "Raise CPU interrupt" 40aebd4d17SDaniel P. Berrangelm32_pic_lower_irq(void) "Lower CPU interrupt" 41aebd4d17SDaniel P. Berrangelm32_pic_interrupt(int irq, int level) "Set IRQ%d %d" 42aebd4d17SDaniel P. Berrangelm32_pic_set_im(uint32_t im) "im 0x%08x" 43aebd4d17SDaniel P. Berrangelm32_pic_set_ip(uint32_t ip) "ip 0x%08x" 44aebd4d17SDaniel P. Berrangelm32_pic_get_im(uint32_t im) "im 0x%08x" 45aebd4d17SDaniel P. Berrangelm32_pic_get_ip(uint32_t ip) "ip 0x%08x" 46aebd4d17SDaniel P. Berrange 47aebd4d17SDaniel P. Berrange# hw/intc/xics.c 48aebd4d17SDaniel P. Berrangexics_icp_check_ipi(int server, uint8_t mfrr) "CPU %d can take IPI mfrr=%#x" 49aebd4d17SDaniel P. Berrangexics_icp_accept(uint32_t old_xirr, uint32_t new_xirr) "icp_accept: XIRR %#"PRIx32"->%#"PRIx32 50aebd4d17SDaniel P. Berrangexics_icp_eoi(int server, uint32_t xirr, uint32_t new_xirr) "icp_eoi: server %d given XIRR %#"PRIx32" new XIRR %#"PRIx32 51aebd4d17SDaniel P. Berrangexics_icp_irq(int server, int nr, uint8_t priority) "cpu %d trying to deliver irq %#"PRIx32" priority %#x" 52aebd4d17SDaniel P. Berrangexics_icp_raise(uint32_t xirr, uint8_t pending_priority) "raising IRQ new XIRR=%#x new pending priority=%#x" 53d4d7a59aSBenjamin Herrenschmidtxics_ics_simple_set_irq_msi(int srcno, int nr) "set_irq_msi: srcno %d [irq %#x]" 54aebd4d17SDaniel P. Berrangexics_masked_pending(void) "set_irq_msi: masked pending" 55d4d7a59aSBenjamin Herrenschmidtxics_ics_simple_set_irq_lsi(int srcno, int nr) "set_irq_lsi: srcno %d [irq %#x]" 56d4d7a59aSBenjamin Herrenschmidtxics_ics_simple_write_xive(int nr, int srcno, int server, uint8_t priority) "ics_write_xive: irq %#x [src %d] server %#x prio %#x" 57d4d7a59aSBenjamin Herrenschmidtxics_ics_simple_reject(int nr, int srcno) "reject irq %#x [src %d]" 58d4d7a59aSBenjamin Herrenschmidtxics_ics_simple_eoi(int nr) "ics_eoi: irq %#x" 59cc706a53SBenjamin Herrenschmidtxics_alloc(int irq) "irq %d" 60cc706a53SBenjamin Herrenschmidtxics_alloc_block(int first, int num, bool lsi, int align) "first irq %d, %d irqs, lsi=%d, alignnum %d" 61aebd4d17SDaniel P. Berrangexics_ics_free(int src, int irq, int num) "Source#%d, first irq %d, %d irqs" 62aebd4d17SDaniel P. Berrangexics_ics_free_warn(int src, int irq) "Source#%d, irq %d is already free" 63cc706a53SBenjamin Herrenschmidtxics_icp_post_load(uint32_t server_no, uint32_t xirr, uint64_t addr, uint8_t pend) "server_no %d, xirr %#x, xirr_owner 0x%" PRIx64 ", pending %d" 64aebd4d17SDaniel P. Berrange 65aebd4d17SDaniel P. Berrange# hw/intc/s390_flic_kvm.c 66aebd4d17SDaniel P. Berrangeflic_create_device(int err) "flic: create device failed %d" 67aebd4d17SDaniel P. Berrangeflic_no_device_api(int err) "flic: no Device Contral API support %d" 68aebd4d17SDaniel P. Berrangeflic_reset_failed(int err) "flic: reset failed %d" 69aebd4d17SDaniel P. Berrange 70aebd4d17SDaniel P. Berrange# hw/intc/aspeed_vic.c 71aebd4d17SDaniel P. Berrangeaspeed_vic_set_irq(int irq, int level) "Enabling IRQ %d: %d" 72aebd4d17SDaniel P. Berrangeaspeed_vic_update_fiq(int flags) "Raising FIQ: %d" 73aebd4d17SDaniel P. Berrangeaspeed_vic_update_irq(int flags) "Raising IRQ: %d" 74aebd4d17SDaniel P. Berrangeaspeed_vic_read(uint64_t offset, unsigned size, uint32_t value) "From 0x%" PRIx64 " of size %u: 0x%" PRIx32 75aebd4d17SDaniel P. Berrangeaspeed_vic_write(uint64_t offset, unsigned size, uint32_t data) "To 0x%" PRIx64 " of size %u: 0x%" PRIx32 76aebd4d17SDaniel P. Berrange 77aebd4d17SDaniel P. Berrange# hw/intc/arm_gic.c 78aebd4d17SDaniel P. Berrangegic_enable_irq(int irq) "irq %d enabled" 79aebd4d17SDaniel P. Berrangegic_disable_irq(int irq) "irq %d disabled" 80aebd4d17SDaniel P. Berrangegic_set_irq(int irq, int level, int cpumask, int target) "irq %d level %d cpumask 0x%x target 0x%x" 81aebd4d17SDaniel P. Berrangegic_update_bestirq(int cpu, int irq, int prio, int priority_mask, int running_priority) "cpu %d irq %d priority %d cpu priority mask %d cpu running priority %d" 82aebd4d17SDaniel P. Berrangegic_update_set_irq(int cpu, const char *name, int level) "cpu[%d]: %s = %d" 83aebd4d17SDaniel P. Berrangegic_acknowledge_irq(int cpu, int irq) "cpu %d acknowledged irq %d" 84aebd4d17SDaniel P. Berrange 85aebd4d17SDaniel P. Berrange# hw/intc/arm_gicv3_cpuif.c 86aebd4d17SDaniel P. Berrangegicv3_icc_pmr_read(uint32_t cpu, uint64_t val) "GICv3 ICC_PMR read cpu %x value 0x%" PRIx64 87aebd4d17SDaniel P. Berrangegicv3_icc_pmr_write(uint32_t cpu, uint64_t val) "GICv3 ICC_PMR write cpu %x value 0x%" PRIx64 88081b1b98SPeter Maydellgicv3_icc_bpr_read(int grp, uint32_t cpu, uint64_t val) "GICv3 ICC_BPR%d read cpu %x value 0x%" PRIx64 89081b1b98SPeter Maydellgicv3_icc_bpr_write(int grp, uint32_t cpu, uint64_t val) "GICv3 ICC_BPR%d write cpu %x value 0x%" PRIx64 90081b1b98SPeter Maydellgicv3_icc_ap_read(int grp, int regno, uint32_t cpu, uint64_t val) "GICv3 ICC_AP%dR%d read cpu %x value 0x%" PRIx64 91081b1b98SPeter Maydellgicv3_icc_ap_write(int grp, int regno, uint32_t cpu, uint64_t val) "GICv3 ICC_AP%dR%d write cpu %x value 0x%" PRIx64 92081b1b98SPeter Maydellgicv3_icc_igrpen_read(int grp, uint32_t cpu, uint64_t val) "GICv3 ICC_IGRPEN%d read cpu %x value 0x%" PRIx64 93081b1b98SPeter Maydellgicv3_icc_igrpen_write(int grp, uint32_t cpu, uint64_t val) "GICv3 ICC_IGRPEN%d write cpu %x value 0x%" PRIx64 94aebd4d17SDaniel P. Berrangegicv3_icc_igrpen1_el3_read(uint32_t cpu, uint64_t val) "GICv3 ICC_IGRPEN1_EL3 read cpu %x value 0x%" PRIx64 95aebd4d17SDaniel P. Berrangegicv3_icc_igrpen1_el3_write(uint32_t cpu, uint64_t val) "GICv3 ICC_IGRPEN1_EL3 write cpu %x value 0x%" PRIx64 96aebd4d17SDaniel P. Berrangegicv3_icc_ctlr_read(uint32_t cpu, uint64_t val) "GICv3 ICC_CTLR read cpu %x value 0x%" PRIx64 97aebd4d17SDaniel P. Berrangegicv3_icc_ctlr_write(uint32_t cpu, uint64_t val) "GICv3 ICC_CTLR write cpu %x value 0x%" PRIx64 98aebd4d17SDaniel P. Berrangegicv3_icc_ctlr_el3_read(uint32_t cpu, uint64_t val) "GICv3 ICC_CTLR_EL3 read cpu %x value 0x%" PRIx64 99aebd4d17SDaniel P. Berrangegicv3_icc_ctlr_el3_write(uint32_t cpu, uint64_t val) "GICv3 ICC_CTLR_EL3 write cpu %x value 0x%" PRIx64 100aebd4d17SDaniel P. Berrangegicv3_cpuif_update(uint32_t cpuid, int irq, int grp, int prio) "GICv3 CPU i/f %x HPPI update: irq %d group %d prio %d" 101aebd4d17SDaniel P. Berrangegicv3_cpuif_set_irqs(uint32_t cpuid, int fiqlevel, int irqlevel) "GICv3 CPU i/f %x HPPI update: setting FIQ %d IRQ %d" 102aebd4d17SDaniel P. Berrangegicv3_icc_generate_sgi(uint32_t cpuid, int irq, int irm, uint32_t aff, uint32_t targetlist) "GICv3 CPU i/f %x generating SGI %d IRM %d target affinity 0x%xxx targetlist 0x%x" 103aebd4d17SDaniel P. Berrangegicv3_icc_iar0_read(uint32_t cpu, uint64_t val) "GICv3 ICC_IAR0 read cpu %x value 0x%" PRIx64 104aebd4d17SDaniel P. Berrangegicv3_icc_iar1_read(uint32_t cpu, uint64_t val) "GICv3 ICC_IAR1 read cpu %x value 0x%" PRIx64 105081b1b98SPeter Maydellgicv3_icc_eoir_write(int grp, uint32_t cpu, uint64_t val) "GICv3 ICC_EOIR%d write cpu %x value 0x%" PRIx64 106aebd4d17SDaniel P. Berrangegicv3_icc_hppir0_read(uint32_t cpu, uint64_t val) "GICv3 ICC_HPPIR0 read cpu %x value 0x%" PRIx64 107aebd4d17SDaniel P. Berrangegicv3_icc_hppir1_read(uint32_t cpu, uint64_t val) "GICv3 ICC_HPPIR1 read cpu %x value 0x%" PRIx64 108aebd4d17SDaniel P. Berrangegicv3_icc_dir_write(uint32_t cpu, uint64_t val) "GICv3 ICC_DIR write cpu %x value 0x%" PRIx64 109aebd4d17SDaniel P. Berrangegicv3_icc_rpr_read(uint32_t cpu, uint64_t val) "GICv3 ICC_RPR read cpu %x value 0x%" PRIx64 110*83f036feSPeter Maydellgicv3_ich_ap_read(int grp, int regno, uint32_t cpu, uint64_t val) "GICv3 ICH_AP%dR%d read cpu %x value 0x%" PRIx64 111*83f036feSPeter Maydellgicv3_ich_ap_write(int grp, int regno, uint32_t cpu, uint64_t val) "GICv3 ICH_AP%dR%d write cpu %x value 0x%" PRIx64 112*83f036feSPeter Maydellgicv3_ich_hcr_read(uint32_t cpu, uint64_t val) "GICv3 ICH_HCR_EL2 read cpu %x value 0x%" PRIx64 113*83f036feSPeter Maydellgicv3_ich_hcr_write(uint32_t cpu, uint64_t val) "GICv3 ICH_HCR_EL2 write cpu %x value 0x%" PRIx64 114*83f036feSPeter Maydellgicv3_ich_vmcr_read(uint32_t cpu, uint64_t val) "GICv3 ICH_VMCR_EL2 read cpu %x value 0x%" PRIx64 115*83f036feSPeter Maydellgicv3_ich_vmcr_write(uint32_t cpu, uint64_t val) "GICv3 ICH_VMCR_EL2 write cpu %x value 0x%" PRIx64 116*83f036feSPeter Maydellgicv3_ich_lr_read(int regno, uint32_t cpu, uint64_t val) "GICv3 ICH_LR%d_EL2 read cpu %x value 0x%" PRIx64 117*83f036feSPeter Maydellgicv3_ich_lr32_read(int regno, uint32_t cpu, uint32_t val) "GICv3 ICH_LR%d read cpu %x value 0x%" PRIx32 118*83f036feSPeter Maydellgicv3_ich_lrc_read(int regno, uint32_t cpu, uint32_t val) "GICv3 ICH_LRC%d read cpu %x value 0x%" PRIx32 119*83f036feSPeter Maydellgicv3_ich_lr_write(int regno, uint32_t cpu, uint64_t val) "GICv3 ICH_LR%d_EL2 write cpu %x value 0x%" PRIx64 120*83f036feSPeter Maydellgicv3_ich_lr32_write(int regno, uint32_t cpu, uint32_t val) "GICv3 ICH_LR%d write cpu %x value 0x%" PRIx32 121*83f036feSPeter Maydellgicv3_ich_lrc_write(int regno, uint32_t cpu, uint32_t val) "GICv3 ICH_LRC%d write cpu %x value 0x%" PRIx32 122*83f036feSPeter Maydellgicv3_ich_vtr_read(uint32_t cpu, uint64_t val) "GICv3 ICH_VTR read cpu %x value 0x%" PRIx64 123*83f036feSPeter Maydellgicv3_ich_misr_read(uint32_t cpu, uint64_t val) "GICv3 ICH_MISR read cpu %x value 0x%" PRIx64 124*83f036feSPeter Maydellgicv3_ich_eisr_read(uint32_t cpu, uint64_t val) "GICv3 ICH_EISR read cpu %x value 0x%" PRIx64 125*83f036feSPeter Maydellgicv3_ich_elrsr_read(uint32_t cpu, uint64_t val) "GICv3 ICH_ELRSR read cpu %x value 0x%" PRIx64 126aebd4d17SDaniel P. Berrange 127aebd4d17SDaniel P. Berrange# hw/intc/arm_gicv3_dist.c 128aebd4d17SDaniel P. Berrangegicv3_dist_read(uint64_t offset, uint64_t data, unsigned size, bool secure) "GICv3 distributor read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u secure %d" 129aebd4d17SDaniel P. Berrangegicv3_dist_badread(uint64_t offset, unsigned size, bool secure) "GICv3 distributor read: offset 0x%" PRIx64 " size %u secure %d: error" 130aebd4d17SDaniel P. Berrangegicv3_dist_write(uint64_t offset, uint64_t data, unsigned size, bool secure) "GICv3 distributor write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u secure %d" 131aebd4d17SDaniel P. Berrangegicv3_dist_badwrite(uint64_t offset, uint64_t data, unsigned size, bool secure) "GICv3 distributor write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u secure %d: error" 132aebd4d17SDaniel P. Berrangegicv3_dist_set_irq(int irq, int level) "GICv3 distributor interrupt %d level changed to %d" 133aebd4d17SDaniel P. Berrange 134aebd4d17SDaniel P. Berrange# hw/intc/arm_gicv3_redist.c 135aebd4d17SDaniel P. Berrangegicv3_redist_read(uint32_t cpu, uint64_t offset, uint64_t data, unsigned size, bool secure) "GICv3 redistributor %x read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u secure %d" 136aebd4d17SDaniel P. Berrangegicv3_redist_badread(uint32_t cpu, uint64_t offset, unsigned size, bool secure) "GICv3 redistributor %x read: offset 0x%" PRIx64 " size %u secure %d: error" 137aebd4d17SDaniel P. Berrangegicv3_redist_write(uint32_t cpu, uint64_t offset, uint64_t data, unsigned size, bool secure) "GICv3 redistributor %x write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u secure %d" 138aebd4d17SDaniel P. Berrangegicv3_redist_badwrite(uint32_t cpu, uint64_t offset, uint64_t data, unsigned size, bool secure) "GICv3 redistributor %x write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u secure %d: error" 139aebd4d17SDaniel P. Berrangegicv3_redist_set_irq(uint32_t cpu, int irq, int level) "GICv3 redistributor %x interrupt %d level changed to %d" 140aebd4d17SDaniel P. Berrangegicv3_redist_send_sgi(uint32_t cpu, int irq) "GICv3 redistributor %x pending SGI %d" 141