xref: /qemu/hw/intc/sifive_plic.c (revision 4f5604c41d4a4d41964dfacaa87b08178abcc838)
1 /*
2  * SiFive PLIC (Platform Level Interrupt Controller)
3  *
4  * Copyright (c) 2017 SiFive, Inc.
5  *
6  * This provides a parameterizable interrupt controller based on SiFive's PLIC.
7  *
8  * This program is free software; you can redistribute it and/or modify it
9  * under the terms and conditions of the GNU General Public License,
10  * version 2 or later, as published by the Free Software Foundation.
11  *
12  * This program is distributed in the hope it will be useful, but WITHOUT
13  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
15  * more details.
16  *
17  * You should have received a copy of the GNU General Public License along with
18  * this program.  If not, see <http://www.gnu.org/licenses/>.
19  */
20 
21 #include "qemu/osdep.h"
22 #include "qemu/log.h"
23 #include "qemu/error-report.h"
24 #include "hw/sysbus.h"
25 #include "hw/pci/msi.h"
26 #include "target/riscv/cpu.h"
27 #include "hw/riscv/sifive_plic.h"
28 
29 #define RISCV_DEBUG_PLIC 0
30 
31 static PLICMode char_to_mode(char c)
32 {
33     switch (c) {
34     case 'U': return PLICMode_U;
35     case 'S': return PLICMode_S;
36     case 'H': return PLICMode_H;
37     case 'M': return PLICMode_M;
38     default:
39         error_report("plic: invalid mode '%c'", c);
40         exit(1);
41     }
42 }
43 
44 static char mode_to_char(PLICMode m)
45 {
46     switch (m) {
47     case PLICMode_U: return 'U';
48     case PLICMode_S: return 'S';
49     case PLICMode_H: return 'H';
50     case PLICMode_M: return 'M';
51     default: return '?';
52     }
53 }
54 
55 static void sifive_plic_print_state(SiFivePLICState *plic)
56 {
57     int i;
58     int addrid;
59 
60     /* pending */
61     qemu_log("pending       : ");
62     for (i = plic->bitfield_words - 1; i >= 0; i--) {
63         qemu_log("%08x", plic->pending[i]);
64     }
65     qemu_log("\n");
66 
67     /* pending */
68     qemu_log("claimed       : ");
69     for (i = plic->bitfield_words - 1; i >= 0; i--) {
70         qemu_log("%08x", plic->claimed[i]);
71     }
72     qemu_log("\n");
73 
74     for (addrid = 0; addrid < plic->num_addrs; addrid++) {
75         qemu_log("hart%d-%c enable: ",
76             plic->addr_config[addrid].hartid,
77             mode_to_char(plic->addr_config[addrid].mode));
78         for (i = plic->bitfield_words - 1; i >= 0; i--) {
79             qemu_log("%08x", plic->enable[addrid * plic->bitfield_words + i]);
80         }
81         qemu_log("\n");
82     }
83 }
84 
85 static uint32_t atomic_set_masked(uint32_t *a, uint32_t mask, uint32_t value)
86 {
87     uint32_t old, new, cmp = atomic_read(a);
88 
89     do {
90         old = cmp;
91         new = (old & ~mask) | (value & mask);
92         cmp = atomic_cmpxchg(a, old, new);
93     } while (old != cmp);
94 
95     return old;
96 }
97 
98 static void sifive_plic_set_pending(SiFivePLICState *plic, int irq, bool level)
99 {
100     atomic_set_masked(&plic->pending[irq >> 5], 1 << (irq & 31), -!!level);
101 }
102 
103 static void sifive_plic_set_claimed(SiFivePLICState *plic, int irq, bool level)
104 {
105     atomic_set_masked(&plic->claimed[irq >> 5], 1 << (irq & 31), -!!level);
106 }
107 
108 static int sifive_plic_irqs_pending(SiFivePLICState *plic, uint32_t addrid)
109 {
110     int i, j;
111     for (i = 0; i < plic->bitfield_words; i++) {
112         uint32_t pending_enabled_not_claimed =
113             (plic->pending[i] & ~plic->claimed[i]) &
114             plic->enable[addrid * plic->bitfield_words + i];
115         if (!pending_enabled_not_claimed) {
116             continue;
117         }
118         for (j = 0; j < 32; j++) {
119             int irq = (i << 5) + j;
120             uint32_t prio = plic->source_priority[irq];
121             int enabled = pending_enabled_not_claimed & (1 << j);
122             if (enabled && prio > plic->target_priority[addrid]) {
123                 return 1;
124             }
125         }
126     }
127     return 0;
128 }
129 
130 static void sifive_plic_update(SiFivePLICState *plic)
131 {
132     int addrid;
133 
134     /* raise irq on harts where this irq is enabled */
135     for (addrid = 0; addrid < plic->num_addrs; addrid++) {
136         uint32_t hartid = plic->addr_config[addrid].hartid;
137         PLICMode mode = plic->addr_config[addrid].mode;
138         CPUState *cpu = qemu_get_cpu(hartid);
139         CPURISCVState *env = cpu ? cpu->env_ptr : NULL;
140         if (!env) {
141             continue;
142         }
143         int level = sifive_plic_irqs_pending(plic, addrid);
144         switch (mode) {
145         case PLICMode_M:
146             riscv_cpu_update_mip(RISCV_CPU(cpu), MIP_MEIP, BOOL_TO_MASK(level));
147             break;
148         case PLICMode_S:
149             riscv_cpu_update_mip(RISCV_CPU(cpu), MIP_SEIP, BOOL_TO_MASK(level));
150             break;
151         default:
152             break;
153         }
154     }
155 
156     if (RISCV_DEBUG_PLIC) {
157         sifive_plic_print_state(plic);
158     }
159 }
160 
161 void sifive_plic_raise_irq(SiFivePLICState *plic, uint32_t irq)
162 {
163     sifive_plic_set_pending(plic, irq, true);
164     sifive_plic_update(plic);
165 }
166 
167 void sifive_plic_lower_irq(SiFivePLICState *plic, uint32_t irq)
168 {
169     sifive_plic_set_pending(plic, irq, false);
170     sifive_plic_update(plic);
171 }
172 
173 static uint32_t sifive_plic_claim(SiFivePLICState *plic, uint32_t addrid)
174 {
175     int i, j;
176     for (i = 0; i < plic->bitfield_words; i++) {
177         uint32_t pending_enabled_not_claimed =
178             (plic->pending[i] & ~plic->claimed[i]) &
179             plic->enable[addrid * plic->bitfield_words + i];
180         if (!pending_enabled_not_claimed) {
181             continue;
182         }
183         for (j = 0; j < 32; j++) {
184             int irq = (i << 5) + j;
185             uint32_t prio = plic->source_priority[irq];
186             int enabled = pending_enabled_not_claimed & (1 << j);
187             if (enabled && prio > plic->target_priority[addrid]) {
188                 sifive_plic_set_pending(plic, irq, false);
189                 sifive_plic_set_claimed(plic, irq, true);
190                 return irq;
191             }
192         }
193     }
194     return 0;
195 }
196 
197 static uint64_t sifive_plic_read(void *opaque, hwaddr addr, unsigned size)
198 {
199     SiFivePLICState *plic = opaque;
200 
201     /* writes must be 4 byte words */
202     if ((addr & 0x3) != 0) {
203         goto err;
204     }
205 
206     if (addr >= plic->priority_base && /* 4 bytes per source */
207         addr < plic->priority_base + (plic->num_sources << 2))
208     {
209         uint32_t irq = (addr - plic->priority_base) >> 2;
210         if (RISCV_DEBUG_PLIC) {
211             qemu_log("plic: read priority: irq=%d priority=%d\n",
212                 irq, plic->source_priority[irq]);
213         }
214         return plic->source_priority[irq];
215     } else if (addr >= plic->pending_base && /* 1 bit per source */
216                addr < plic->pending_base + (plic->num_sources >> 3))
217     {
218         uint32_t word = (addr - plic->pending_base) >> 2;
219         if (RISCV_DEBUG_PLIC) {
220             qemu_log("plic: read pending: word=%d value=%d\n",
221                 word, plic->pending[word]);
222         }
223         return plic->pending[word];
224     } else if (addr >= plic->enable_base && /* 1 bit per source */
225              addr < plic->enable_base + plic->num_addrs * plic->enable_stride)
226     {
227         uint32_t addrid = (addr - plic->enable_base) / plic->enable_stride;
228         uint32_t wordid = (addr & (plic->enable_stride - 1)) >> 2;
229         if (wordid < plic->bitfield_words) {
230             if (RISCV_DEBUG_PLIC) {
231                 qemu_log("plic: read enable: hart%d-%c word=%d value=%x\n",
232                     plic->addr_config[addrid].hartid,
233                     mode_to_char(plic->addr_config[addrid].mode), wordid,
234                     plic->enable[addrid * plic->bitfield_words + wordid]);
235             }
236             return plic->enable[addrid * plic->bitfield_words + wordid];
237         }
238     } else if (addr >= plic->context_base && /* 1 bit per source */
239              addr < plic->context_base + plic->num_addrs * plic->context_stride)
240     {
241         uint32_t addrid = (addr - plic->context_base) / plic->context_stride;
242         uint32_t contextid = (addr & (plic->context_stride - 1));
243         if (contextid == 0) {
244             if (RISCV_DEBUG_PLIC) {
245                 qemu_log("plic: read priority: hart%d-%c priority=%x\n",
246                     plic->addr_config[addrid].hartid,
247                     mode_to_char(plic->addr_config[addrid].mode),
248                     plic->target_priority[addrid]);
249             }
250             return plic->target_priority[addrid];
251         } else if (contextid == 4) {
252             uint32_t value = sifive_plic_claim(plic, addrid);
253             if (RISCV_DEBUG_PLIC) {
254                 qemu_log("plic: read claim: hart%d-%c irq=%x\n",
255                     plic->addr_config[addrid].hartid,
256                     mode_to_char(plic->addr_config[addrid].mode),
257                     value);
258                 sifive_plic_print_state(plic);
259             }
260             return value;
261         }
262     }
263 
264 err:
265     error_report("plic: invalid register read: %08x", (uint32_t)addr);
266     return 0;
267 }
268 
269 static void sifive_plic_write(void *opaque, hwaddr addr, uint64_t value,
270         unsigned size)
271 {
272     SiFivePLICState *plic = opaque;
273 
274     /* writes must be 4 byte words */
275     if ((addr & 0x3) != 0) {
276         goto err;
277     }
278 
279     if (addr >= plic->priority_base && /* 4 bytes per source */
280         addr < plic->priority_base + (plic->num_sources << 2))
281     {
282         uint32_t irq = (addr - plic->priority_base) >> 2;
283         plic->source_priority[irq] = value & 7;
284         if (RISCV_DEBUG_PLIC) {
285             qemu_log("plic: write priority: irq=%d priority=%d\n",
286                 irq, plic->source_priority[irq]);
287         }
288         return;
289     } else if (addr >= plic->pending_base && /* 1 bit per source */
290                addr < plic->pending_base + (plic->num_sources >> 3))
291     {
292         error_report("plic: invalid pending write: %08x", (uint32_t)addr);
293         return;
294     } else if (addr >= plic->enable_base && /* 1 bit per source */
295         addr < plic->enable_base + plic->num_addrs * plic->enable_stride)
296     {
297         uint32_t addrid = (addr - plic->enable_base) / plic->enable_stride;
298         uint32_t wordid = (addr & (plic->enable_stride - 1)) >> 2;
299         if (wordid < plic->bitfield_words) {
300             plic->enable[addrid * plic->bitfield_words + wordid] = value;
301             if (RISCV_DEBUG_PLIC) {
302                 qemu_log("plic: write enable: hart%d-%c word=%d value=%x\n",
303                     plic->addr_config[addrid].hartid,
304                     mode_to_char(plic->addr_config[addrid].mode), wordid,
305                     plic->enable[addrid * plic->bitfield_words + wordid]);
306             }
307             return;
308         }
309     } else if (addr >= plic->context_base && /* 4 bytes per reg */
310         addr < plic->context_base + plic->num_addrs * plic->context_stride)
311     {
312         uint32_t addrid = (addr - plic->context_base) / plic->context_stride;
313         uint32_t contextid = (addr & (plic->context_stride - 1));
314         if (contextid == 0) {
315             if (RISCV_DEBUG_PLIC) {
316                 qemu_log("plic: write priority: hart%d-%c priority=%x\n",
317                     plic->addr_config[addrid].hartid,
318                     mode_to_char(plic->addr_config[addrid].mode),
319                     plic->target_priority[addrid]);
320             }
321             if (value <= plic->num_priorities) {
322                 plic->target_priority[addrid] = value;
323                 sifive_plic_update(plic);
324             }
325             return;
326         } else if (contextid == 4) {
327             if (RISCV_DEBUG_PLIC) {
328                 qemu_log("plic: write claim: hart%d-%c irq=%x\n",
329                     plic->addr_config[addrid].hartid,
330                     mode_to_char(plic->addr_config[addrid].mode),
331                     (uint32_t)value);
332             }
333             if (value < plic->num_sources) {
334                 sifive_plic_set_claimed(plic, value, false);
335                 sifive_plic_update(plic);
336             }
337             return;
338         }
339     }
340 
341 err:
342     error_report("plic: invalid register write: %08x", (uint32_t)addr);
343 }
344 
345 static const MemoryRegionOps sifive_plic_ops = {
346     .read = sifive_plic_read,
347     .write = sifive_plic_write,
348     .endianness = DEVICE_LITTLE_ENDIAN,
349     .valid = {
350         .min_access_size = 4,
351         .max_access_size = 4
352     }
353 };
354 
355 static Property sifive_plic_properties[] = {
356     DEFINE_PROP_STRING("hart-config", SiFivePLICState, hart_config),
357     DEFINE_PROP_UINT32("num-sources", SiFivePLICState, num_sources, 0),
358     DEFINE_PROP_UINT32("num-priorities", SiFivePLICState, num_priorities, 0),
359     DEFINE_PROP_UINT32("priority-base", SiFivePLICState, priority_base, 0),
360     DEFINE_PROP_UINT32("pending-base", SiFivePLICState, pending_base, 0),
361     DEFINE_PROP_UINT32("enable-base", SiFivePLICState, enable_base, 0),
362     DEFINE_PROP_UINT32("enable-stride", SiFivePLICState, enable_stride, 0),
363     DEFINE_PROP_UINT32("context-base", SiFivePLICState, context_base, 0),
364     DEFINE_PROP_UINT32("context-stride", SiFivePLICState, context_stride, 0),
365     DEFINE_PROP_UINT32("aperture-size", SiFivePLICState, aperture_size, 0),
366     DEFINE_PROP_END_OF_LIST(),
367 };
368 
369 /*
370  * parse PLIC hart/mode address offset config
371  *
372  * "M"              1 hart with M mode
373  * "MS,MS"          2 harts, 0-1 with M and S mode
374  * "M,MS,MS,MS,MS"  5 harts, 0 with M mode, 1-5 with M and S mode
375  */
376 static void parse_hart_config(SiFivePLICState *plic)
377 {
378     int addrid, hartid, modes;
379     const char *p;
380     char c;
381 
382     /* count and validate hart/mode combinations */
383     addrid = 0, hartid = 0, modes = 0;
384     p = plic->hart_config;
385     while ((c = *p++)) {
386         if (c == ',') {
387             addrid += __builtin_popcount(modes);
388             modes = 0;
389             hartid++;
390         } else {
391             int m = 1 << char_to_mode(c);
392             if (modes == (modes | m)) {
393                 error_report("plic: duplicate mode '%c' in config: %s",
394                              c, plic->hart_config);
395                 exit(1);
396             }
397             modes |= m;
398         }
399     }
400     if (modes) {
401         addrid += __builtin_popcount(modes);
402     }
403     hartid++;
404 
405     /* store hart/mode combinations */
406     plic->num_addrs = addrid;
407     plic->addr_config = g_new(PLICAddr, plic->num_addrs);
408     addrid = 0, hartid = 0;
409     p = plic->hart_config;
410     while ((c = *p++)) {
411         if (c == ',') {
412             hartid++;
413         } else {
414             plic->addr_config[addrid].addrid = addrid;
415             plic->addr_config[addrid].hartid = hartid;
416             plic->addr_config[addrid].mode = char_to_mode(c);
417             addrid++;
418         }
419     }
420 }
421 
422 static void sifive_plic_irq_request(void *opaque, int irq, int level)
423 {
424     SiFivePLICState *plic = opaque;
425     if (RISCV_DEBUG_PLIC) {
426         qemu_log("sifive_plic_irq_request: irq=%d level=%d\n", irq, level);
427     }
428     sifive_plic_set_pending(plic, irq, level > 0);
429     sifive_plic_update(plic);
430 }
431 
432 static void sifive_plic_realize(DeviceState *dev, Error **errp)
433 {
434     SiFivePLICState *plic = SIFIVE_PLIC(dev);
435 
436     memory_region_init_io(&plic->mmio, OBJECT(dev), &sifive_plic_ops, plic,
437                           TYPE_SIFIVE_PLIC, plic->aperture_size);
438     parse_hart_config(plic);
439     plic->bitfield_words = (plic->num_sources + 31) >> 5;
440     plic->source_priority = g_new0(uint32_t, plic->num_sources);
441     plic->target_priority = g_new(uint32_t, plic->num_addrs);
442     plic->pending = g_new0(uint32_t, plic->bitfield_words);
443     plic->claimed = g_new0(uint32_t, plic->bitfield_words);
444     plic->enable = g_new0(uint32_t, plic->bitfield_words * plic->num_addrs);
445     sysbus_init_mmio(SYS_BUS_DEVICE(dev), &plic->mmio);
446     qdev_init_gpio_in(dev, sifive_plic_irq_request, plic->num_sources);
447 
448     msi_nonbroken = true;
449 }
450 
451 static void sifive_plic_class_init(ObjectClass *klass, void *data)
452 {
453     DeviceClass *dc = DEVICE_CLASS(klass);
454 
455     dc->props = sifive_plic_properties;
456     dc->realize = sifive_plic_realize;
457 }
458 
459 static const TypeInfo sifive_plic_info = {
460     .name          = TYPE_SIFIVE_PLIC,
461     .parent        = TYPE_SYS_BUS_DEVICE,
462     .instance_size = sizeof(SiFivePLICState),
463     .class_init    = sifive_plic_class_init,
464 };
465 
466 static void sifive_plic_register_types(void)
467 {
468     type_register_static(&sifive_plic_info);
469 }
470 
471 type_init(sifive_plic_register_types)
472 
473 /*
474  * Create PLIC device.
475  */
476 DeviceState *sifive_plic_create(hwaddr addr, char *hart_config,
477     uint32_t num_sources, uint32_t num_priorities,
478     uint32_t priority_base, uint32_t pending_base,
479     uint32_t enable_base, uint32_t enable_stride,
480     uint32_t context_base, uint32_t context_stride,
481     uint32_t aperture_size)
482 {
483     DeviceState *dev = qdev_create(NULL, TYPE_SIFIVE_PLIC);
484     assert(enable_stride == (enable_stride & -enable_stride));
485     assert(context_stride == (context_stride & -context_stride));
486     qdev_prop_set_string(dev, "hart-config", hart_config);
487     qdev_prop_set_uint32(dev, "num-sources", num_sources);
488     qdev_prop_set_uint32(dev, "num-priorities", num_priorities);
489     qdev_prop_set_uint32(dev, "priority-base", priority_base);
490     qdev_prop_set_uint32(dev, "pending-base", pending_base);
491     qdev_prop_set_uint32(dev, "enable-base", enable_base);
492     qdev_prop_set_uint32(dev, "enable-stride", enable_stride);
493     qdev_prop_set_uint32(dev, "context-base", context_base);
494     qdev_prop_set_uint32(dev, "context-stride", context_stride);
495     qdev_prop_set_uint32(dev, "aperture-size", aperture_size);
496     qdev_init_nofail(dev);
497     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, addr);
498     return dev;
499 }
500