1 /* 2 * SiFive PLIC (Platform Level Interrupt Controller) 3 * 4 * Copyright (c) 2017 SiFive, Inc. 5 * 6 * This provides a parameterizable interrupt controller based on SiFive's PLIC. 7 * 8 * This program is free software; you can redistribute it and/or modify it 9 * under the terms and conditions of the GNU General Public License, 10 * version 2 or later, as published by the Free Software Foundation. 11 * 12 * This program is distributed in the hope it will be useful, but WITHOUT 13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 15 * more details. 16 * 17 * You should have received a copy of the GNU General Public License along with 18 * this program. If not, see <http://www.gnu.org/licenses/>. 19 */ 20 21 #include "qemu/osdep.h" 22 #include "qapi/error.h" 23 #include "qemu/log.h" 24 #include "qemu/module.h" 25 #include "qemu/error-report.h" 26 #include "hw/sysbus.h" 27 #include "hw/pci/msi.h" 28 #include "hw/qdev-properties.h" 29 #include "hw/intc/sifive_plic.h" 30 #include "target/riscv/cpu.h" 31 #include "migration/vmstate.h" 32 #include "hw/irq.h" 33 #include "sysemu/kvm.h" 34 35 static bool addr_between(uint32_t addr, uint32_t base, uint32_t num) 36 { 37 return addr >= base && addr - base < num; 38 } 39 40 static PLICMode char_to_mode(char c) 41 { 42 switch (c) { 43 case 'U': return PLICMode_U; 44 case 'S': return PLICMode_S; 45 case 'M': return PLICMode_M; 46 default: 47 error_report("plic: invalid mode '%c'", c); 48 exit(1); 49 } 50 } 51 52 static uint32_t atomic_set_masked(uint32_t *a, uint32_t mask, uint32_t value) 53 { 54 uint32_t old, new, cmp = qatomic_read(a); 55 56 do { 57 old = cmp; 58 new = (old & ~mask) | (value & mask); 59 cmp = qatomic_cmpxchg(a, old, new); 60 } while (old != cmp); 61 62 return old; 63 } 64 65 static void sifive_plic_set_pending(SiFivePLICState *plic, int irq, bool level) 66 { 67 atomic_set_masked(&plic->pending[irq >> 5], 1 << (irq & 31), -!!level); 68 } 69 70 static void sifive_plic_set_claimed(SiFivePLICState *plic, int irq, bool level) 71 { 72 atomic_set_masked(&plic->claimed[irq >> 5], 1 << (irq & 31), -!!level); 73 } 74 75 static uint32_t sifive_plic_claimed(SiFivePLICState *plic, uint32_t addrid) 76 { 77 uint32_t max_irq = 0; 78 uint32_t max_prio = plic->target_priority[addrid]; 79 int i, j; 80 int num_irq_in_word = 32; 81 82 for (i = 0; i < plic->bitfield_words; i++) { 83 uint32_t pending_enabled_not_claimed = 84 (plic->pending[i] & ~plic->claimed[i]) & 85 plic->enable[addrid * plic->bitfield_words + i]; 86 87 if (!pending_enabled_not_claimed) { 88 continue; 89 } 90 91 if (i == (plic->bitfield_words - 1)) { 92 /* 93 * If plic->num_sources is not multiple of 32, num-of-irq in last 94 * word is not 32. Compute the num-of-irq of last word to avoid 95 * out-of-bound access of source_priority array. 96 */ 97 num_irq_in_word = plic->num_sources - ((plic->bitfield_words - 1) << 5); 98 } 99 100 for (j = 0; j < num_irq_in_word; j++) { 101 int irq = (i << 5) + j; 102 uint32_t prio = plic->source_priority[irq]; 103 int enabled = pending_enabled_not_claimed & (1 << j); 104 105 if (enabled && prio > max_prio) { 106 max_irq = irq; 107 max_prio = prio; 108 } 109 } 110 } 111 112 return max_irq; 113 } 114 115 static void sifive_plic_update(SiFivePLICState *plic) 116 { 117 int addrid; 118 119 /* raise irq on harts where this irq is enabled */ 120 for (addrid = 0; addrid < plic->num_addrs; addrid++) { 121 uint32_t hartid = plic->addr_config[addrid].hartid; 122 PLICMode mode = plic->addr_config[addrid].mode; 123 bool level = !!sifive_plic_claimed(plic, addrid); 124 125 switch (mode) { 126 case PLICMode_M: 127 qemu_set_irq(plic->m_external_irqs[hartid - plic->hartid_base], level); 128 break; 129 case PLICMode_S: 130 qemu_set_irq(plic->s_external_irqs[hartid - plic->hartid_base], level); 131 break; 132 default: 133 break; 134 } 135 } 136 } 137 138 static uint64_t sifive_plic_read(void *opaque, hwaddr addr, unsigned size) 139 { 140 SiFivePLICState *plic = opaque; 141 142 if (addr_between(addr, plic->priority_base, plic->num_sources << 2)) { 143 uint32_t irq = ((addr - plic->priority_base) >> 2) + 1; 144 145 return plic->source_priority[irq]; 146 } else if (addr_between(addr, plic->pending_base, plic->num_sources >> 3)) { 147 uint32_t word = (addr - plic->pending_base) >> 2; 148 149 return plic->pending[word]; 150 } else if (addr_between(addr, plic->enable_base, 151 plic->num_addrs * plic->enable_stride)) { 152 uint32_t addrid = (addr - plic->enable_base) / plic->enable_stride; 153 uint32_t wordid = (addr & (plic->enable_stride - 1)) >> 2; 154 155 if (wordid < plic->bitfield_words) { 156 return plic->enable[addrid * plic->bitfield_words + wordid]; 157 } 158 } else if (addr_between(addr, plic->context_base, 159 plic->num_addrs * plic->context_stride)) { 160 uint32_t addrid = (addr - plic->context_base) / plic->context_stride; 161 uint32_t contextid = (addr & (plic->context_stride - 1)); 162 163 if (contextid == 0) { 164 return plic->target_priority[addrid]; 165 } else if (contextid == 4) { 166 uint32_t max_irq = sifive_plic_claimed(plic, addrid); 167 168 if (max_irq) { 169 sifive_plic_set_pending(plic, max_irq, false); 170 sifive_plic_set_claimed(plic, max_irq, true); 171 } 172 173 sifive_plic_update(plic); 174 return max_irq; 175 } 176 } 177 178 qemu_log_mask(LOG_GUEST_ERROR, 179 "%s: Invalid register read 0x%" HWADDR_PRIx "\n", 180 __func__, addr); 181 return 0; 182 } 183 184 static void sifive_plic_write(void *opaque, hwaddr addr, uint64_t value, 185 unsigned size) 186 { 187 SiFivePLICState *plic = opaque; 188 189 if (addr_between(addr, plic->priority_base, plic->num_sources << 2)) { 190 uint32_t irq = ((addr - plic->priority_base) >> 2) + 1; 191 192 if (((plic->num_priorities + 1) & plic->num_priorities) == 0) { 193 /* 194 * if "num_priorities + 1" is power-of-2, make each register bit of 195 * interrupt priority WARL (Write-Any-Read-Legal). Just filter 196 * out the access to unsupported priority bits. 197 */ 198 plic->source_priority[irq] = value % (plic->num_priorities + 1); 199 sifive_plic_update(plic); 200 } else if (value <= plic->num_priorities) { 201 plic->source_priority[irq] = value; 202 sifive_plic_update(plic); 203 } 204 } else if (addr_between(addr, plic->pending_base, 205 plic->num_sources >> 3)) { 206 qemu_log_mask(LOG_GUEST_ERROR, 207 "%s: invalid pending write: 0x%" HWADDR_PRIx "", 208 __func__, addr); 209 } else if (addr_between(addr, plic->enable_base, 210 plic->num_addrs * plic->enable_stride)) { 211 uint32_t addrid = (addr - plic->enable_base) / plic->enable_stride; 212 uint32_t wordid = (addr & (plic->enable_stride - 1)) >> 2; 213 214 if (wordid < plic->bitfield_words) { 215 plic->enable[addrid * plic->bitfield_words + wordid] = value; 216 } else { 217 qemu_log_mask(LOG_GUEST_ERROR, 218 "%s: Invalid enable write 0x%" HWADDR_PRIx "\n", 219 __func__, addr); 220 } 221 } else if (addr_between(addr, plic->context_base, 222 plic->num_addrs * plic->context_stride)) { 223 uint32_t addrid = (addr - plic->context_base) / plic->context_stride; 224 uint32_t contextid = (addr & (plic->context_stride - 1)); 225 226 if (contextid == 0) { 227 if (((plic->num_priorities + 1) & plic->num_priorities) == 0) { 228 /* 229 * if "num_priorities + 1" is power-of-2, each register bit of 230 * interrupt priority is WARL (Write-Any-Read-Legal). Just 231 * filter out the access to unsupported priority bits. 232 */ 233 plic->target_priority[addrid] = value % 234 (plic->num_priorities + 1); 235 sifive_plic_update(plic); 236 } else if (value <= plic->num_priorities) { 237 plic->target_priority[addrid] = value; 238 sifive_plic_update(plic); 239 } 240 } else if (contextid == 4) { 241 if (value < plic->num_sources) { 242 sifive_plic_set_claimed(plic, value, false); 243 sifive_plic_update(plic); 244 } 245 } else { 246 qemu_log_mask(LOG_GUEST_ERROR, 247 "%s: Invalid context write 0x%" HWADDR_PRIx "\n", 248 __func__, addr); 249 } 250 } else { 251 qemu_log_mask(LOG_GUEST_ERROR, 252 "%s: Invalid register write 0x%" HWADDR_PRIx "\n", 253 __func__, addr); 254 } 255 } 256 257 static const MemoryRegionOps sifive_plic_ops = { 258 .read = sifive_plic_read, 259 .write = sifive_plic_write, 260 .endianness = DEVICE_LITTLE_ENDIAN, 261 .valid = { 262 .min_access_size = 4, 263 .max_access_size = 4 264 } 265 }; 266 267 static void sifive_plic_reset(DeviceState *dev) 268 { 269 SiFivePLICState *s = SIFIVE_PLIC(dev); 270 int i; 271 272 memset(s->source_priority, 0, sizeof(uint32_t) * s->num_sources); 273 memset(s->target_priority, 0, sizeof(uint32_t) * s->num_addrs); 274 memset(s->pending, 0, sizeof(uint32_t) * s->bitfield_words); 275 memset(s->claimed, 0, sizeof(uint32_t) * s->bitfield_words); 276 memset(s->enable, 0, sizeof(uint32_t) * s->num_enables); 277 278 for (i = 0; i < s->num_harts; i++) { 279 qemu_set_irq(s->m_external_irqs[i], 0); 280 qemu_set_irq(s->s_external_irqs[i], 0); 281 } 282 } 283 284 /* 285 * parse PLIC hart/mode address offset config 286 * 287 * "M" 1 hart with M mode 288 * "MS,MS" 2 harts, 0-1 with M and S mode 289 * "M,MS,MS,MS,MS" 5 harts, 0 with M mode, 1-5 with M and S mode 290 */ 291 static void parse_hart_config(SiFivePLICState *plic) 292 { 293 int addrid, hartid, modes; 294 const char *p; 295 char c; 296 297 /* count and validate hart/mode combinations */ 298 addrid = 0, hartid = 0, modes = 0; 299 p = plic->hart_config; 300 while ((c = *p++)) { 301 if (c == ',') { 302 addrid += ctpop8(modes); 303 modes = 0; 304 hartid++; 305 } else { 306 int m = 1 << char_to_mode(c); 307 if (modes == (modes | m)) { 308 error_report("plic: duplicate mode '%c' in config: %s", 309 c, plic->hart_config); 310 exit(1); 311 } 312 modes |= m; 313 } 314 } 315 if (modes) { 316 addrid += ctpop8(modes); 317 } 318 hartid++; 319 320 plic->num_addrs = addrid; 321 plic->num_harts = hartid; 322 323 /* store hart/mode combinations */ 324 plic->addr_config = g_new(PLICAddr, plic->num_addrs); 325 addrid = 0, hartid = plic->hartid_base; 326 p = plic->hart_config; 327 while ((c = *p++)) { 328 if (c == ',') { 329 hartid++; 330 } else { 331 plic->addr_config[addrid].addrid = addrid; 332 plic->addr_config[addrid].hartid = hartid; 333 plic->addr_config[addrid].mode = char_to_mode(c); 334 addrid++; 335 } 336 } 337 } 338 339 static void sifive_plic_irq_request(void *opaque, int irq, int level) 340 { 341 SiFivePLICState *s = opaque; 342 343 sifive_plic_set_pending(s, irq, level > 0); 344 sifive_plic_update(s); 345 } 346 347 static void sifive_plic_realize(DeviceState *dev, Error **errp) 348 { 349 SiFivePLICState *s = SIFIVE_PLIC(dev); 350 int i; 351 352 memory_region_init_io(&s->mmio, OBJECT(dev), &sifive_plic_ops, s, 353 TYPE_SIFIVE_PLIC, s->aperture_size); 354 sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->mmio); 355 356 parse_hart_config(s); 357 358 s->bitfield_words = (s->num_sources + 31) >> 5; 359 s->num_enables = s->bitfield_words * s->num_addrs; 360 s->source_priority = g_new0(uint32_t, s->num_sources); 361 s->target_priority = g_new(uint32_t, s->num_addrs); 362 s->pending = g_new0(uint32_t, s->bitfield_words); 363 s->claimed = g_new0(uint32_t, s->bitfield_words); 364 s->enable = g_new0(uint32_t, s->num_enables); 365 366 qdev_init_gpio_in(dev, sifive_plic_irq_request, s->num_sources); 367 368 s->s_external_irqs = g_malloc(sizeof(qemu_irq) * s->num_harts); 369 qdev_init_gpio_out(dev, s->s_external_irqs, s->num_harts); 370 371 s->m_external_irqs = g_malloc(sizeof(qemu_irq) * s->num_harts); 372 qdev_init_gpio_out(dev, s->m_external_irqs, s->num_harts); 373 374 /* We can't allow the supervisor to control SEIP as this would allow the 375 * supervisor to clear a pending external interrupt which will result in 376 * lost a interrupt in the case a PLIC is attached. The SEIP bit must be 377 * hardware controlled when a PLIC is attached. 378 */ 379 for (i = 0; i < s->num_harts; i++) { 380 RISCVCPU *cpu = RISCV_CPU(qemu_get_cpu(s->hartid_base + i)); 381 if (riscv_cpu_claim_interrupts(cpu, MIP_SEIP) < 0) { 382 error_report("SEIP already claimed"); 383 exit(1); 384 } 385 } 386 387 msi_nonbroken = true; 388 } 389 390 static const VMStateDescription vmstate_sifive_plic = { 391 .name = "riscv_sifive_plic", 392 .version_id = 1, 393 .minimum_version_id = 1, 394 .fields = (VMStateField[]) { 395 VMSTATE_VARRAY_UINT32(source_priority, SiFivePLICState, 396 num_sources, 0, 397 vmstate_info_uint32, uint32_t), 398 VMSTATE_VARRAY_UINT32(target_priority, SiFivePLICState, 399 num_addrs, 0, 400 vmstate_info_uint32, uint32_t), 401 VMSTATE_VARRAY_UINT32(pending, SiFivePLICState, bitfield_words, 0, 402 vmstate_info_uint32, uint32_t), 403 VMSTATE_VARRAY_UINT32(claimed, SiFivePLICState, bitfield_words, 0, 404 vmstate_info_uint32, uint32_t), 405 VMSTATE_VARRAY_UINT32(enable, SiFivePLICState, num_enables, 0, 406 vmstate_info_uint32, uint32_t), 407 VMSTATE_END_OF_LIST() 408 } 409 }; 410 411 static Property sifive_plic_properties[] = { 412 DEFINE_PROP_STRING("hart-config", SiFivePLICState, hart_config), 413 DEFINE_PROP_UINT32("hartid-base", SiFivePLICState, hartid_base, 0), 414 DEFINE_PROP_UINT32("num-sources", SiFivePLICState, num_sources, 0), 415 DEFINE_PROP_UINT32("num-priorities", SiFivePLICState, num_priorities, 0), 416 DEFINE_PROP_UINT32("priority-base", SiFivePLICState, priority_base, 0), 417 DEFINE_PROP_UINT32("pending-base", SiFivePLICState, pending_base, 0), 418 DEFINE_PROP_UINT32("enable-base", SiFivePLICState, enable_base, 0), 419 DEFINE_PROP_UINT32("enable-stride", SiFivePLICState, enable_stride, 0), 420 DEFINE_PROP_UINT32("context-base", SiFivePLICState, context_base, 0), 421 DEFINE_PROP_UINT32("context-stride", SiFivePLICState, context_stride, 0), 422 DEFINE_PROP_UINT32("aperture-size", SiFivePLICState, aperture_size, 0), 423 DEFINE_PROP_END_OF_LIST(), 424 }; 425 426 static void sifive_plic_class_init(ObjectClass *klass, void *data) 427 { 428 DeviceClass *dc = DEVICE_CLASS(klass); 429 430 dc->reset = sifive_plic_reset; 431 device_class_set_props(dc, sifive_plic_properties); 432 dc->realize = sifive_plic_realize; 433 dc->vmsd = &vmstate_sifive_plic; 434 } 435 436 static const TypeInfo sifive_plic_info = { 437 .name = TYPE_SIFIVE_PLIC, 438 .parent = TYPE_SYS_BUS_DEVICE, 439 .instance_size = sizeof(SiFivePLICState), 440 .class_init = sifive_plic_class_init, 441 }; 442 443 static void sifive_plic_register_types(void) 444 { 445 type_register_static(&sifive_plic_info); 446 } 447 448 type_init(sifive_plic_register_types) 449 450 /* 451 * Create PLIC device. 452 */ 453 DeviceState *sifive_plic_create(hwaddr addr, char *hart_config, 454 uint32_t num_harts, 455 uint32_t hartid_base, uint32_t num_sources, 456 uint32_t num_priorities, uint32_t priority_base, 457 uint32_t pending_base, uint32_t enable_base, 458 uint32_t enable_stride, uint32_t context_base, 459 uint32_t context_stride, uint32_t aperture_size) 460 { 461 DeviceState *dev = qdev_new(TYPE_SIFIVE_PLIC); 462 int i; 463 SiFivePLICState *plic; 464 465 assert(enable_stride == (enable_stride & -enable_stride)); 466 assert(context_stride == (context_stride & -context_stride)); 467 qdev_prop_set_string(dev, "hart-config", hart_config); 468 qdev_prop_set_uint32(dev, "hartid-base", hartid_base); 469 qdev_prop_set_uint32(dev, "num-sources", num_sources); 470 qdev_prop_set_uint32(dev, "num-priorities", num_priorities); 471 qdev_prop_set_uint32(dev, "priority-base", priority_base); 472 qdev_prop_set_uint32(dev, "pending-base", pending_base); 473 qdev_prop_set_uint32(dev, "enable-base", enable_base); 474 qdev_prop_set_uint32(dev, "enable-stride", enable_stride); 475 qdev_prop_set_uint32(dev, "context-base", context_base); 476 qdev_prop_set_uint32(dev, "context-stride", context_stride); 477 qdev_prop_set_uint32(dev, "aperture-size", aperture_size); 478 sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 479 sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, addr); 480 481 plic = SIFIVE_PLIC(dev); 482 483 for (i = 0; i < plic->num_addrs; i++) { 484 int cpu_num = plic->addr_config[i].hartid; 485 CPUState *cpu = qemu_get_cpu(cpu_num); 486 487 if (plic->addr_config[i].mode == PLICMode_M) { 488 qdev_connect_gpio_out(dev, cpu_num - hartid_base + num_harts, 489 qdev_get_gpio_in(DEVICE(cpu), IRQ_M_EXT)); 490 } 491 if (plic->addr_config[i].mode == PLICMode_S) { 492 qdev_connect_gpio_out(dev, cpu_num - hartid_base, 493 qdev_get_gpio_in(DEVICE(cpu), IRQ_S_EXT)); 494 } 495 } 496 497 return dev; 498 } 499