xref: /qemu/hw/intc/sifive_plic.c (revision 54f218363052be210e77d2ada8c0c1e51b3ad6cd)
11e24429eSMichael Clark /*
21e24429eSMichael Clark  * SiFive PLIC (Platform Level Interrupt Controller)
31e24429eSMichael Clark  *
41e24429eSMichael Clark  * Copyright (c) 2017 SiFive, Inc.
51e24429eSMichael Clark  *
61e24429eSMichael Clark  * This provides a parameterizable interrupt controller based on SiFive's PLIC.
71e24429eSMichael Clark  *
81e24429eSMichael Clark  * This program is free software; you can redistribute it and/or modify it
91e24429eSMichael Clark  * under the terms and conditions of the GNU General Public License,
101e24429eSMichael Clark  * version 2 or later, as published by the Free Software Foundation.
111e24429eSMichael Clark  *
121e24429eSMichael Clark  * This program is distributed in the hope it will be useful, but WITHOUT
131e24429eSMichael Clark  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
141e24429eSMichael Clark  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
151e24429eSMichael Clark  * more details.
161e24429eSMichael Clark  *
171e24429eSMichael Clark  * You should have received a copy of the GNU General Public License along with
181e24429eSMichael Clark  * this program.  If not, see <http://www.gnu.org/licenses/>.
191e24429eSMichael Clark  */
201e24429eSMichael Clark 
211e24429eSMichael Clark #include "qemu/osdep.h"
223e80f690SMarkus Armbruster #include "qapi/error.h"
231e24429eSMichael Clark #include "qemu/log.h"
240b8fa32fSMarkus Armbruster #include "qemu/module.h"
251e24429eSMichael Clark #include "qemu/error-report.h"
261e24429eSMichael Clark #include "hw/sysbus.h"
274f5604c4SAlistair Francis #include "hw/pci/msi.h"
28a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
2984fcf3c1SBin Meng #include "hw/intc/sifive_plic.h"
301e24429eSMichael Clark #include "target/riscv/cpu.h"
31dbd3ec54SYifei Jiang #include "migration/vmstate.h"
32f436ecc3SAlistair Francis #include "hw/irq.h"
33ad40be27SYifei Jiang #include "sysemu/kvm.h"
341e24429eSMichael Clark 
35fb926d57SAlistair Francis static bool addr_between(uint32_t addr, uint32_t base, uint32_t num)
36fb926d57SAlistair Francis {
37fb926d57SAlistair Francis     return addr >= base && addr - base < num;
38fb926d57SAlistair Francis }
39fb926d57SAlistair Francis 
401e24429eSMichael Clark static PLICMode char_to_mode(char c)
411e24429eSMichael Clark {
421e24429eSMichael Clark     switch (c) {
431e24429eSMichael Clark     case 'U': return PLICMode_U;
441e24429eSMichael Clark     case 'S': return PLICMode_S;
451e24429eSMichael Clark     case 'H': return PLICMode_H;
461e24429eSMichael Clark     case 'M': return PLICMode_M;
471e24429eSMichael Clark     default:
481e24429eSMichael Clark         error_report("plic: invalid mode '%c'", c);
491e24429eSMichael Clark         exit(1);
501e24429eSMichael Clark     }
511e24429eSMichael Clark }
521e24429eSMichael Clark 
53d78940ecSMichael Clark static uint32_t atomic_set_masked(uint32_t *a, uint32_t mask, uint32_t value)
541e24429eSMichael Clark {
55d73415a3SStefan Hajnoczi     uint32_t old, new, cmp = qatomic_read(a);
56d78940ecSMichael Clark 
57d78940ecSMichael Clark     do {
58d78940ecSMichael Clark         old = cmp;
59d78940ecSMichael Clark         new = (old & ~mask) | (value & mask);
60d73415a3SStefan Hajnoczi         cmp = qatomic_cmpxchg(a, old, new);
61d78940ecSMichael Clark     } while (old != cmp);
62d78940ecSMichael Clark 
63d78940ecSMichael Clark     return old;
641e24429eSMichael Clark }
651e24429eSMichael Clark 
66d78940ecSMichael Clark static void sifive_plic_set_pending(SiFivePLICState *plic, int irq, bool level)
671e24429eSMichael Clark {
68d78940ecSMichael Clark     atomic_set_masked(&plic->pending[irq >> 5], 1 << (irq & 31), -!!level);
691e24429eSMichael Clark }
701e24429eSMichael Clark 
71d78940ecSMichael Clark static void sifive_plic_set_claimed(SiFivePLICState *plic, int irq, bool level)
721e24429eSMichael Clark {
73d78940ecSMichael Clark     atomic_set_masked(&plic->claimed[irq >> 5], 1 << (irq & 31), -!!level);
74d78940ecSMichael Clark }
75d78940ecSMichael Clark 
7641bcc44aSAlistair Francis static uint32_t sifive_plic_claimed(SiFivePLICState *plic, uint32_t addrid)
77d78940ecSMichael Clark {
7841bcc44aSAlistair Francis     uint32_t max_irq = 0;
7941bcc44aSAlistair Francis     uint32_t max_prio = plic->target_priority[addrid];
80d78940ecSMichael Clark     int i, j;
8141bcc44aSAlistair Francis 
821e24429eSMichael Clark     for (i = 0; i < plic->bitfield_words; i++) {
831e24429eSMichael Clark         uint32_t pending_enabled_not_claimed =
841e24429eSMichael Clark                         (plic->pending[i] & ~plic->claimed[i]) &
851e24429eSMichael Clark                             plic->enable[addrid * plic->bitfield_words + i];
8641bcc44aSAlistair Francis 
871e24429eSMichael Clark         if (!pending_enabled_not_claimed) {
881e24429eSMichael Clark             continue;
891e24429eSMichael Clark         }
9041bcc44aSAlistair Francis 
911e24429eSMichael Clark         for (j = 0; j < 32; j++) {
921e24429eSMichael Clark             int irq = (i << 5) + j;
931e24429eSMichael Clark             uint32_t prio = plic->source_priority[irq];
941e24429eSMichael Clark             int enabled = pending_enabled_not_claimed & (1 << j);
9541bcc44aSAlistair Francis 
9641bcc44aSAlistair Francis             if (enabled && prio > max_prio) {
9741bcc44aSAlistair Francis                 max_irq = irq;
9841bcc44aSAlistair Francis                 max_prio = prio;
991e24429eSMichael Clark             }
1001e24429eSMichael Clark         }
1011e24429eSMichael Clark     }
10241bcc44aSAlistair Francis 
10341bcc44aSAlistair Francis     return max_irq;
1041e24429eSMichael Clark }
1051e24429eSMichael Clark 
1061e24429eSMichael Clark static void sifive_plic_update(SiFivePLICState *plic)
1071e24429eSMichael Clark {
1081e24429eSMichael Clark     int addrid;
1091e24429eSMichael Clark 
1101e24429eSMichael Clark     /* raise irq on harts where this irq is enabled */
1111e24429eSMichael Clark     for (addrid = 0; addrid < plic->num_addrs; addrid++) {
1121e24429eSMichael Clark         uint32_t hartid = plic->addr_config[addrid].hartid;
1131e24429eSMichael Clark         PLICMode mode = plic->addr_config[addrid].mode;
11441bcc44aSAlistair Francis         bool level = !!sifive_plic_claimed(plic, addrid);
115f436ecc3SAlistair Francis 
1161e24429eSMichael Clark         switch (mode) {
1171e24429eSMichael Clark         case PLICMode_M:
118f436ecc3SAlistair Francis             qemu_set_irq(plic->m_external_irqs[hartid - plic->hartid_base], level);
1191e24429eSMichael Clark             break;
1201e24429eSMichael Clark         case PLICMode_S:
121f436ecc3SAlistair Francis             qemu_set_irq(plic->s_external_irqs[hartid - plic->hartid_base], level);
1221e24429eSMichael Clark             break;
1231e24429eSMichael Clark         default:
1241e24429eSMichael Clark             break;
1251e24429eSMichael Clark         }
1261e24429eSMichael Clark     }
1271e24429eSMichael Clark }
1281e24429eSMichael Clark 
1291e24429eSMichael Clark static uint64_t sifive_plic_read(void *opaque, hwaddr addr, unsigned size)
1301e24429eSMichael Clark {
1311e24429eSMichael Clark     SiFivePLICState *plic = opaque;
1321e24429eSMichael Clark 
133b79e1c76SAlistair Francis     if (addr_between(addr, plic->priority_base, plic->num_sources << 2)) {
1340feb4a71SAlistair Francis         uint32_t irq = ((addr - plic->priority_base) >> 2) + 1;
135b79e1c76SAlistair Francis 
1361e24429eSMichael Clark         return plic->source_priority[irq];
137b79e1c76SAlistair Francis     } else if (addr_between(addr, plic->pending_base, plic->num_sources >> 3)) {
138e41848e5SMichael Clark         uint32_t word = (addr - plic->pending_base) >> 2;
139b79e1c76SAlistair Francis 
1401e24429eSMichael Clark         return plic->pending[word];
141b79e1c76SAlistair Francis     } else if (addr_between(addr, plic->enable_base,
142b79e1c76SAlistair Francis                             plic->num_addrs * plic->enable_stride)) {
1431e24429eSMichael Clark         uint32_t addrid = (addr - plic->enable_base) / plic->enable_stride;
1441e24429eSMichael Clark         uint32_t wordid = (addr & (plic->enable_stride - 1)) >> 2;
145b79e1c76SAlistair Francis 
1461e24429eSMichael Clark         if (wordid < plic->bitfield_words) {
1471e24429eSMichael Clark             return plic->enable[addrid * plic->bitfield_words + wordid];
1481e24429eSMichael Clark         }
149b79e1c76SAlistair Francis     } else if (addr_between(addr, plic->context_base,
150b79e1c76SAlistair Francis                             plic->num_addrs * plic->context_stride)) {
1511e24429eSMichael Clark         uint32_t addrid = (addr - plic->context_base) / plic->context_stride;
1521e24429eSMichael Clark         uint32_t contextid = (addr & (plic->context_stride - 1));
153b79e1c76SAlistair Francis 
1541e24429eSMichael Clark         if (contextid == 0) {
1551e24429eSMichael Clark             return plic->target_priority[addrid];
1561e24429eSMichael Clark         } else if (contextid == 4) {
15741bcc44aSAlistair Francis             uint32_t max_irq = sifive_plic_claimed(plic, addrid);
15841bcc44aSAlistair Francis 
15941bcc44aSAlistair Francis             if (max_irq) {
16041bcc44aSAlistair Francis                 sifive_plic_set_pending(plic, max_irq, false);
16141bcc44aSAlistair Francis                 sifive_plic_set_claimed(plic, max_irq, true);
16241bcc44aSAlistair Francis             }
163b79e1c76SAlistair Francis 
16455765822SJessica Clarke             sifive_plic_update(plic);
16541bcc44aSAlistair Francis             return max_irq;
1661e24429eSMichael Clark         }
1671e24429eSMichael Clark     }
1681e24429eSMichael Clark 
16979bcac25SAlistair Francis     qemu_log_mask(LOG_GUEST_ERROR,
17079bcac25SAlistair Francis                   "%s: Invalid register read 0x%" HWADDR_PRIx "\n",
17179bcac25SAlistair Francis                   __func__, addr);
1721e24429eSMichael Clark     return 0;
1731e24429eSMichael Clark }
1741e24429eSMichael Clark 
1751e24429eSMichael Clark static void sifive_plic_write(void *opaque, hwaddr addr, uint64_t value,
1761e24429eSMichael Clark         unsigned size)
1771e24429eSMichael Clark {
1781e24429eSMichael Clark     SiFivePLICState *plic = opaque;
1791e24429eSMichael Clark 
180fb926d57SAlistair Francis     if (addr_between(addr, plic->priority_base, plic->num_sources << 2)) {
1810feb4a71SAlistair Francis         uint32_t irq = ((addr - plic->priority_base) >> 2) + 1;
182fb926d57SAlistair Francis 
1831e24429eSMichael Clark         plic->source_priority[irq] = value & 7;
18455765822SJessica Clarke         sifive_plic_update(plic);
185fb926d57SAlistair Francis     } else if (addr_between(addr, plic->pending_base,
186fb926d57SAlistair Francis                             plic->num_sources >> 3)) {
18779bcac25SAlistair Francis         qemu_log_mask(LOG_GUEST_ERROR,
18879bcac25SAlistair Francis                       "%s: invalid pending write: 0x%" HWADDR_PRIx "",
18979bcac25SAlistair Francis                       __func__, addr);
190fb926d57SAlistair Francis     } else if (addr_between(addr, plic->enable_base,
191fb926d57SAlistair Francis                             plic->num_addrs * plic->enable_stride)) {
1921e24429eSMichael Clark         uint32_t addrid = (addr - plic->enable_base) / plic->enable_stride;
1931e24429eSMichael Clark         uint32_t wordid = (addr & (plic->enable_stride - 1)) >> 2;
194fb926d57SAlistair Francis 
1951e24429eSMichael Clark         if (wordid < plic->bitfield_words) {
1961e24429eSMichael Clark             plic->enable[addrid * plic->bitfield_words + wordid] = value;
197fb926d57SAlistair Francis         } else {
198fb926d57SAlistair Francis             qemu_log_mask(LOG_GUEST_ERROR,
199fb926d57SAlistair Francis                           "%s: Invalid enable write 0x%" HWADDR_PRIx "\n",
200fb926d57SAlistair Francis                           __func__, addr);
2011e24429eSMichael Clark         }
202fb926d57SAlistair Francis     } else if (addr_between(addr, plic->context_base,
203fb926d57SAlistair Francis                             plic->num_addrs * plic->context_stride)) {
2041e24429eSMichael Clark         uint32_t addrid = (addr - plic->context_base) / plic->context_stride;
2051e24429eSMichael Clark         uint32_t contextid = (addr & (plic->context_stride - 1));
206fb926d57SAlistair Francis 
2071e24429eSMichael Clark         if (contextid == 0) {
2081e24429eSMichael Clark             if (value <= plic->num_priorities) {
2091e24429eSMichael Clark                 plic->target_priority[addrid] = value;
2101e24429eSMichael Clark                 sifive_plic_update(plic);
2111e24429eSMichael Clark             }
2121e24429eSMichael Clark         } else if (contextid == 4) {
2131e24429eSMichael Clark             if (value < plic->num_sources) {
2141e24429eSMichael Clark                 sifive_plic_set_claimed(plic, value, false);
2151e24429eSMichael Clark                 sifive_plic_update(plic);
2161e24429eSMichael Clark             }
217fb926d57SAlistair Francis         } else {
218fb926d57SAlistair Francis             qemu_log_mask(LOG_GUEST_ERROR,
219fb926d57SAlistair Francis                           "%s: Invalid context write 0x%" HWADDR_PRIx "\n",
220fb926d57SAlistair Francis                           __func__, addr);
2211e24429eSMichael Clark         }
222fb926d57SAlistair Francis     } else {
22379bcac25SAlistair Francis         qemu_log_mask(LOG_GUEST_ERROR,
22479bcac25SAlistair Francis                       "%s: Invalid register write 0x%" HWADDR_PRIx "\n",
22579bcac25SAlistair Francis                       __func__, addr);
2261e24429eSMichael Clark     }
227fb926d57SAlistair Francis }
2281e24429eSMichael Clark 
2291e24429eSMichael Clark static const MemoryRegionOps sifive_plic_ops = {
2301e24429eSMichael Clark     .read = sifive_plic_read,
2311e24429eSMichael Clark     .write = sifive_plic_write,
2321e24429eSMichael Clark     .endianness = DEVICE_LITTLE_ENDIAN,
2331e24429eSMichael Clark     .valid = {
2341e24429eSMichael Clark         .min_access_size = 4,
2351e24429eSMichael Clark         .max_access_size = 4
2361e24429eSMichael Clark     }
2371e24429eSMichael Clark };
2381e24429eSMichael Clark 
23983b92b8eSAlistair Francis static void sifive_plic_reset(DeviceState *dev)
24083b92b8eSAlistair Francis {
24183b92b8eSAlistair Francis     SiFivePLICState *s = SIFIVE_PLIC(dev);
24283b92b8eSAlistair Francis     int i;
24383b92b8eSAlistair Francis 
24483b92b8eSAlistair Francis     memset(s->source_priority, 0, sizeof(uint32_t) * s->num_sources);
24583b92b8eSAlistair Francis     memset(s->target_priority, 0, sizeof(uint32_t) * s->num_addrs);
24683b92b8eSAlistair Francis     memset(s->pending, 0, sizeof(uint32_t) * s->bitfield_words);
24783b92b8eSAlistair Francis     memset(s->claimed, 0, sizeof(uint32_t) * s->bitfield_words);
24883b92b8eSAlistair Francis     memset(s->enable, 0, sizeof(uint32_t) * s->num_enables);
24983b92b8eSAlistair Francis 
25083b92b8eSAlistair Francis     for (i = 0; i < s->num_harts; i++) {
25183b92b8eSAlistair Francis         qemu_set_irq(s->m_external_irqs[i], 0);
25283b92b8eSAlistair Francis         qemu_set_irq(s->s_external_irqs[i], 0);
25383b92b8eSAlistair Francis     }
25483b92b8eSAlistair Francis }
25583b92b8eSAlistair Francis 
2561e24429eSMichael Clark /*
2571e24429eSMichael Clark  * parse PLIC hart/mode address offset config
2581e24429eSMichael Clark  *
2591e24429eSMichael Clark  * "M"              1 hart with M mode
2601e24429eSMichael Clark  * "MS,MS"          2 harts, 0-1 with M and S mode
2611e24429eSMichael Clark  * "M,MS,MS,MS,MS"  5 harts, 0 with M mode, 1-5 with M and S mode
2621e24429eSMichael Clark  */
2631e24429eSMichael Clark static void parse_hart_config(SiFivePLICState *plic)
2641e24429eSMichael Clark {
2651e24429eSMichael Clark     int addrid, hartid, modes;
2661e24429eSMichael Clark     const char *p;
2671e24429eSMichael Clark     char c;
2681e24429eSMichael Clark 
2691e24429eSMichael Clark     /* count and validate hart/mode combinations */
2701e24429eSMichael Clark     addrid = 0, hartid = 0, modes = 0;
2711e24429eSMichael Clark     p = plic->hart_config;
2721e24429eSMichael Clark     while ((c = *p++)) {
2731e24429eSMichael Clark         if (c == ',') {
274244df421SMichael Clark             addrid += ctpop8(modes);
2751e24429eSMichael Clark             modes = 0;
2761e24429eSMichael Clark             hartid++;
2771e24429eSMichael Clark         } else {
2781e24429eSMichael Clark             int m = 1 << char_to_mode(c);
2791e24429eSMichael Clark             if (modes == (modes | m)) {
2801e24429eSMichael Clark                 error_report("plic: duplicate mode '%c' in config: %s",
2811e24429eSMichael Clark                              c, plic->hart_config);
2821e24429eSMichael Clark                 exit(1);
2831e24429eSMichael Clark             }
2841e24429eSMichael Clark             modes |= m;
2851e24429eSMichael Clark         }
2861e24429eSMichael Clark     }
2871e24429eSMichael Clark     if (modes) {
288244df421SMichael Clark         addrid += ctpop8(modes);
2891e24429eSMichael Clark     }
2901e24429eSMichael Clark     hartid++;
2911e24429eSMichael Clark 
2921e24429eSMichael Clark     plic->num_addrs = addrid;
293c9270e10SAnup Patel     plic->num_harts = hartid;
294c9270e10SAnup Patel 
295c9270e10SAnup Patel     /* store hart/mode combinations */
2961e24429eSMichael Clark     plic->addr_config = g_new(PLICAddr, plic->num_addrs);
297c9270e10SAnup Patel     addrid = 0, hartid = plic->hartid_base;
2981e24429eSMichael Clark     p = plic->hart_config;
2991e24429eSMichael Clark     while ((c = *p++)) {
3001e24429eSMichael Clark         if (c == ',') {
3011e24429eSMichael Clark             hartid++;
3021e24429eSMichael Clark         } else {
3031e24429eSMichael Clark             plic->addr_config[addrid].addrid = addrid;
3041e24429eSMichael Clark             plic->addr_config[addrid].hartid = hartid;
3051e24429eSMichael Clark             plic->addr_config[addrid].mode = char_to_mode(c);
3061e24429eSMichael Clark             addrid++;
3071e24429eSMichael Clark         }
3081e24429eSMichael Clark     }
3091e24429eSMichael Clark }
3101e24429eSMichael Clark 
3111e24429eSMichael Clark static void sifive_plic_irq_request(void *opaque, int irq, int level)
3121e24429eSMichael Clark {
3138d3dae16SAlistair Francis     SiFivePLICState *s = opaque;
3148d3dae16SAlistair Francis 
3158d3dae16SAlistair Francis     sifive_plic_set_pending(s, irq, level > 0);
3168d3dae16SAlistair Francis     sifive_plic_update(s);
3171e24429eSMichael Clark }
3181e24429eSMichael Clark 
3191e24429eSMichael Clark static void sifive_plic_realize(DeviceState *dev, Error **errp)
3201e24429eSMichael Clark {
321d680ff66SAlistair Francis     SiFivePLICState *s = SIFIVE_PLIC(dev);
322e3e7039cSMichael Clark     int i;
3231e24429eSMichael Clark 
324d680ff66SAlistair Francis     memory_region_init_io(&s->mmio, OBJECT(dev), &sifive_plic_ops, s,
325d680ff66SAlistair Francis                           TYPE_SIFIVE_PLIC, s->aperture_size);
326d680ff66SAlistair Francis     sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->mmio);
327e3e7039cSMichael Clark 
328d680ff66SAlistair Francis     parse_hart_config(s);
329f436ecc3SAlistair Francis 
330d680ff66SAlistair Francis     s->bitfield_words = (s->num_sources + 31) >> 5;
331d680ff66SAlistair Francis     s->num_enables = s->bitfield_words * s->num_addrs;
332d680ff66SAlistair Francis     s->source_priority = g_new0(uint32_t, s->num_sources);
333d680ff66SAlistair Francis     s->target_priority = g_new(uint32_t, s->num_addrs);
334d680ff66SAlistair Francis     s->pending = g_new0(uint32_t, s->bitfield_words);
335d680ff66SAlistair Francis     s->claimed = g_new0(uint32_t, s->bitfield_words);
336d680ff66SAlistair Francis     s->enable = g_new0(uint32_t, s->num_enables);
337d680ff66SAlistair Francis 
338d680ff66SAlistair Francis     qdev_init_gpio_in(dev, sifive_plic_irq_request, s->num_sources);
339d680ff66SAlistair Francis 
340d680ff66SAlistair Francis     s->s_external_irqs = g_malloc(sizeof(qemu_irq) * s->num_harts);
341d680ff66SAlistair Francis     qdev_init_gpio_out(dev, s->s_external_irqs, s->num_harts);
342d680ff66SAlistair Francis 
343d680ff66SAlistair Francis     s->m_external_irqs = g_malloc(sizeof(qemu_irq) * s->num_harts);
344d680ff66SAlistair Francis     qdev_init_gpio_out(dev, s->m_external_irqs, s->num_harts);
345f436ecc3SAlistair Francis 
346e3e7039cSMichael Clark     /* We can't allow the supervisor to control SEIP as this would allow the
347e3e7039cSMichael Clark      * supervisor to clear a pending external interrupt which will result in
348e3e7039cSMichael Clark      * lost a interrupt in the case a PLIC is attached. The SEIP bit must be
349e3e7039cSMichael Clark      * hardware controlled when a PLIC is attached.
350e3e7039cSMichael Clark      */
351d680ff66SAlistair Francis     for (i = 0; i < s->num_harts; i++) {
352d680ff66SAlistair Francis         RISCVCPU *cpu = RISCV_CPU(qemu_get_cpu(s->hartid_base + i));
353e3e7039cSMichael Clark         if (riscv_cpu_claim_interrupts(cpu, MIP_SEIP) < 0) {
354e3e7039cSMichael Clark             error_report("SEIP already claimed");
355e3e7039cSMichael Clark             exit(1);
356e3e7039cSMichael Clark         }
357e3e7039cSMichael Clark     }
35884bdc58cSPeter Maydell 
3594f5604c4SAlistair Francis     msi_nonbroken = true;
3601e24429eSMichael Clark }
3611e24429eSMichael Clark 
362dbd3ec54SYifei Jiang static const VMStateDescription vmstate_sifive_plic = {
363dbd3ec54SYifei Jiang     .name = "riscv_sifive_plic",
364dbd3ec54SYifei Jiang     .version_id = 1,
365dbd3ec54SYifei Jiang     .minimum_version_id = 1,
366dbd3ec54SYifei Jiang     .fields = (VMStateField[]) {
367dbd3ec54SYifei Jiang             VMSTATE_VARRAY_UINT32(source_priority, SiFivePLICState,
368dbd3ec54SYifei Jiang                                   num_sources, 0,
369dbd3ec54SYifei Jiang                                   vmstate_info_uint32, uint32_t),
370dbd3ec54SYifei Jiang             VMSTATE_VARRAY_UINT32(target_priority, SiFivePLICState,
371dbd3ec54SYifei Jiang                                   num_addrs, 0,
372dbd3ec54SYifei Jiang                                   vmstate_info_uint32, uint32_t),
373dbd3ec54SYifei Jiang             VMSTATE_VARRAY_UINT32(pending, SiFivePLICState, bitfield_words, 0,
374dbd3ec54SYifei Jiang                                   vmstate_info_uint32, uint32_t),
375dbd3ec54SYifei Jiang             VMSTATE_VARRAY_UINT32(claimed, SiFivePLICState, bitfield_words, 0,
376dbd3ec54SYifei Jiang                                   vmstate_info_uint32, uint32_t),
377dbd3ec54SYifei Jiang             VMSTATE_VARRAY_UINT32(enable, SiFivePLICState, num_enables, 0,
378dbd3ec54SYifei Jiang                                   vmstate_info_uint32, uint32_t),
379dbd3ec54SYifei Jiang             VMSTATE_END_OF_LIST()
380dbd3ec54SYifei Jiang         }
381dbd3ec54SYifei Jiang };
382dbd3ec54SYifei Jiang 
383d8c6590fSAlistair Francis static Property sifive_plic_properties[] = {
384d8c6590fSAlistair Francis     DEFINE_PROP_STRING("hart-config", SiFivePLICState, hart_config),
385d8c6590fSAlistair Francis     DEFINE_PROP_UINT32("hartid-base", SiFivePLICState, hartid_base, 0),
386d8c6590fSAlistair Francis     DEFINE_PROP_UINT32("num-sources", SiFivePLICState, num_sources, 0),
387d8c6590fSAlistair Francis     DEFINE_PROP_UINT32("num-priorities", SiFivePLICState, num_priorities, 0),
388d8c6590fSAlistair Francis     DEFINE_PROP_UINT32("priority-base", SiFivePLICState, priority_base, 0),
389d8c6590fSAlistair Francis     DEFINE_PROP_UINT32("pending-base", SiFivePLICState, pending_base, 0),
390d8c6590fSAlistair Francis     DEFINE_PROP_UINT32("enable-base", SiFivePLICState, enable_base, 0),
391d8c6590fSAlistair Francis     DEFINE_PROP_UINT32("enable-stride", SiFivePLICState, enable_stride, 0),
392d8c6590fSAlistair Francis     DEFINE_PROP_UINT32("context-base", SiFivePLICState, context_base, 0),
393d8c6590fSAlistair Francis     DEFINE_PROP_UINT32("context-stride", SiFivePLICState, context_stride, 0),
394d8c6590fSAlistair Francis     DEFINE_PROP_UINT32("aperture-size", SiFivePLICState, aperture_size, 0),
395d8c6590fSAlistair Francis     DEFINE_PROP_END_OF_LIST(),
396d8c6590fSAlistair Francis };
397d8c6590fSAlistair Francis 
3981e24429eSMichael Clark static void sifive_plic_class_init(ObjectClass *klass, void *data)
3991e24429eSMichael Clark {
4001e24429eSMichael Clark     DeviceClass *dc = DEVICE_CLASS(klass);
4011e24429eSMichael Clark 
40283b92b8eSAlistair Francis     dc->reset = sifive_plic_reset;
4034f67d30bSMarc-André Lureau     device_class_set_props(dc, sifive_plic_properties);
4041e24429eSMichael Clark     dc->realize = sifive_plic_realize;
405dbd3ec54SYifei Jiang     dc->vmsd = &vmstate_sifive_plic;
4061e24429eSMichael Clark }
4071e24429eSMichael Clark 
4081e24429eSMichael Clark static const TypeInfo sifive_plic_info = {
4091e24429eSMichael Clark     .name          = TYPE_SIFIVE_PLIC,
4101e24429eSMichael Clark     .parent        = TYPE_SYS_BUS_DEVICE,
4111e24429eSMichael Clark     .instance_size = sizeof(SiFivePLICState),
4121e24429eSMichael Clark     .class_init    = sifive_plic_class_init,
4131e24429eSMichael Clark };
4141e24429eSMichael Clark 
4151e24429eSMichael Clark static void sifive_plic_register_types(void)
4161e24429eSMichael Clark {
4171e24429eSMichael Clark     type_register_static(&sifive_plic_info);
4181e24429eSMichael Clark }
4191e24429eSMichael Clark 
4201e24429eSMichael Clark type_init(sifive_plic_register_types)
4211e24429eSMichael Clark 
4221e24429eSMichael Clark /*
4231e24429eSMichael Clark  * Create PLIC device.
4241e24429eSMichael Clark  */
4251e24429eSMichael Clark DeviceState *sifive_plic_create(hwaddr addr, char *hart_config,
426f436ecc3SAlistair Francis     uint32_t num_harts,
427c9270e10SAnup Patel     uint32_t hartid_base, uint32_t num_sources,
428c9270e10SAnup Patel     uint32_t num_priorities, uint32_t priority_base,
429c9270e10SAnup Patel     uint32_t pending_base, uint32_t enable_base,
430c9270e10SAnup Patel     uint32_t enable_stride, uint32_t context_base,
431c9270e10SAnup Patel     uint32_t context_stride, uint32_t aperture_size)
4321e24429eSMichael Clark {
4333e80f690SMarkus Armbruster     DeviceState *dev = qdev_new(TYPE_SIFIVE_PLIC);
43440244040SAlistair Francis     int i;
435ad40be27SYifei Jiang     SiFivePLICState *plic;
436f436ecc3SAlistair Francis 
4371e24429eSMichael Clark     assert(enable_stride == (enable_stride & -enable_stride));
4381e24429eSMichael Clark     assert(context_stride == (context_stride & -context_stride));
4391e24429eSMichael Clark     qdev_prop_set_string(dev, "hart-config", hart_config);
440c9270e10SAnup Patel     qdev_prop_set_uint32(dev, "hartid-base", hartid_base);
4411e24429eSMichael Clark     qdev_prop_set_uint32(dev, "num-sources", num_sources);
4421e24429eSMichael Clark     qdev_prop_set_uint32(dev, "num-priorities", num_priorities);
4431e24429eSMichael Clark     qdev_prop_set_uint32(dev, "priority-base", priority_base);
4441e24429eSMichael Clark     qdev_prop_set_uint32(dev, "pending-base", pending_base);
4451e24429eSMichael Clark     qdev_prop_set_uint32(dev, "enable-base", enable_base);
4461e24429eSMichael Clark     qdev_prop_set_uint32(dev, "enable-stride", enable_stride);
4471e24429eSMichael Clark     qdev_prop_set_uint32(dev, "context-base", context_base);
4481e24429eSMichael Clark     qdev_prop_set_uint32(dev, "context-stride", context_stride);
4491e24429eSMichael Clark     qdev_prop_set_uint32(dev, "aperture-size", aperture_size);
4503c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
4511e24429eSMichael Clark     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, addr);
452f436ecc3SAlistair Francis 
453ad40be27SYifei Jiang     plic = SIFIVE_PLIC(dev);
454f436ecc3SAlistair Francis 
45540244040SAlistair Francis     for (i = 0; i < plic->num_addrs; i++) {
45640244040SAlistair Francis         int cpu_num = plic->addr_config[i].hartid;
457*54f21836SAtish Patra         CPUState *cpu = qemu_get_cpu(cpu_num);
45840244040SAlistair Francis 
45940244040SAlistair Francis         if (plic->addr_config[i].mode == PLICMode_M) {
460*54f21836SAtish Patra             qdev_connect_gpio_out(dev, num_harts - plic->hartid_base + cpu_num,
461f436ecc3SAlistair Francis                                   qdev_get_gpio_in(DEVICE(cpu), IRQ_M_EXT));
462f436ecc3SAlistair Francis         }
46340244040SAlistair Francis         if (plic->addr_config[i].mode == PLICMode_S) {
46440244040SAlistair Francis             qdev_connect_gpio_out(dev, cpu_num,
465ad40be27SYifei Jiang                                   qdev_get_gpio_in(DEVICE(cpu), IRQ_S_EXT));
466ad40be27SYifei Jiang         }
467ad40be27SYifei Jiang     }
468ad40be27SYifei Jiang 
4691e24429eSMichael Clark     return dev;
4701e24429eSMichael Clark }
471