11c77c410SMichael Clark /* 2b8fb878aSAnup Patel * RISC-V ACLINT (Advanced Core Local Interruptor) 3b8fb878aSAnup Patel * URL: https://github.com/riscv/riscv-aclint 41c77c410SMichael Clark * 51c77c410SMichael Clark * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu 61c77c410SMichael Clark * Copyright (c) 2017 SiFive, Inc. 7b8fb878aSAnup Patel * Copyright (c) 2021 Western Digital Corporation or its affiliates. 81c77c410SMichael Clark * 91c77c410SMichael Clark * This provides real-time clock, timer and interprocessor interrupts. 101c77c410SMichael Clark * 111c77c410SMichael Clark * This program is free software; you can redistribute it and/or modify it 121c77c410SMichael Clark * under the terms and conditions of the GNU General Public License, 131c77c410SMichael Clark * version 2 or later, as published by the Free Software Foundation. 141c77c410SMichael Clark * 151c77c410SMichael Clark * This program is distributed in the hope it will be useful, but WITHOUT 161c77c410SMichael Clark * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 171c77c410SMichael Clark * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 181c77c410SMichael Clark * more details. 191c77c410SMichael Clark * 201c77c410SMichael Clark * You should have received a copy of the GNU General Public License along with 211c77c410SMichael Clark * this program. If not, see <http://www.gnu.org/licenses/>. 221c77c410SMichael Clark */ 231c77c410SMichael Clark 241c77c410SMichael Clark #include "qemu/osdep.h" 253e80f690SMarkus Armbruster #include "qapi/error.h" 261c77c410SMichael Clark #include "qemu/error-report.h" 27b8fb878aSAnup Patel #include "qemu/log.h" 280b8fa32fSMarkus Armbruster #include "qemu/module.h" 291c77c410SMichael Clark #include "hw/sysbus.h" 301c77c410SMichael Clark #include "target/riscv/cpu.h" 31a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 32cc63a182SAnup Patel #include "hw/intc/riscv_aclint.h" 331c77c410SMichael Clark #include "qemu/timer.h" 34a714b8aaSAlistair Francis #include "hw/irq.h" 35a714b8aaSAlistair Francis 36b8fb878aSAnup Patel typedef struct riscv_aclint_mtimer_callback { 37b8fb878aSAnup Patel RISCVAclintMTimerState *s; 38a714b8aaSAlistair Francis int num; 39b8fb878aSAnup Patel } riscv_aclint_mtimer_callback; 401c77c410SMichael Clark 41e2f01f3cSFrank Chang static uint64_t cpu_riscv_read_rtc_raw(uint32_t timebase_freq) 421c77c410SMichael Clark { 432a8756edSMichael Clark return muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), 44a47ef6e9SBin Meng timebase_freq, NANOSECONDS_PER_SECOND); 451c77c410SMichael Clark } 461c77c410SMichael Clark 47e2f01f3cSFrank Chang static uint64_t cpu_riscv_read_rtc(void *opaque) 48e2f01f3cSFrank Chang { 49e2f01f3cSFrank Chang RISCVAclintMTimerState *mtimer = opaque; 50e2f01f3cSFrank Chang return cpu_riscv_read_rtc_raw(mtimer->timebase_freq) + mtimer->time_delta; 51e2f01f3cSFrank Chang } 52e2f01f3cSFrank Chang 531c77c410SMichael Clark /* 541c77c410SMichael Clark * Called when timecmp is written to update the QEMU timer or immediately 551c77c410SMichael Clark * trigger timer interrupt if mtimecmp <= current timer value. 561c77c410SMichael Clark */ 57b8fb878aSAnup Patel static void riscv_aclint_mtimer_write_timecmp(RISCVAclintMTimerState *mtimer, 58b8fb878aSAnup Patel RISCVCPU *cpu, 59a714b8aaSAlistair Francis int hartid, 60e2f01f3cSFrank Chang uint64_t value) 611c77c410SMichael Clark { 62e2f01f3cSFrank Chang uint32_t timebase_freq = mtimer->timebase_freq; 631c77c410SMichael Clark uint64_t next; 641c77c410SMichael Clark uint64_t diff; 651c77c410SMichael Clark 66e2f01f3cSFrank Chang uint64_t rtc_r = cpu_riscv_read_rtc(mtimer); 671c77c410SMichael Clark 681c77c410SMichael Clark cpu->env.timecmp = value; 691c77c410SMichael Clark if (cpu->env.timecmp <= rtc_r) { 70b8fb878aSAnup Patel /* 71b8fb878aSAnup Patel * If we're setting an MTIMECMP value in the "past", 72b8fb878aSAnup Patel * immediately raise the timer interrupt 73b8fb878aSAnup Patel */ 74b8fb878aSAnup Patel qemu_irq_raise(mtimer->timer_irqs[hartid - mtimer->hartid_base]); 751c77c410SMichael Clark return; 761c77c410SMichael Clark } 771c77c410SMichael Clark 781c77c410SMichael Clark /* otherwise, set up the future timer interrupt */ 79b8fb878aSAnup Patel qemu_irq_lower(mtimer->timer_irqs[hartid - mtimer->hartid_base]); 801c77c410SMichael Clark diff = cpu->env.timecmp - rtc_r; 811c77c410SMichael Clark /* back to ns (note args switched in muldiv64) */ 824dc06bb8SDavid Hoppenbrouwers uint64_t ns_diff = muldiv64(diff, NANOSECONDS_PER_SECOND, timebase_freq); 834dc06bb8SDavid Hoppenbrouwers 844dc06bb8SDavid Hoppenbrouwers /* 854dc06bb8SDavid Hoppenbrouwers * check if ns_diff overflowed and check if the addition would potentially 864dc06bb8SDavid Hoppenbrouwers * overflow 874dc06bb8SDavid Hoppenbrouwers */ 884dc06bb8SDavid Hoppenbrouwers if ((NANOSECONDS_PER_SECOND > timebase_freq && ns_diff < diff) || 894dc06bb8SDavid Hoppenbrouwers ns_diff > INT64_MAX) { 904dc06bb8SDavid Hoppenbrouwers next = INT64_MAX; 914dc06bb8SDavid Hoppenbrouwers } else { 924dc06bb8SDavid Hoppenbrouwers /* 934dc06bb8SDavid Hoppenbrouwers * as it is very unlikely qemu_clock_get_ns will return a value 944dc06bb8SDavid Hoppenbrouwers * greater than INT64_MAX, no additional check is needed for an 954dc06bb8SDavid Hoppenbrouwers * unsigned integer overflow. 964dc06bb8SDavid Hoppenbrouwers */ 974dc06bb8SDavid Hoppenbrouwers next = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + ns_diff; 984dc06bb8SDavid Hoppenbrouwers /* 994dc06bb8SDavid Hoppenbrouwers * if ns_diff is INT64_MAX next may still be outside the range 1004dc06bb8SDavid Hoppenbrouwers * of a signed integer. 1014dc06bb8SDavid Hoppenbrouwers */ 1024dc06bb8SDavid Hoppenbrouwers next = MIN(next, INT64_MAX); 1034dc06bb8SDavid Hoppenbrouwers } 1044dc06bb8SDavid Hoppenbrouwers 1051c77c410SMichael Clark timer_mod(cpu->env.timer, next); 1061c77c410SMichael Clark } 1071c77c410SMichael Clark 1081c77c410SMichael Clark /* 1091c77c410SMichael Clark * Callback used when the timer set using timer_mod expires. 1101c77c410SMichael Clark * Should raise the timer interrupt line 1111c77c410SMichael Clark */ 112b8fb878aSAnup Patel static void riscv_aclint_mtimer_cb(void *opaque) 1131c77c410SMichael Clark { 114b8fb878aSAnup Patel riscv_aclint_mtimer_callback *state = opaque; 115a714b8aaSAlistair Francis 116a714b8aaSAlistair Francis qemu_irq_raise(state->s->timer_irqs[state->num]); 1171c77c410SMichael Clark } 1181c77c410SMichael Clark 119b8fb878aSAnup Patel /* CPU read MTIMER register */ 120b8fb878aSAnup Patel static uint64_t riscv_aclint_mtimer_read(void *opaque, hwaddr addr, 121b8fb878aSAnup Patel unsigned size) 1221c77c410SMichael Clark { 123b8fb878aSAnup Patel RISCVAclintMTimerState *mtimer = opaque; 124b8fb878aSAnup Patel 125b8fb878aSAnup Patel if (addr >= mtimer->timecmp_base && 126b8fb878aSAnup Patel addr < (mtimer->timecmp_base + (mtimer->num_harts << 3))) { 127b8fb878aSAnup Patel size_t hartid = mtimer->hartid_base + 128b8fb878aSAnup Patel ((addr - mtimer->timecmp_base) >> 3); 1291c77c410SMichael Clark CPUState *cpu = qemu_get_cpu(hartid); 1301c77c410SMichael Clark CPURISCVState *env = cpu ? cpu->env_ptr : NULL; 1311c77c410SMichael Clark if (!env) { 132b8fb878aSAnup Patel qemu_log_mask(LOG_GUEST_ERROR, 133b8fb878aSAnup Patel "aclint-mtimer: invalid hartid: %zu", hartid); 1341c77c410SMichael Clark } else if ((addr & 0x7) == 0) { 135d42df0eaSFrank Chang /* timecmp_lo for RV32/RV64 or timecmp for RV64 */ 1361c77c410SMichael Clark uint64_t timecmp = env->timecmp; 137d42df0eaSFrank Chang return (size == 4) ? (timecmp & 0xFFFFFFFF) : timecmp; 1381c77c410SMichael Clark } else if ((addr & 0x7) == 4) { 1391c77c410SMichael Clark /* timecmp_hi */ 1401c77c410SMichael Clark uint64_t timecmp = env->timecmp; 1411c77c410SMichael Clark return (timecmp >> 32) & 0xFFFFFFFF; 1421c77c410SMichael Clark } else { 143b8fb878aSAnup Patel qemu_log_mask(LOG_UNIMP, 144b8fb878aSAnup Patel "aclint-mtimer: invalid read: %08x", (uint32_t)addr); 1451c77c410SMichael Clark return 0; 1461c77c410SMichael Clark } 147b8fb878aSAnup Patel } else if (addr == mtimer->time_base) { 148d42df0eaSFrank Chang /* time_lo for RV32/RV64 or timecmp for RV64 */ 149e2f01f3cSFrank Chang uint64_t rtc = cpu_riscv_read_rtc(mtimer); 150d42df0eaSFrank Chang return (size == 4) ? (rtc & 0xFFFFFFFF) : rtc; 151b8fb878aSAnup Patel } else if (addr == mtimer->time_base + 4) { 1521c77c410SMichael Clark /* time_hi */ 153e2f01f3cSFrank Chang return (cpu_riscv_read_rtc(mtimer) >> 32) & 0xFFFFFFFF; 1541c77c410SMichael Clark } 1551c77c410SMichael Clark 156b8fb878aSAnup Patel qemu_log_mask(LOG_UNIMP, 157b8fb878aSAnup Patel "aclint-mtimer: invalid read: %08x", (uint32_t)addr); 1581c77c410SMichael Clark return 0; 1591c77c410SMichael Clark } 1601c77c410SMichael Clark 161b8fb878aSAnup Patel /* CPU write MTIMER register */ 162b8fb878aSAnup Patel static void riscv_aclint_mtimer_write(void *opaque, hwaddr addr, 163b8fb878aSAnup Patel uint64_t value, unsigned size) 1641c77c410SMichael Clark { 165b8fb878aSAnup Patel RISCVAclintMTimerState *mtimer = opaque; 166e2f01f3cSFrank Chang int i; 1671c77c410SMichael Clark 168b8fb878aSAnup Patel if (addr >= mtimer->timecmp_base && 169b8fb878aSAnup Patel addr < (mtimer->timecmp_base + (mtimer->num_harts << 3))) { 170b8fb878aSAnup Patel size_t hartid = mtimer->hartid_base + 171b8fb878aSAnup Patel ((addr - mtimer->timecmp_base) >> 3); 1721c77c410SMichael Clark CPUState *cpu = qemu_get_cpu(hartid); 1731c77c410SMichael Clark CPURISCVState *env = cpu ? cpu->env_ptr : NULL; 1741c77c410SMichael Clark if (!env) { 175b8fb878aSAnup Patel qemu_log_mask(LOG_GUEST_ERROR, 176b8fb878aSAnup Patel "aclint-mtimer: invalid hartid: %zu", hartid); 1771c77c410SMichael Clark } else if ((addr & 0x7) == 0) { 178d42df0eaSFrank Chang if (size == 4) { 179d42df0eaSFrank Chang /* timecmp_lo for RV32/RV64 */ 180ef9e41dfSMichael Clark uint64_t timecmp_hi = env->timecmp >> 32; 181b8fb878aSAnup Patel riscv_aclint_mtimer_write_timecmp(mtimer, RISCV_CPU(cpu), hartid, 182e2f01f3cSFrank Chang timecmp_hi << 32 | (value & 0xFFFFFFFF)); 183d42df0eaSFrank Chang } else { 184d42df0eaSFrank Chang /* timecmp for RV64 */ 185d42df0eaSFrank Chang riscv_aclint_mtimer_write_timecmp(mtimer, RISCV_CPU(cpu), hartid, 186e2f01f3cSFrank Chang value); 187d42df0eaSFrank Chang } 1881c77c410SMichael Clark } else if ((addr & 0x7) == 4) { 189d42df0eaSFrank Chang if (size == 4) { 190d42df0eaSFrank Chang /* timecmp_hi for RV32/RV64 */ 191ef9e41dfSMichael Clark uint64_t timecmp_lo = env->timecmp; 192b8fb878aSAnup Patel riscv_aclint_mtimer_write_timecmp(mtimer, RISCV_CPU(cpu), hartid, 193e2f01f3cSFrank Chang value << 32 | (timecmp_lo & 0xFFFFFFFF)); 1941c77c410SMichael Clark } else { 195d42df0eaSFrank Chang qemu_log_mask(LOG_GUEST_ERROR, 196d42df0eaSFrank Chang "aclint-mtimer: invalid timecmp_hi write: %08x", 197d42df0eaSFrank Chang (uint32_t)addr); 198d42df0eaSFrank Chang } 199d42df0eaSFrank Chang } else { 200b8fb878aSAnup Patel qemu_log_mask(LOG_UNIMP, 201b8fb878aSAnup Patel "aclint-mtimer: invalid timecmp write: %08x", 202b8fb878aSAnup Patel (uint32_t)addr); 2031c77c410SMichael Clark } 2041c77c410SMichael Clark return; 205e2f01f3cSFrank Chang } else if (addr == mtimer->time_base || addr == mtimer->time_base + 4) { 206e2f01f3cSFrank Chang uint64_t rtc_r = cpu_riscv_read_rtc_raw(mtimer->timebase_freq); 207e2f01f3cSFrank Chang 208e2f01f3cSFrank Chang if (addr == mtimer->time_base) { 209e2f01f3cSFrank Chang if (size == 4) { 210e2f01f3cSFrank Chang /* time_lo for RV32/RV64 */ 211e2f01f3cSFrank Chang mtimer->time_delta = ((rtc_r & ~0xFFFFFFFFULL) | value) - rtc_r; 212e2f01f3cSFrank Chang } else { 213e2f01f3cSFrank Chang /* time for RV64 */ 214e2f01f3cSFrank Chang mtimer->time_delta = value - rtc_r; 215e2f01f3cSFrank Chang } 216e2f01f3cSFrank Chang } else { 217e2f01f3cSFrank Chang if (size == 4) { 218e2f01f3cSFrank Chang /* time_hi for RV32/RV64 */ 219e2f01f3cSFrank Chang mtimer->time_delta = (value << 32 | (rtc_r & 0xFFFFFFFF)) - rtc_r; 220e2f01f3cSFrank Chang } else { 221e2f01f3cSFrank Chang qemu_log_mask(LOG_GUEST_ERROR, 222e2f01f3cSFrank Chang "aclint-mtimer: invalid time_hi write: %08x", 223e2f01f3cSFrank Chang (uint32_t)addr); 2241c77c410SMichael Clark return; 225e2f01f3cSFrank Chang } 226e2f01f3cSFrank Chang } 227e2f01f3cSFrank Chang 228e2f01f3cSFrank Chang /* Check if timer interrupt is triggered for each hart. */ 229e2f01f3cSFrank Chang for (i = 0; i < mtimer->num_harts; i++) { 230e2f01f3cSFrank Chang CPUState *cpu = qemu_get_cpu(mtimer->hartid_base + i); 231e2f01f3cSFrank Chang CPURISCVState *env = cpu ? cpu->env_ptr : NULL; 232e2f01f3cSFrank Chang if (!env) { 233e2f01f3cSFrank Chang continue; 234e2f01f3cSFrank Chang } 235e2f01f3cSFrank Chang riscv_aclint_mtimer_write_timecmp(mtimer, RISCV_CPU(cpu), 236e2f01f3cSFrank Chang i, env->timecmp); 237e2f01f3cSFrank Chang } 2381c77c410SMichael Clark return; 2391c77c410SMichael Clark } 2401c77c410SMichael Clark 241b8fb878aSAnup Patel qemu_log_mask(LOG_UNIMP, 242b8fb878aSAnup Patel "aclint-mtimer: invalid write: %08x", (uint32_t)addr); 2431c77c410SMichael Clark } 2441c77c410SMichael Clark 245b8fb878aSAnup Patel static const MemoryRegionOps riscv_aclint_mtimer_ops = { 246b8fb878aSAnup Patel .read = riscv_aclint_mtimer_read, 247b8fb878aSAnup Patel .write = riscv_aclint_mtimer_write, 2481c77c410SMichael Clark .endianness = DEVICE_LITTLE_ENDIAN, 2491c77c410SMichael Clark .valid = { 2501c77c410SMichael Clark .min_access_size = 4, 25170b78d4eSAlistair Francis .max_access_size = 8 252231a90c0SFrank Chang }, 253231a90c0SFrank Chang .impl = { 254231a90c0SFrank Chang .min_access_size = 4, 255231a90c0SFrank Chang .max_access_size = 8, 2561c77c410SMichael Clark } 2571c77c410SMichael Clark }; 2581c77c410SMichael Clark 259b8fb878aSAnup Patel static Property riscv_aclint_mtimer_properties[] = { 260b8fb878aSAnup Patel DEFINE_PROP_UINT32("hartid-base", RISCVAclintMTimerState, 261b8fb878aSAnup Patel hartid_base, 0), 262b8fb878aSAnup Patel DEFINE_PROP_UINT32("num-harts", RISCVAclintMTimerState, num_harts, 1), 263b8fb878aSAnup Patel DEFINE_PROP_UINT32("timecmp-base", RISCVAclintMTimerState, 264b8fb878aSAnup Patel timecmp_base, RISCV_ACLINT_DEFAULT_MTIMECMP), 265b8fb878aSAnup Patel DEFINE_PROP_UINT32("time-base", RISCVAclintMTimerState, 266b8fb878aSAnup Patel time_base, RISCV_ACLINT_DEFAULT_MTIME), 267b8fb878aSAnup Patel DEFINE_PROP_UINT32("aperture-size", RISCVAclintMTimerState, 268b8fb878aSAnup Patel aperture_size, RISCV_ACLINT_DEFAULT_MTIMER_SIZE), 269b8fb878aSAnup Patel DEFINE_PROP_UINT32("timebase-freq", RISCVAclintMTimerState, 270b8fb878aSAnup Patel timebase_freq, 0), 2711c77c410SMichael Clark DEFINE_PROP_END_OF_LIST(), 2721c77c410SMichael Clark }; 2731c77c410SMichael Clark 274b8fb878aSAnup Patel static void riscv_aclint_mtimer_realize(DeviceState *dev, Error **errp) 2751c77c410SMichael Clark { 276b8fb878aSAnup Patel RISCVAclintMTimerState *s = RISCV_ACLINT_MTIMER(dev); 277b8fb878aSAnup Patel int i; 278b8fb878aSAnup Patel 279b8fb878aSAnup Patel memory_region_init_io(&s->mmio, OBJECT(dev), &riscv_aclint_mtimer_ops, 280b8fb878aSAnup Patel s, TYPE_RISCV_ACLINT_MTIMER, s->aperture_size); 2811c77c410SMichael Clark sysbus_init_mmio(SYS_BUS_DEVICE(dev), &s->mmio); 282a714b8aaSAlistair Francis 283b21e2380SMarkus Armbruster s->timer_irqs = g_new(qemu_irq, s->num_harts); 284a714b8aaSAlistair Francis qdev_init_gpio_out(dev, s->timer_irqs, s->num_harts); 285a714b8aaSAlistair Francis 286b8fb878aSAnup Patel /* Claim timer interrupt bits */ 287b8fb878aSAnup Patel for (i = 0; i < s->num_harts; i++) { 288b8fb878aSAnup Patel RISCVCPU *cpu = RISCV_CPU(qemu_get_cpu(s->hartid_base + i)); 289b8fb878aSAnup Patel if (riscv_cpu_claim_interrupts(cpu, MIP_MTIP) < 0) { 290b8fb878aSAnup Patel error_report("MTIP already claimed"); 291b8fb878aSAnup Patel exit(1); 292b8fb878aSAnup Patel } 293b8fb878aSAnup Patel } 2941c77c410SMichael Clark } 2951c77c410SMichael Clark 296*8124f819SJim Shu static void riscv_aclint_mtimer_reset_enter(Object *obj, ResetType type) 297*8124f819SJim Shu { 298*8124f819SJim Shu /* 299*8124f819SJim Shu * According to RISC-V ACLINT spec: 300*8124f819SJim Shu * - On MTIMER device reset, the MTIME register is cleared to zero. 301*8124f819SJim Shu * - On MTIMER device reset, the MTIMECMP registers are in unknown state. 302*8124f819SJim Shu */ 303*8124f819SJim Shu RISCVAclintMTimerState *mtimer = RISCV_ACLINT_MTIMER(obj); 304*8124f819SJim Shu 305*8124f819SJim Shu /* 306*8124f819SJim Shu * Clear mtime register by writing to 0 it. 307*8124f819SJim Shu * Pending mtime interrupts will also be cleared at the same time. 308*8124f819SJim Shu */ 309*8124f819SJim Shu riscv_aclint_mtimer_write(mtimer, mtimer->time_base, 0, 8); 310*8124f819SJim Shu } 311*8124f819SJim Shu 312b8fb878aSAnup Patel static void riscv_aclint_mtimer_class_init(ObjectClass *klass, void *data) 3131c77c410SMichael Clark { 3141c77c410SMichael Clark DeviceClass *dc = DEVICE_CLASS(klass); 315b8fb878aSAnup Patel dc->realize = riscv_aclint_mtimer_realize; 316b8fb878aSAnup Patel device_class_set_props(dc, riscv_aclint_mtimer_properties); 317*8124f819SJim Shu ResettableClass *rc = RESETTABLE_CLASS(klass); 318*8124f819SJim Shu rc->phases.enter = riscv_aclint_mtimer_reset_enter; 3191c77c410SMichael Clark } 3201c77c410SMichael Clark 321b8fb878aSAnup Patel static const TypeInfo riscv_aclint_mtimer_info = { 322b8fb878aSAnup Patel .name = TYPE_RISCV_ACLINT_MTIMER, 3231c77c410SMichael Clark .parent = TYPE_SYS_BUS_DEVICE, 324b8fb878aSAnup Patel .instance_size = sizeof(RISCVAclintMTimerState), 325b8fb878aSAnup Patel .class_init = riscv_aclint_mtimer_class_init, 3261c77c410SMichael Clark }; 3271c77c410SMichael Clark 3281c77c410SMichael Clark /* 329b8fb878aSAnup Patel * Create ACLINT MTIMER device. 3301c77c410SMichael Clark */ 331b8fb878aSAnup Patel DeviceState *riscv_aclint_mtimer_create(hwaddr addr, hwaddr size, 332b8fb878aSAnup Patel uint32_t hartid_base, uint32_t num_harts, 333a47ef6e9SBin Meng uint32_t timecmp_base, uint32_t time_base, uint32_t timebase_freq, 334a47ef6e9SBin Meng bool provide_rdtime) 3351c77c410SMichael Clark { 3361c77c410SMichael Clark int i; 337b8fb878aSAnup Patel DeviceState *dev = qdev_new(TYPE_RISCV_ACLINT_MTIMER); 3381c77c410SMichael Clark 339b8fb878aSAnup Patel assert(num_harts <= RISCV_ACLINT_MAX_HARTS); 340b8fb878aSAnup Patel assert(!(addr & 0x7)); 341b8fb878aSAnup Patel assert(!(timecmp_base & 0x7)); 342b8fb878aSAnup Patel assert(!(time_base & 0x7)); 343b8fb878aSAnup Patel 3443bf03f08SAnup Patel qdev_prop_set_uint32(dev, "hartid-base", hartid_base); 3451c77c410SMichael Clark qdev_prop_set_uint32(dev, "num-harts", num_harts); 3461c77c410SMichael Clark qdev_prop_set_uint32(dev, "timecmp-base", timecmp_base); 3471c77c410SMichael Clark qdev_prop_set_uint32(dev, "time-base", time_base); 3481c77c410SMichael Clark qdev_prop_set_uint32(dev, "aperture-size", size); 349a47ef6e9SBin Meng qdev_prop_set_uint32(dev, "timebase-freq", timebase_freq); 3503c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 3511c77c410SMichael Clark sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, addr); 352a714b8aaSAlistair Francis 353a714b8aaSAlistair Francis for (i = 0; i < num_harts; i++) { 354a714b8aaSAlistair Francis CPUState *cpu = qemu_get_cpu(hartid_base + i); 355a714b8aaSAlistair Francis RISCVCPU *rvcpu = RISCV_CPU(cpu); 356a714b8aaSAlistair Francis CPURISCVState *env = cpu ? cpu->env_ptr : NULL; 357b8fb878aSAnup Patel riscv_aclint_mtimer_callback *cb = 358b21e2380SMarkus Armbruster g_new0(riscv_aclint_mtimer_callback, 1); 359a714b8aaSAlistair Francis 360a714b8aaSAlistair Francis if (!env) { 361a714b8aaSAlistair Francis g_free(cb); 362a714b8aaSAlistair Francis continue; 363a714b8aaSAlistair Francis } 364a714b8aaSAlistair Francis if (provide_rdtime) { 365e2f01f3cSFrank Chang riscv_cpu_set_rdtime_fn(env, cpu_riscv_read_rtc, dev); 366a714b8aaSAlistair Francis } 367a714b8aaSAlistair Francis 368b8fb878aSAnup Patel cb->s = RISCV_ACLINT_MTIMER(dev); 369a714b8aaSAlistair Francis cb->num = i; 370a714b8aaSAlistair Francis env->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, 371b8fb878aSAnup Patel &riscv_aclint_mtimer_cb, cb); 372a714b8aaSAlistair Francis env->timecmp = 0; 373a714b8aaSAlistair Francis 374a714b8aaSAlistair Francis qdev_connect_gpio_out(dev, i, 375a714b8aaSAlistair Francis qdev_get_gpio_in(DEVICE(rvcpu), IRQ_M_TIMER)); 376a714b8aaSAlistair Francis } 377a714b8aaSAlistair Francis 3781c77c410SMichael Clark return dev; 3791c77c410SMichael Clark } 380b8fb878aSAnup Patel 381b8fb878aSAnup Patel /* CPU read [M|S]SWI register */ 382b8fb878aSAnup Patel static uint64_t riscv_aclint_swi_read(void *opaque, hwaddr addr, 383b8fb878aSAnup Patel unsigned size) 384b8fb878aSAnup Patel { 385b8fb878aSAnup Patel RISCVAclintSwiState *swi = opaque; 386b8fb878aSAnup Patel 387b8fb878aSAnup Patel if (addr < (swi->num_harts << 2)) { 388b8fb878aSAnup Patel size_t hartid = swi->hartid_base + (addr >> 2); 389b8fb878aSAnup Patel CPUState *cpu = qemu_get_cpu(hartid); 390b8fb878aSAnup Patel CPURISCVState *env = cpu ? cpu->env_ptr : NULL; 391b8fb878aSAnup Patel if (!env) { 392b8fb878aSAnup Patel qemu_log_mask(LOG_GUEST_ERROR, 393b8fb878aSAnup Patel "aclint-swi: invalid hartid: %zu", hartid); 394b8fb878aSAnup Patel } else if ((addr & 0x3) == 0) { 395b8fb878aSAnup Patel return (swi->sswi) ? 0 : ((env->mip & MIP_MSIP) > 0); 396b8fb878aSAnup Patel } 397b8fb878aSAnup Patel } 398b8fb878aSAnup Patel 399b8fb878aSAnup Patel qemu_log_mask(LOG_UNIMP, 400b8fb878aSAnup Patel "aclint-swi: invalid read: %08x", (uint32_t)addr); 401b8fb878aSAnup Patel return 0; 402b8fb878aSAnup Patel } 403b8fb878aSAnup Patel 404b8fb878aSAnup Patel /* CPU write [M|S]SWI register */ 405b8fb878aSAnup Patel static void riscv_aclint_swi_write(void *opaque, hwaddr addr, uint64_t value, 406b8fb878aSAnup Patel unsigned size) 407b8fb878aSAnup Patel { 408b8fb878aSAnup Patel RISCVAclintSwiState *swi = opaque; 409b8fb878aSAnup Patel 410b8fb878aSAnup Patel if (addr < (swi->num_harts << 2)) { 411b8fb878aSAnup Patel size_t hartid = swi->hartid_base + (addr >> 2); 412b8fb878aSAnup Patel CPUState *cpu = qemu_get_cpu(hartid); 413b8fb878aSAnup Patel CPURISCVState *env = cpu ? cpu->env_ptr : NULL; 414b8fb878aSAnup Patel if (!env) { 415b8fb878aSAnup Patel qemu_log_mask(LOG_GUEST_ERROR, 416b8fb878aSAnup Patel "aclint-swi: invalid hartid: %zu", hartid); 417b8fb878aSAnup Patel } else if ((addr & 0x3) == 0) { 418b8fb878aSAnup Patel if (value & 0x1) { 419b8fb878aSAnup Patel qemu_irq_raise(swi->soft_irqs[hartid - swi->hartid_base]); 420b8fb878aSAnup Patel } else { 421b8fb878aSAnup Patel if (!swi->sswi) { 422b8fb878aSAnup Patel qemu_irq_lower(swi->soft_irqs[hartid - swi->hartid_base]); 423b8fb878aSAnup Patel } 424b8fb878aSAnup Patel } 425b8fb878aSAnup Patel return; 426b8fb878aSAnup Patel } 427b8fb878aSAnup Patel } 428b8fb878aSAnup Patel 429b8fb878aSAnup Patel qemu_log_mask(LOG_UNIMP, 430b8fb878aSAnup Patel "aclint-swi: invalid write: %08x", (uint32_t)addr); 431b8fb878aSAnup Patel } 432b8fb878aSAnup Patel 433b8fb878aSAnup Patel static const MemoryRegionOps riscv_aclint_swi_ops = { 434b8fb878aSAnup Patel .read = riscv_aclint_swi_read, 435b8fb878aSAnup Patel .write = riscv_aclint_swi_write, 436b8fb878aSAnup Patel .endianness = DEVICE_LITTLE_ENDIAN, 437b8fb878aSAnup Patel .valid = { 438b8fb878aSAnup Patel .min_access_size = 4, 439b8fb878aSAnup Patel .max_access_size = 4 440b8fb878aSAnup Patel } 441b8fb878aSAnup Patel }; 442b8fb878aSAnup Patel 443b8fb878aSAnup Patel static Property riscv_aclint_swi_properties[] = { 444b8fb878aSAnup Patel DEFINE_PROP_UINT32("hartid-base", RISCVAclintSwiState, hartid_base, 0), 445b8fb878aSAnup Patel DEFINE_PROP_UINT32("num-harts", RISCVAclintSwiState, num_harts, 1), 446b8fb878aSAnup Patel DEFINE_PROP_UINT32("sswi", RISCVAclintSwiState, sswi, false), 447b8fb878aSAnup Patel DEFINE_PROP_END_OF_LIST(), 448b8fb878aSAnup Patel }; 449b8fb878aSAnup Patel 450b8fb878aSAnup Patel static void riscv_aclint_swi_realize(DeviceState *dev, Error **errp) 451b8fb878aSAnup Patel { 452b8fb878aSAnup Patel RISCVAclintSwiState *swi = RISCV_ACLINT_SWI(dev); 453b8fb878aSAnup Patel int i; 454b8fb878aSAnup Patel 455b8fb878aSAnup Patel memory_region_init_io(&swi->mmio, OBJECT(dev), &riscv_aclint_swi_ops, swi, 456b8fb878aSAnup Patel TYPE_RISCV_ACLINT_SWI, RISCV_ACLINT_SWI_SIZE); 457b8fb878aSAnup Patel sysbus_init_mmio(SYS_BUS_DEVICE(dev), &swi->mmio); 458b8fb878aSAnup Patel 459b21e2380SMarkus Armbruster swi->soft_irqs = g_new(qemu_irq, swi->num_harts); 460b8fb878aSAnup Patel qdev_init_gpio_out(dev, swi->soft_irqs, swi->num_harts); 461b8fb878aSAnup Patel 462b8fb878aSAnup Patel /* Claim software interrupt bits */ 463b8fb878aSAnup Patel for (i = 0; i < swi->num_harts; i++) { 464b8fb878aSAnup Patel RISCVCPU *cpu = RISCV_CPU(qemu_get_cpu(swi->hartid_base + i)); 465b8fb878aSAnup Patel /* We don't claim mip.SSIP because it is writeable by software */ 466b8fb878aSAnup Patel if (riscv_cpu_claim_interrupts(cpu, swi->sswi ? 0 : MIP_MSIP) < 0) { 467b8fb878aSAnup Patel error_report("MSIP already claimed"); 468b8fb878aSAnup Patel exit(1); 469b8fb878aSAnup Patel } 470b8fb878aSAnup Patel } 471b8fb878aSAnup Patel } 472b8fb878aSAnup Patel 473*8124f819SJim Shu static void riscv_aclint_swi_reset_enter(Object *obj, ResetType type) 474*8124f819SJim Shu { 475*8124f819SJim Shu /* 476*8124f819SJim Shu * According to RISC-V ACLINT spec: 477*8124f819SJim Shu * - On MSWI device reset, each MSIP register is cleared to zero. 478*8124f819SJim Shu * 479*8124f819SJim Shu * p.s. SSWI device reset does nothing since SETSIP register always reads 0. 480*8124f819SJim Shu */ 481*8124f819SJim Shu RISCVAclintSwiState *swi = RISCV_ACLINT_SWI(obj); 482*8124f819SJim Shu int i; 483*8124f819SJim Shu 484*8124f819SJim Shu if (!swi->sswi) { 485*8124f819SJim Shu for (i = 0; i < swi->num_harts; i++) { 486*8124f819SJim Shu /* Clear MSIP registers by lowering software interrupts. */ 487*8124f819SJim Shu qemu_irq_lower(swi->soft_irqs[i]); 488*8124f819SJim Shu } 489*8124f819SJim Shu } 490*8124f819SJim Shu } 491*8124f819SJim Shu 492b8fb878aSAnup Patel static void riscv_aclint_swi_class_init(ObjectClass *klass, void *data) 493b8fb878aSAnup Patel { 494b8fb878aSAnup Patel DeviceClass *dc = DEVICE_CLASS(klass); 495b8fb878aSAnup Patel dc->realize = riscv_aclint_swi_realize; 496b8fb878aSAnup Patel device_class_set_props(dc, riscv_aclint_swi_properties); 497*8124f819SJim Shu ResettableClass *rc = RESETTABLE_CLASS(klass); 498*8124f819SJim Shu rc->phases.enter = riscv_aclint_swi_reset_enter; 499b8fb878aSAnup Patel } 500b8fb878aSAnup Patel 501b8fb878aSAnup Patel static const TypeInfo riscv_aclint_swi_info = { 502b8fb878aSAnup Patel .name = TYPE_RISCV_ACLINT_SWI, 503b8fb878aSAnup Patel .parent = TYPE_SYS_BUS_DEVICE, 504b8fb878aSAnup Patel .instance_size = sizeof(RISCVAclintSwiState), 505b8fb878aSAnup Patel .class_init = riscv_aclint_swi_class_init, 506b8fb878aSAnup Patel }; 507b8fb878aSAnup Patel 508b8fb878aSAnup Patel /* 509b8fb878aSAnup Patel * Create ACLINT [M|S]SWI device. 510b8fb878aSAnup Patel */ 511b8fb878aSAnup Patel DeviceState *riscv_aclint_swi_create(hwaddr addr, uint32_t hartid_base, 512b8fb878aSAnup Patel uint32_t num_harts, bool sswi) 513b8fb878aSAnup Patel { 514b8fb878aSAnup Patel int i; 515b8fb878aSAnup Patel DeviceState *dev = qdev_new(TYPE_RISCV_ACLINT_SWI); 516b8fb878aSAnup Patel 517b8fb878aSAnup Patel assert(num_harts <= RISCV_ACLINT_MAX_HARTS); 518b8fb878aSAnup Patel assert(!(addr & 0x3)); 519b8fb878aSAnup Patel 520b8fb878aSAnup Patel qdev_prop_set_uint32(dev, "hartid-base", hartid_base); 521b8fb878aSAnup Patel qdev_prop_set_uint32(dev, "num-harts", num_harts); 522b8fb878aSAnup Patel qdev_prop_set_uint32(dev, "sswi", sswi ? true : false); 523b8fb878aSAnup Patel sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 524b8fb878aSAnup Patel sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, addr); 525b8fb878aSAnup Patel 526b8fb878aSAnup Patel for (i = 0; i < num_harts; i++) { 527b8fb878aSAnup Patel CPUState *cpu = qemu_get_cpu(hartid_base + i); 528b8fb878aSAnup Patel RISCVCPU *rvcpu = RISCV_CPU(cpu); 529b8fb878aSAnup Patel 530b8fb878aSAnup Patel qdev_connect_gpio_out(dev, i, 531b8fb878aSAnup Patel qdev_get_gpio_in(DEVICE(rvcpu), 532b8fb878aSAnup Patel (sswi) ? IRQ_S_SOFT : IRQ_M_SOFT)); 533b8fb878aSAnup Patel } 534b8fb878aSAnup Patel 535b8fb878aSAnup Patel return dev; 536b8fb878aSAnup Patel } 537b8fb878aSAnup Patel 538b8fb878aSAnup Patel static void riscv_aclint_register_types(void) 539b8fb878aSAnup Patel { 540b8fb878aSAnup Patel type_register_static(&riscv_aclint_mtimer_info); 541b8fb878aSAnup Patel type_register_static(&riscv_aclint_swi_info); 542b8fb878aSAnup Patel } 543b8fb878aSAnup Patel 544b8fb878aSAnup Patel type_init(riscv_aclint_register_types) 545