1cdbdb648Spbrook /*
2cdbdb648Spbrook * Arm PrimeCell PL190 Vector Interrupt Controller
3cdbdb648Spbrook *
4cdbdb648Spbrook * Copyright (c) 2006 CodeSourcery.
5cdbdb648Spbrook * Written by Paul Brook
6cdbdb648Spbrook *
78e31bf38SMatthew Fernandez * This code is licensed under the GPL.
8cdbdb648Spbrook */
9cdbdb648Spbrook
108ef94f0bSPeter Maydell #include "qemu/osdep.h"
1164552b6bSMarkus Armbruster #include "hw/irq.h"
1283c9f4caSPaolo Bonzini #include "hw/sysbus.h"
13d6454270SMarkus Armbruster #include "migration/vmstate.h"
1403dd024fSPaolo Bonzini #include "qemu/log.h"
150b8fa32fSMarkus Armbruster #include "qemu/module.h"
16db1015e9SEduardo Habkost #include "qom/object.h"
17cdbdb648Spbrook
18cdbdb648Spbrook /* The number of virtual priority levels. 16 user vectors plus the
19cdbdb648Spbrook unvectored IRQ. Chained interrupts would require an additional level
20cdbdb648Spbrook if implemented. */
21cdbdb648Spbrook
22cdbdb648Spbrook #define PL190_NUM_PRIO 17
23cdbdb648Spbrook
247fc3266fSAndreas Färber #define TYPE_PL190 "pl190"
258063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(PL190State, PL190)
267fc3266fSAndreas Färber
27db1015e9SEduardo Habkost struct PL190State {
287fc3266fSAndreas Färber SysBusDevice parent_obj;
297fc3266fSAndreas Färber
307f8293bfSAvi Kivity MemoryRegion iomem;
31cdbdb648Spbrook uint32_t level;
32cdbdb648Spbrook uint32_t soft_level;
33cdbdb648Spbrook uint32_t irq_enable;
34cdbdb648Spbrook uint32_t fiq_select;
35cdbdb648Spbrook uint8_t vect_control[16];
36cdbdb648Spbrook uint32_t vect_addr[PL190_NUM_PRIO];
37cdbdb648Spbrook /* Mask containing interrupts with higher priority than this one. */
38cdbdb648Spbrook uint32_t prio_mask[PL190_NUM_PRIO + 1];
39cdbdb648Spbrook int protected;
40cdbdb648Spbrook /* Current priority level. */
41cdbdb648Spbrook int priority;
42cdbdb648Spbrook int prev_prio[PL190_NUM_PRIO];
43d537cf6cSpbrook qemu_irq irq;
44d537cf6cSpbrook qemu_irq fiq;
45db1015e9SEduardo Habkost };
46cdbdb648Spbrook
47cdbdb648Spbrook static const unsigned char pl190_id[] =
48cdbdb648Spbrook { 0x90, 0x11, 0x04, 0x00, 0x0D, 0xf0, 0x05, 0xb1 };
49cdbdb648Spbrook
pl190_irq_level(PL190State * s)50aefbc256SAndreas Färber static inline uint32_t pl190_irq_level(PL190State *s)
51cdbdb648Spbrook {
52cdbdb648Spbrook return (s->level | s->soft_level) & s->irq_enable & ~s->fiq_select;
53cdbdb648Spbrook }
54cdbdb648Spbrook
55cdbdb648Spbrook /* Update interrupts. */
pl190_update(PL190State * s)56aefbc256SAndreas Färber static void pl190_update(PL190State *s)
57cdbdb648Spbrook {
58cdbdb648Spbrook uint32_t level = pl190_irq_level(s);
59cdbdb648Spbrook int set;
60cdbdb648Spbrook
61cdbdb648Spbrook set = (level & s->prio_mask[s->priority]) != 0;
62d537cf6cSpbrook qemu_set_irq(s->irq, set);
63cdbdb648Spbrook set = ((s->level | s->soft_level) & s->fiq_select) != 0;
64d537cf6cSpbrook qemu_set_irq(s->fiq, set);
65cdbdb648Spbrook }
66cdbdb648Spbrook
pl190_set_irq(void * opaque,int irq,int level)67cdbdb648Spbrook static void pl190_set_irq(void *opaque, int irq, int level)
68cdbdb648Spbrook {
69aefbc256SAndreas Färber PL190State *s = (PL190State *)opaque;
70cdbdb648Spbrook
71cdbdb648Spbrook if (level)
72cdbdb648Spbrook s->level |= 1u << irq;
73cdbdb648Spbrook else
74cdbdb648Spbrook s->level &= ~(1u << irq);
75cdbdb648Spbrook pl190_update(s);
76cdbdb648Spbrook }
77cdbdb648Spbrook
pl190_update_vectors(PL190State * s)78aefbc256SAndreas Färber static void pl190_update_vectors(PL190State *s)
79cdbdb648Spbrook {
80cdbdb648Spbrook uint32_t mask;
81cdbdb648Spbrook int i;
82cdbdb648Spbrook int n;
83cdbdb648Spbrook
84cdbdb648Spbrook mask = 0;
85cdbdb648Spbrook for (i = 0; i < 16; i++)
86cdbdb648Spbrook {
87cdbdb648Spbrook s->prio_mask[i] = mask;
88cdbdb648Spbrook if (s->vect_control[i] & 0x20)
89cdbdb648Spbrook {
90cdbdb648Spbrook n = s->vect_control[i] & 0x1f;
91cdbdb648Spbrook mask |= 1 << n;
92cdbdb648Spbrook }
93cdbdb648Spbrook }
94cdbdb648Spbrook s->prio_mask[16] = mask;
95cdbdb648Spbrook pl190_update(s);
96cdbdb648Spbrook }
97cdbdb648Spbrook
pl190_read(void * opaque,hwaddr offset,unsigned size)98a8170e5eSAvi Kivity static uint64_t pl190_read(void *opaque, hwaddr offset,
997f8293bfSAvi Kivity unsigned size)
100cdbdb648Spbrook {
101aefbc256SAndreas Färber PL190State *s = (PL190State *)opaque;
102cdbdb648Spbrook int i;
103cdbdb648Spbrook
104cdbdb648Spbrook if (offset >= 0xfe0 && offset < 0x1000) {
105cdbdb648Spbrook return pl190_id[(offset - 0xfe0) >> 2];
106cdbdb648Spbrook }
107cdbdb648Spbrook if (offset >= 0x100 && offset < 0x140) {
108cdbdb648Spbrook return s->vect_addr[(offset - 0x100) >> 2];
109cdbdb648Spbrook }
110cdbdb648Spbrook if (offset >= 0x200 && offset < 0x240) {
111cdbdb648Spbrook return s->vect_control[(offset - 0x200) >> 2];
112cdbdb648Spbrook }
113cdbdb648Spbrook switch (offset >> 2) {
114cdbdb648Spbrook case 0: /* IRQSTATUS */
115cdbdb648Spbrook return pl190_irq_level(s);
116cdbdb648Spbrook case 1: /* FIQSATUS */
117cdbdb648Spbrook return (s->level | s->soft_level) & s->fiq_select;
118cdbdb648Spbrook case 2: /* RAWINTR */
119cdbdb648Spbrook return s->level | s->soft_level;
120cdbdb648Spbrook case 3: /* INTSELECT */
121cdbdb648Spbrook return s->fiq_select;
122cdbdb648Spbrook case 4: /* INTENABLE */
123cdbdb648Spbrook return s->irq_enable;
124cdbdb648Spbrook case 6: /* SOFTINT */
125cdbdb648Spbrook return s->soft_level;
126cdbdb648Spbrook case 8: /* PROTECTION */
127cdbdb648Spbrook return s->protected;
128cdbdb648Spbrook case 12: /* VECTADDR */
129cdbdb648Spbrook /* Read vector address at the start of an ISR. Increases the
13014c126baSBrendan Fennell * current priority level to that of the current interrupt.
13114c126baSBrendan Fennell *
13214c126baSBrendan Fennell * Since an enabled interrupt X at priority P causes prio_mask[Y]
13314c126baSBrendan Fennell * to have bit X set for all Y > P, this loop will stop with
13414c126baSBrendan Fennell * i == the priority of the highest priority set interrupt.
13514c126baSBrendan Fennell */
13614c126baSBrendan Fennell for (i = 0; i < s->priority; i++) {
13714c126baSBrendan Fennell if ((s->level | s->soft_level) & s->prio_mask[i + 1]) {
138cdbdb648Spbrook break;
139cdbdb648Spbrook }
14014c126baSBrendan Fennell }
14114c126baSBrendan Fennell
142cdbdb648Spbrook /* Reading this value with no pending interrupts is undefined.
143cdbdb648Spbrook We return the default address. */
144cdbdb648Spbrook if (i == PL190_NUM_PRIO)
145cdbdb648Spbrook return s->vect_addr[16];
146cdbdb648Spbrook if (i < s->priority)
147cdbdb648Spbrook {
148cdbdb648Spbrook s->prev_prio[i] = s->priority;
149cdbdb648Spbrook s->priority = i;
150cdbdb648Spbrook pl190_update(s);
151cdbdb648Spbrook }
152cdbdb648Spbrook return s->vect_addr[s->priority];
153cdbdb648Spbrook case 13: /* DEFVECTADDR */
154cdbdb648Spbrook return s->vect_addr[16];
155cdbdb648Spbrook default:
156fd271e81SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR,
157fd271e81SPeter Maydell "pl190_read: Bad offset %x\n", (int)offset);
158cdbdb648Spbrook return 0;
159cdbdb648Spbrook }
160cdbdb648Spbrook }
161cdbdb648Spbrook
pl190_write(void * opaque,hwaddr offset,uint64_t val,unsigned size)162a8170e5eSAvi Kivity static void pl190_write(void *opaque, hwaddr offset,
1637f8293bfSAvi Kivity uint64_t val, unsigned size)
164cdbdb648Spbrook {
165aefbc256SAndreas Färber PL190State *s = (PL190State *)opaque;
166cdbdb648Spbrook
167cdbdb648Spbrook if (offset >= 0x100 && offset < 0x140) {
168cdbdb648Spbrook s->vect_addr[(offset - 0x100) >> 2] = val;
169cdbdb648Spbrook pl190_update_vectors(s);
170cdbdb648Spbrook return;
171cdbdb648Spbrook }
172cdbdb648Spbrook if (offset >= 0x200 && offset < 0x240) {
173cdbdb648Spbrook s->vect_control[(offset - 0x200) >> 2] = val;
174cdbdb648Spbrook pl190_update_vectors(s);
175cdbdb648Spbrook return;
176cdbdb648Spbrook }
177cdbdb648Spbrook switch (offset >> 2) {
178cdbdb648Spbrook case 0: /* SELECT */
179cdbdb648Spbrook /* This is a readonly register, but linux tries to write to it
180cdbdb648Spbrook anyway. Ignore the write. */
181cdbdb648Spbrook break;
182cdbdb648Spbrook case 3: /* INTSELECT */
183cdbdb648Spbrook s->fiq_select = val;
184cdbdb648Spbrook break;
185cdbdb648Spbrook case 4: /* INTENABLE */
186cdbdb648Spbrook s->irq_enable |= val;
187cdbdb648Spbrook break;
188cdbdb648Spbrook case 5: /* INTENCLEAR */
189cdbdb648Spbrook s->irq_enable &= ~val;
190cdbdb648Spbrook break;
191cdbdb648Spbrook case 6: /* SOFTINT */
192cdbdb648Spbrook s->soft_level |= val;
193cdbdb648Spbrook break;
194cdbdb648Spbrook case 7: /* SOFTINTCLEAR */
195cdbdb648Spbrook s->soft_level &= ~val;
196cdbdb648Spbrook break;
197cdbdb648Spbrook case 8: /* PROTECTION */
198cdbdb648Spbrook /* TODO: Protection (supervisor only access) is not implemented. */
199cdbdb648Spbrook s->protected = val & 1;
200cdbdb648Spbrook break;
201cdbdb648Spbrook case 12: /* VECTADDR */
202cdbdb648Spbrook /* Restore the previous priority level. The value written is
203cdbdb648Spbrook ignored. */
204cdbdb648Spbrook if (s->priority < PL190_NUM_PRIO)
205cdbdb648Spbrook s->priority = s->prev_prio[s->priority];
206cdbdb648Spbrook break;
207cdbdb648Spbrook case 13: /* DEFVECTADDR */
208730986e4SPeter Maydell s->vect_addr[16] = val;
209cdbdb648Spbrook break;
210cdbdb648Spbrook case 0xc0: /* ITCR */
2112ac71179SPaul Brook if (val) {
2122d746989SPeter Maydell qemu_log_mask(LOG_UNIMP, "pl190: Test mode not implemented\n");
2132ac71179SPaul Brook }
214cdbdb648Spbrook break;
215cdbdb648Spbrook default:
216fd271e81SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR,
217fd271e81SPeter Maydell "pl190_write: Bad offset %x\n", (int)offset);
218cdbdb648Spbrook return;
219cdbdb648Spbrook }
220cdbdb648Spbrook pl190_update(s);
221cdbdb648Spbrook }
222cdbdb648Spbrook
2237f8293bfSAvi Kivity static const MemoryRegionOps pl190_ops = {
2247f8293bfSAvi Kivity .read = pl190_read,
2257f8293bfSAvi Kivity .write = pl190_write,
2267f8293bfSAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN,
227cdbdb648Spbrook };
228cdbdb648Spbrook
pl190_reset(DeviceState * d)229ac49d750SPeter Maydell static void pl190_reset(DeviceState *d)
230cdbdb648Spbrook {
2317fc3266fSAndreas Färber PL190State *s = PL190(d);
232cdbdb648Spbrook int i;
233cdbdb648Spbrook
2347fc3266fSAndreas Färber for (i = 0; i < 16; i++) {
235cdbdb648Spbrook s->vect_addr[i] = 0;
236cdbdb648Spbrook s->vect_control[i] = 0;
237cdbdb648Spbrook }
238cdbdb648Spbrook s->vect_addr[16] = 0;
239cdbdb648Spbrook s->prio_mask[17] = 0xffffffff;
240cdbdb648Spbrook s->priority = PL190_NUM_PRIO;
241cdbdb648Spbrook pl190_update_vectors(s);
242cdbdb648Spbrook }
243cdbdb648Spbrook
pl190_init(Object * obj)244e3be8b4fSxiaoqiang.zhao static void pl190_init(Object *obj)
245cdbdb648Spbrook {
246e3be8b4fSxiaoqiang.zhao DeviceState *dev = DEVICE(obj);
247e3be8b4fSxiaoqiang.zhao PL190State *s = PL190(obj);
248e3be8b4fSxiaoqiang.zhao SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
249cdbdb648Spbrook
250e3be8b4fSxiaoqiang.zhao memory_region_init_io(&s->iomem, obj, &pl190_ops, s, "pl190", 0x1000);
2517fc3266fSAndreas Färber sysbus_init_mmio(sbd, &s->iomem);
2527fc3266fSAndreas Färber qdev_init_gpio_in(dev, pl190_set_irq, 32);
2537fc3266fSAndreas Färber sysbus_init_irq(sbd, &s->irq);
2547fc3266fSAndreas Färber sysbus_init_irq(sbd, &s->fiq);
255cdbdb648Spbrook }
25697aff481SPaul Brook
257ac49d750SPeter Maydell static const VMStateDescription vmstate_pl190 = {
258ac49d750SPeter Maydell .name = "pl190",
259ac49d750SPeter Maydell .version_id = 1,
260ac49d750SPeter Maydell .minimum_version_id = 1,
26145b1f81dSRichard Henderson .fields = (const VMStateField[]) {
262aefbc256SAndreas Färber VMSTATE_UINT32(level, PL190State),
263aefbc256SAndreas Färber VMSTATE_UINT32(soft_level, PL190State),
264aefbc256SAndreas Färber VMSTATE_UINT32(irq_enable, PL190State),
265aefbc256SAndreas Färber VMSTATE_UINT32(fiq_select, PL190State),
266aefbc256SAndreas Färber VMSTATE_UINT8_ARRAY(vect_control, PL190State, 16),
267aefbc256SAndreas Färber VMSTATE_UINT32_ARRAY(vect_addr, PL190State, PL190_NUM_PRIO),
268aefbc256SAndreas Färber VMSTATE_UINT32_ARRAY(prio_mask, PL190State, PL190_NUM_PRIO+1),
269aefbc256SAndreas Färber VMSTATE_INT32(protected, PL190State),
270aefbc256SAndreas Färber VMSTATE_INT32(priority, PL190State),
271aefbc256SAndreas Färber VMSTATE_INT32_ARRAY(prev_prio, PL190State, PL190_NUM_PRIO),
272ac49d750SPeter Maydell VMSTATE_END_OF_LIST()
273ac49d750SPeter Maydell }
274ac49d750SPeter Maydell };
275ac49d750SPeter Maydell
pl190_class_init(ObjectClass * klass,const void * data)276*12d1a768SPhilippe Mathieu-Daudé static void pl190_class_init(ObjectClass *klass, const void *data)
277999e12bbSAnthony Liguori {
27839bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass);
279999e12bbSAnthony Liguori
280e3d08143SPeter Maydell device_class_set_legacy_reset(dc, pl190_reset);
28139bffca2SAnthony Liguori dc->vmsd = &vmstate_pl190;
282999e12bbSAnthony Liguori }
283999e12bbSAnthony Liguori
2848c43a6f0SAndreas Färber static const TypeInfo pl190_info = {
2857fc3266fSAndreas Färber .name = TYPE_PL190,
28639bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE,
287aefbc256SAndreas Färber .instance_size = sizeof(PL190State),
288e3be8b4fSxiaoqiang.zhao .instance_init = pl190_init,
289999e12bbSAnthony Liguori .class_init = pl190_class_init,
290ac49d750SPeter Maydell };
291ac49d750SPeter Maydell
pl190_register_types(void)29283f7d43aSAndreas Färber static void pl190_register_types(void)
29397aff481SPaul Brook {
29439bffca2SAnthony Liguori type_register_static(&pl190_info);
29597aff481SPaul Brook }
29697aff481SPaul Brook
29783f7d43aSAndreas Färber type_init(pl190_register_types)
298