10ca9fa2eSStafford Horne /* 20ca9fa2eSStafford Horne * This file is subject to the terms and conditions of the GNU General Public 30ca9fa2eSStafford Horne * License. See the file "COPYING" in the main directory of this archive 40ca9fa2eSStafford Horne * for more details. 50ca9fa2eSStafford Horne * 60ca9fa2eSStafford Horne * Authors: Stafford Horne <shorne@gmail.com> 70ca9fa2eSStafford Horne */ 80ca9fa2eSStafford Horne 90ca9fa2eSStafford Horne #include "qemu/osdep.h" 100ca9fa2eSStafford Horne #include "qemu/log.h" 11*0b8fa32fSMarkus Armbruster #include "qemu/module.h" 120ca9fa2eSStafford Horne #include "qapi/error.h" 130ca9fa2eSStafford Horne #include "hw/hw.h" 140ca9fa2eSStafford Horne #include "hw/sysbus.h" 150ca9fa2eSStafford Horne #include "exec/memory.h" 160ca9fa2eSStafford Horne 170ca9fa2eSStafford Horne #define TYPE_OR1K_OMPIC "or1k-ompic" 180ca9fa2eSStafford Horne #define OR1K_OMPIC(obj) OBJECT_CHECK(OR1KOMPICState, (obj), TYPE_OR1K_OMPIC) 190ca9fa2eSStafford Horne 200ca9fa2eSStafford Horne #define OMPIC_CTRL_IRQ_ACK (1 << 31) 210ca9fa2eSStafford Horne #define OMPIC_CTRL_IRQ_GEN (1 << 30) 220ca9fa2eSStafford Horne #define OMPIC_CTRL_DST(cpu) (((cpu) >> 16) & 0x3fff) 230ca9fa2eSStafford Horne 240ca9fa2eSStafford Horne #define OMPIC_REG(addr) (((addr) >> 2) & 0x1) 250ca9fa2eSStafford Horne #define OMPIC_SRC_CPU(addr) (((addr) >> 3) & 0x4f) 260ca9fa2eSStafford Horne #define OMPIC_DST_CPU(addr) (((addr) >> 3) & 0x4f) 270ca9fa2eSStafford Horne 280ca9fa2eSStafford Horne #define OMPIC_STATUS_IRQ_PENDING (1 << 30) 290ca9fa2eSStafford Horne #define OMPIC_STATUS_SRC(cpu) (((cpu) & 0x3fff) << 16) 300ca9fa2eSStafford Horne #define OMPIC_STATUS_DATA(data) ((data) & 0xffff) 310ca9fa2eSStafford Horne 320ca9fa2eSStafford Horne #define OMPIC_CONTROL 0 330ca9fa2eSStafford Horne #define OMPIC_STATUS 1 340ca9fa2eSStafford Horne 350ca9fa2eSStafford Horne #define OMPIC_MAX_CPUS 4 /* Real max is much higher, but dont waste memory */ 360ca9fa2eSStafford Horne #define OMPIC_ADDRSPACE_SZ (OMPIC_MAX_CPUS * 2 * 4) /* 2 32-bit regs per cpu */ 370ca9fa2eSStafford Horne 380ca9fa2eSStafford Horne typedef struct OR1KOMPICState OR1KOMPICState; 390ca9fa2eSStafford Horne typedef struct OR1KOMPICCPUState OR1KOMPICCPUState; 400ca9fa2eSStafford Horne 410ca9fa2eSStafford Horne struct OR1KOMPICCPUState { 420ca9fa2eSStafford Horne qemu_irq irq; 430ca9fa2eSStafford Horne uint32_t status; 440ca9fa2eSStafford Horne uint32_t control; 450ca9fa2eSStafford Horne }; 460ca9fa2eSStafford Horne 470ca9fa2eSStafford Horne struct OR1KOMPICState { 480ca9fa2eSStafford Horne SysBusDevice parent_obj; 490ca9fa2eSStafford Horne MemoryRegion mr; 500ca9fa2eSStafford Horne 510ca9fa2eSStafford Horne OR1KOMPICCPUState cpus[OMPIC_MAX_CPUS]; 520ca9fa2eSStafford Horne 530ca9fa2eSStafford Horne uint32_t num_cpus; 540ca9fa2eSStafford Horne }; 550ca9fa2eSStafford Horne 560ca9fa2eSStafford Horne static uint64_t ompic_read(void *opaque, hwaddr addr, unsigned size) 570ca9fa2eSStafford Horne { 580ca9fa2eSStafford Horne OR1KOMPICState *s = opaque; 590ca9fa2eSStafford Horne int src_cpu = OMPIC_SRC_CPU(addr); 600ca9fa2eSStafford Horne 610ca9fa2eSStafford Horne /* We can only write to control control, write control + update status */ 620ca9fa2eSStafford Horne if (OMPIC_REG(addr) == OMPIC_CONTROL) { 630ca9fa2eSStafford Horne return s->cpus[src_cpu].control; 640ca9fa2eSStafford Horne } else { 650ca9fa2eSStafford Horne return s->cpus[src_cpu].status; 660ca9fa2eSStafford Horne } 670ca9fa2eSStafford Horne 680ca9fa2eSStafford Horne } 690ca9fa2eSStafford Horne 700ca9fa2eSStafford Horne static void ompic_write(void *opaque, hwaddr addr, uint64_t data, unsigned size) 710ca9fa2eSStafford Horne { 720ca9fa2eSStafford Horne OR1KOMPICState *s = opaque; 730ca9fa2eSStafford Horne /* We can only write to control control, write control + update status */ 740ca9fa2eSStafford Horne if (OMPIC_REG(addr) == OMPIC_CONTROL) { 750ca9fa2eSStafford Horne int src_cpu = OMPIC_SRC_CPU(addr); 760ca9fa2eSStafford Horne 770ca9fa2eSStafford Horne s->cpus[src_cpu].control = data; 780ca9fa2eSStafford Horne 790ca9fa2eSStafford Horne if (data & OMPIC_CTRL_IRQ_GEN) { 800ca9fa2eSStafford Horne int dst_cpu = OMPIC_CTRL_DST(data); 810ca9fa2eSStafford Horne 820ca9fa2eSStafford Horne s->cpus[dst_cpu].status = OMPIC_STATUS_IRQ_PENDING | 830ca9fa2eSStafford Horne OMPIC_STATUS_SRC(src_cpu) | 840ca9fa2eSStafford Horne OMPIC_STATUS_DATA(data); 850ca9fa2eSStafford Horne 860ca9fa2eSStafford Horne qemu_irq_raise(s->cpus[dst_cpu].irq); 870ca9fa2eSStafford Horne } 880ca9fa2eSStafford Horne if (data & OMPIC_CTRL_IRQ_ACK) { 890ca9fa2eSStafford Horne s->cpus[src_cpu].status &= ~OMPIC_STATUS_IRQ_PENDING; 900ca9fa2eSStafford Horne qemu_irq_lower(s->cpus[src_cpu].irq); 910ca9fa2eSStafford Horne } 920ca9fa2eSStafford Horne } 930ca9fa2eSStafford Horne } 940ca9fa2eSStafford Horne 950ca9fa2eSStafford Horne static const MemoryRegionOps ompic_ops = { 960ca9fa2eSStafford Horne .read = ompic_read, 970ca9fa2eSStafford Horne .write = ompic_write, 980ca9fa2eSStafford Horne .endianness = DEVICE_NATIVE_ENDIAN, 990ca9fa2eSStafford Horne .impl = { 1000ca9fa2eSStafford Horne .max_access_size = 8, 1010ca9fa2eSStafford Horne }, 1020ca9fa2eSStafford Horne }; 1030ca9fa2eSStafford Horne 1040ca9fa2eSStafford Horne static void or1k_ompic_init(Object *obj) 1050ca9fa2eSStafford Horne { 1060ca9fa2eSStafford Horne SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 1070ca9fa2eSStafford Horne OR1KOMPICState *s = OR1K_OMPIC(obj); 1080ca9fa2eSStafford Horne 1090ca9fa2eSStafford Horne memory_region_init_io(&s->mr, OBJECT(s), &ompic_ops, s, 1100ca9fa2eSStafford Horne "or1k-ompic", OMPIC_ADDRSPACE_SZ); 1110ca9fa2eSStafford Horne sysbus_init_mmio(sbd, &s->mr); 1120ca9fa2eSStafford Horne } 1130ca9fa2eSStafford Horne 1140ca9fa2eSStafford Horne static void or1k_ompic_realize(DeviceState *dev, Error **errp) 1150ca9fa2eSStafford Horne { 1160ca9fa2eSStafford Horne OR1KOMPICState *s = OR1K_OMPIC(dev); 1170ca9fa2eSStafford Horne SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 1180ca9fa2eSStafford Horne int i; 1190ca9fa2eSStafford Horne 1200ca9fa2eSStafford Horne if (s->num_cpus > OMPIC_MAX_CPUS) { 1210ca9fa2eSStafford Horne error_setg(errp, "Exceeded maximum CPUs %d", s->num_cpus); 1220ca9fa2eSStafford Horne return; 1230ca9fa2eSStafford Horne } 1240ca9fa2eSStafford Horne /* Init IRQ sources for all CPUs */ 1250ca9fa2eSStafford Horne for (i = 0; i < s->num_cpus; i++) { 1260ca9fa2eSStafford Horne sysbus_init_irq(sbd, &s->cpus[i].irq); 1270ca9fa2eSStafford Horne } 1280ca9fa2eSStafford Horne } 1290ca9fa2eSStafford Horne 1300ca9fa2eSStafford Horne static Property or1k_ompic_properties[] = { 1310ca9fa2eSStafford Horne DEFINE_PROP_UINT32("num-cpus", OR1KOMPICState, num_cpus, 1), 1320ca9fa2eSStafford Horne DEFINE_PROP_END_OF_LIST(), 1330ca9fa2eSStafford Horne }; 1340ca9fa2eSStafford Horne 1350ca9fa2eSStafford Horne static const VMStateDescription vmstate_or1k_ompic_cpu = { 1360ca9fa2eSStafford Horne .name = "or1k_ompic_cpu", 1370ca9fa2eSStafford Horne .version_id = 1, 1380ca9fa2eSStafford Horne .minimum_version_id = 1, 1390ca9fa2eSStafford Horne .fields = (VMStateField[]) { 1400ca9fa2eSStafford Horne VMSTATE_UINT32(status, OR1KOMPICCPUState), 1410ca9fa2eSStafford Horne VMSTATE_UINT32(control, OR1KOMPICCPUState), 1420ca9fa2eSStafford Horne VMSTATE_END_OF_LIST() 1430ca9fa2eSStafford Horne } 1440ca9fa2eSStafford Horne }; 1450ca9fa2eSStafford Horne 1460ca9fa2eSStafford Horne static const VMStateDescription vmstate_or1k_ompic = { 1470ca9fa2eSStafford Horne .name = TYPE_OR1K_OMPIC, 1480ca9fa2eSStafford Horne .version_id = 1, 1490ca9fa2eSStafford Horne .minimum_version_id = 1, 1500ca9fa2eSStafford Horne .fields = (VMStateField[]) { 1510ca9fa2eSStafford Horne VMSTATE_STRUCT_ARRAY(cpus, OR1KOMPICState, OMPIC_MAX_CPUS, 1, 1520ca9fa2eSStafford Horne vmstate_or1k_ompic_cpu, OR1KOMPICCPUState), 1530ca9fa2eSStafford Horne VMSTATE_UINT32(num_cpus, OR1KOMPICState), 1540ca9fa2eSStafford Horne VMSTATE_END_OF_LIST() 1550ca9fa2eSStafford Horne } 1560ca9fa2eSStafford Horne }; 1570ca9fa2eSStafford Horne 1580ca9fa2eSStafford Horne static void or1k_ompic_class_init(ObjectClass *klass, void *data) 1590ca9fa2eSStafford Horne { 1600ca9fa2eSStafford Horne DeviceClass *dc = DEVICE_CLASS(klass); 1610ca9fa2eSStafford Horne 1620ca9fa2eSStafford Horne dc->props = or1k_ompic_properties; 1630ca9fa2eSStafford Horne dc->realize = or1k_ompic_realize; 1640ca9fa2eSStafford Horne dc->vmsd = &vmstate_or1k_ompic; 1650ca9fa2eSStafford Horne } 1660ca9fa2eSStafford Horne 1670ca9fa2eSStafford Horne static const TypeInfo or1k_ompic_info = { 1680ca9fa2eSStafford Horne .name = TYPE_OR1K_OMPIC, 1690ca9fa2eSStafford Horne .parent = TYPE_SYS_BUS_DEVICE, 1700ca9fa2eSStafford Horne .instance_size = sizeof(OR1KOMPICState), 1710ca9fa2eSStafford Horne .instance_init = or1k_ompic_init, 1720ca9fa2eSStafford Horne .class_init = or1k_ompic_class_init, 1730ca9fa2eSStafford Horne }; 1740ca9fa2eSStafford Horne 1750ca9fa2eSStafford Horne static void or1k_ompic_register_types(void) 1760ca9fa2eSStafford Horne { 1770ca9fa2eSStafford Horne type_register_static(&or1k_ompic_info); 1780ca9fa2eSStafford Horne } 1790ca9fa2eSStafford Horne 1800ca9fa2eSStafford Horne type_init(or1k_ompic_register_types) 181