xref: /qemu/hw/intc/loongson_ipi.c (revision b4a12dfc2132dc22c587ee2ecbd7b8d48ec381a1)
1*b4a12dfcSJiaxun Yang /* SPDX-License-Identifier: GPL-2.0-or-later */
2*b4a12dfcSJiaxun Yang /*
3*b4a12dfcSJiaxun Yang  * Loongson ipi interrupt support
4*b4a12dfcSJiaxun Yang  *
5*b4a12dfcSJiaxun Yang  * Copyright (C) 2021 Loongson Technology Corporation Limited
6*b4a12dfcSJiaxun Yang  */
7*b4a12dfcSJiaxun Yang 
8*b4a12dfcSJiaxun Yang #include "qemu/osdep.h"
9*b4a12dfcSJiaxun Yang #include "hw/boards.h"
10*b4a12dfcSJiaxun Yang #include "hw/sysbus.h"
11*b4a12dfcSJiaxun Yang #include "hw/intc/loongson_ipi.h"
12*b4a12dfcSJiaxun Yang #include "hw/irq.h"
13*b4a12dfcSJiaxun Yang #include "hw/qdev-properties.h"
14*b4a12dfcSJiaxun Yang #include "qapi/error.h"
15*b4a12dfcSJiaxun Yang #include "qemu/log.h"
16*b4a12dfcSJiaxun Yang #include "exec/address-spaces.h"
17*b4a12dfcSJiaxun Yang #include "migration/vmstate.h"
18*b4a12dfcSJiaxun Yang #include "target/loongarch/cpu.h"
19*b4a12dfcSJiaxun Yang #include "trace.h"
20*b4a12dfcSJiaxun Yang 
21*b4a12dfcSJiaxun Yang static MemTxResult loongson_ipi_readl(void *opaque, hwaddr addr,
22*b4a12dfcSJiaxun Yang                                        uint64_t *data,
23*b4a12dfcSJiaxun Yang                                        unsigned size, MemTxAttrs attrs)
24*b4a12dfcSJiaxun Yang {
25*b4a12dfcSJiaxun Yang     IPICore *s;
26*b4a12dfcSJiaxun Yang     LoongsonIPI *ipi = opaque;
27*b4a12dfcSJiaxun Yang     uint64_t ret = 0;
28*b4a12dfcSJiaxun Yang     int index = 0;
29*b4a12dfcSJiaxun Yang 
30*b4a12dfcSJiaxun Yang     s = &ipi->cpu[attrs.requester_id];
31*b4a12dfcSJiaxun Yang     addr &= 0xff;
32*b4a12dfcSJiaxun Yang     switch (addr) {
33*b4a12dfcSJiaxun Yang     case CORE_STATUS_OFF:
34*b4a12dfcSJiaxun Yang         ret = s->status;
35*b4a12dfcSJiaxun Yang         break;
36*b4a12dfcSJiaxun Yang     case CORE_EN_OFF:
37*b4a12dfcSJiaxun Yang         ret = s->en;
38*b4a12dfcSJiaxun Yang         break;
39*b4a12dfcSJiaxun Yang     case CORE_SET_OFF:
40*b4a12dfcSJiaxun Yang         ret = 0;
41*b4a12dfcSJiaxun Yang         break;
42*b4a12dfcSJiaxun Yang     case CORE_CLEAR_OFF:
43*b4a12dfcSJiaxun Yang         ret = 0;
44*b4a12dfcSJiaxun Yang         break;
45*b4a12dfcSJiaxun Yang     case CORE_BUF_20 ... CORE_BUF_38 + 4:
46*b4a12dfcSJiaxun Yang         index = (addr - CORE_BUF_20) >> 2;
47*b4a12dfcSJiaxun Yang         ret = s->buf[index];
48*b4a12dfcSJiaxun Yang         break;
49*b4a12dfcSJiaxun Yang     default:
50*b4a12dfcSJiaxun Yang         qemu_log_mask(LOG_UNIMP, "invalid read: %x", (uint32_t)addr);
51*b4a12dfcSJiaxun Yang         break;
52*b4a12dfcSJiaxun Yang     }
53*b4a12dfcSJiaxun Yang 
54*b4a12dfcSJiaxun Yang     trace_loongson_ipi_read(size, (uint64_t)addr, ret);
55*b4a12dfcSJiaxun Yang     *data = ret;
56*b4a12dfcSJiaxun Yang     return MEMTX_OK;
57*b4a12dfcSJiaxun Yang }
58*b4a12dfcSJiaxun Yang 
59*b4a12dfcSJiaxun Yang static void send_ipi_data(CPULoongArchState *env, uint64_t val, hwaddr addr,
60*b4a12dfcSJiaxun Yang                           MemTxAttrs attrs)
61*b4a12dfcSJiaxun Yang {
62*b4a12dfcSJiaxun Yang     int i, mask = 0, data = 0;
63*b4a12dfcSJiaxun Yang 
64*b4a12dfcSJiaxun Yang     /*
65*b4a12dfcSJiaxun Yang      * bit 27-30 is mask for byte writing,
66*b4a12dfcSJiaxun Yang      * if the mask is 0, we need not to do anything.
67*b4a12dfcSJiaxun Yang      */
68*b4a12dfcSJiaxun Yang     if ((val >> 27) & 0xf) {
69*b4a12dfcSJiaxun Yang         data = address_space_ldl(env->address_space_iocsr, addr,
70*b4a12dfcSJiaxun Yang                                  attrs, NULL);
71*b4a12dfcSJiaxun Yang         for (i = 0; i < 4; i++) {
72*b4a12dfcSJiaxun Yang             /* get mask for byte writing */
73*b4a12dfcSJiaxun Yang             if (val & (0x1 << (27 + i))) {
74*b4a12dfcSJiaxun Yang                 mask |= 0xff << (i * 8);
75*b4a12dfcSJiaxun Yang             }
76*b4a12dfcSJiaxun Yang         }
77*b4a12dfcSJiaxun Yang     }
78*b4a12dfcSJiaxun Yang 
79*b4a12dfcSJiaxun Yang     data &= mask;
80*b4a12dfcSJiaxun Yang     data |= (val >> 32) & ~mask;
81*b4a12dfcSJiaxun Yang     address_space_stl(env->address_space_iocsr, addr,
82*b4a12dfcSJiaxun Yang                       data, attrs, NULL);
83*b4a12dfcSJiaxun Yang }
84*b4a12dfcSJiaxun Yang 
85*b4a12dfcSJiaxun Yang static int archid_cmp(const void *a, const void *b)
86*b4a12dfcSJiaxun Yang {
87*b4a12dfcSJiaxun Yang    CPUArchId *archid_a = (CPUArchId *)a;
88*b4a12dfcSJiaxun Yang    CPUArchId *archid_b = (CPUArchId *)b;
89*b4a12dfcSJiaxun Yang 
90*b4a12dfcSJiaxun Yang    return archid_a->arch_id - archid_b->arch_id;
91*b4a12dfcSJiaxun Yang }
92*b4a12dfcSJiaxun Yang 
93*b4a12dfcSJiaxun Yang static CPUArchId *find_cpu_by_archid(MachineState *ms, uint32_t id)
94*b4a12dfcSJiaxun Yang {
95*b4a12dfcSJiaxun Yang     CPUArchId apic_id, *found_cpu;
96*b4a12dfcSJiaxun Yang 
97*b4a12dfcSJiaxun Yang     apic_id.arch_id = id;
98*b4a12dfcSJiaxun Yang     found_cpu = bsearch(&apic_id, ms->possible_cpus->cpus,
99*b4a12dfcSJiaxun Yang         ms->possible_cpus->len, sizeof(*ms->possible_cpus->cpus),
100*b4a12dfcSJiaxun Yang         archid_cmp);
101*b4a12dfcSJiaxun Yang 
102*b4a12dfcSJiaxun Yang     return found_cpu;
103*b4a12dfcSJiaxun Yang }
104*b4a12dfcSJiaxun Yang 
105*b4a12dfcSJiaxun Yang static CPUState *ipi_getcpu(int arch_id)
106*b4a12dfcSJiaxun Yang {
107*b4a12dfcSJiaxun Yang     MachineState *machine = MACHINE(qdev_get_machine());
108*b4a12dfcSJiaxun Yang     CPUArchId *archid;
109*b4a12dfcSJiaxun Yang 
110*b4a12dfcSJiaxun Yang     archid = find_cpu_by_archid(machine, arch_id);
111*b4a12dfcSJiaxun Yang     if (archid) {
112*b4a12dfcSJiaxun Yang         return CPU(archid->cpu);
113*b4a12dfcSJiaxun Yang     }
114*b4a12dfcSJiaxun Yang 
115*b4a12dfcSJiaxun Yang     return NULL;
116*b4a12dfcSJiaxun Yang }
117*b4a12dfcSJiaxun Yang 
118*b4a12dfcSJiaxun Yang static MemTxResult mail_send(uint64_t val, MemTxAttrs attrs)
119*b4a12dfcSJiaxun Yang {
120*b4a12dfcSJiaxun Yang     uint32_t cpuid;
121*b4a12dfcSJiaxun Yang     hwaddr addr;
122*b4a12dfcSJiaxun Yang     CPUState *cs;
123*b4a12dfcSJiaxun Yang 
124*b4a12dfcSJiaxun Yang     cpuid = extract32(val, 16, 10);
125*b4a12dfcSJiaxun Yang     cs = ipi_getcpu(cpuid);
126*b4a12dfcSJiaxun Yang     if (cs == NULL) {
127*b4a12dfcSJiaxun Yang         return MEMTX_DECODE_ERROR;
128*b4a12dfcSJiaxun Yang     }
129*b4a12dfcSJiaxun Yang 
130*b4a12dfcSJiaxun Yang     /* override requester_id */
131*b4a12dfcSJiaxun Yang     addr = SMP_IPI_MAILBOX + CORE_BUF_20 + (val & 0x1c);
132*b4a12dfcSJiaxun Yang     attrs.requester_id = cs->cpu_index;
133*b4a12dfcSJiaxun Yang     send_ipi_data(&LOONGARCH_CPU(cs)->env, val, addr, attrs);
134*b4a12dfcSJiaxun Yang     return MEMTX_OK;
135*b4a12dfcSJiaxun Yang }
136*b4a12dfcSJiaxun Yang 
137*b4a12dfcSJiaxun Yang static MemTxResult any_send(uint64_t val, MemTxAttrs attrs)
138*b4a12dfcSJiaxun Yang {
139*b4a12dfcSJiaxun Yang     uint32_t cpuid;
140*b4a12dfcSJiaxun Yang     hwaddr addr;
141*b4a12dfcSJiaxun Yang     CPUState *cs;
142*b4a12dfcSJiaxun Yang 
143*b4a12dfcSJiaxun Yang     cpuid = extract32(val, 16, 10);
144*b4a12dfcSJiaxun Yang     cs = ipi_getcpu(cpuid);
145*b4a12dfcSJiaxun Yang     if (cs == NULL) {
146*b4a12dfcSJiaxun Yang         return MEMTX_DECODE_ERROR;
147*b4a12dfcSJiaxun Yang     }
148*b4a12dfcSJiaxun Yang 
149*b4a12dfcSJiaxun Yang     /* override requester_id */
150*b4a12dfcSJiaxun Yang     addr = val & 0xffff;
151*b4a12dfcSJiaxun Yang     attrs.requester_id = cs->cpu_index;
152*b4a12dfcSJiaxun Yang     send_ipi_data(&LOONGARCH_CPU(cs)->env, val, addr, attrs);
153*b4a12dfcSJiaxun Yang     return MEMTX_OK;
154*b4a12dfcSJiaxun Yang }
155*b4a12dfcSJiaxun Yang 
156*b4a12dfcSJiaxun Yang static MemTxResult loongson_ipi_writel(void *opaque, hwaddr addr, uint64_t val,
157*b4a12dfcSJiaxun Yang                                         unsigned size, MemTxAttrs attrs)
158*b4a12dfcSJiaxun Yang {
159*b4a12dfcSJiaxun Yang     LoongsonIPI *ipi = opaque;
160*b4a12dfcSJiaxun Yang     IPICore *s;
161*b4a12dfcSJiaxun Yang     int index = 0;
162*b4a12dfcSJiaxun Yang     uint32_t cpuid;
163*b4a12dfcSJiaxun Yang     uint8_t vector;
164*b4a12dfcSJiaxun Yang     CPUState *cs;
165*b4a12dfcSJiaxun Yang 
166*b4a12dfcSJiaxun Yang     s = &ipi->cpu[attrs.requester_id];
167*b4a12dfcSJiaxun Yang     addr &= 0xff;
168*b4a12dfcSJiaxun Yang     trace_loongson_ipi_write(size, (uint64_t)addr, val);
169*b4a12dfcSJiaxun Yang     switch (addr) {
170*b4a12dfcSJiaxun Yang     case CORE_STATUS_OFF:
171*b4a12dfcSJiaxun Yang         qemu_log_mask(LOG_GUEST_ERROR, "can not be written");
172*b4a12dfcSJiaxun Yang         break;
173*b4a12dfcSJiaxun Yang     case CORE_EN_OFF:
174*b4a12dfcSJiaxun Yang         s->en = val;
175*b4a12dfcSJiaxun Yang         break;
176*b4a12dfcSJiaxun Yang     case CORE_SET_OFF:
177*b4a12dfcSJiaxun Yang         s->status |= val;
178*b4a12dfcSJiaxun Yang         if (s->status != 0 && (s->status & s->en) != 0) {
179*b4a12dfcSJiaxun Yang             qemu_irq_raise(s->irq);
180*b4a12dfcSJiaxun Yang         }
181*b4a12dfcSJiaxun Yang         break;
182*b4a12dfcSJiaxun Yang     case CORE_CLEAR_OFF:
183*b4a12dfcSJiaxun Yang         s->status &= ~val;
184*b4a12dfcSJiaxun Yang         if (s->status == 0 && s->en != 0) {
185*b4a12dfcSJiaxun Yang             qemu_irq_lower(s->irq);
186*b4a12dfcSJiaxun Yang         }
187*b4a12dfcSJiaxun Yang         break;
188*b4a12dfcSJiaxun Yang     case CORE_BUF_20 ... CORE_BUF_38 + 4:
189*b4a12dfcSJiaxun Yang         index = (addr - CORE_BUF_20) >> 2;
190*b4a12dfcSJiaxun Yang         s->buf[index] = val;
191*b4a12dfcSJiaxun Yang         break;
192*b4a12dfcSJiaxun Yang     case IOCSR_IPI_SEND:
193*b4a12dfcSJiaxun Yang         cpuid = extract32(val, 16, 10);
194*b4a12dfcSJiaxun Yang         /* IPI status vector */
195*b4a12dfcSJiaxun Yang         vector = extract8(val, 0, 5);
196*b4a12dfcSJiaxun Yang         cs = ipi_getcpu(cpuid);
197*b4a12dfcSJiaxun Yang         if (cs == NULL) {
198*b4a12dfcSJiaxun Yang             return MEMTX_DECODE_ERROR;
199*b4a12dfcSJiaxun Yang         }
200*b4a12dfcSJiaxun Yang 
201*b4a12dfcSJiaxun Yang         /* override requester_id */
202*b4a12dfcSJiaxun Yang         attrs.requester_id = cs->cpu_index;
203*b4a12dfcSJiaxun Yang         loongson_ipi_writel(ipi, CORE_SET_OFF, BIT(vector), 4, attrs);
204*b4a12dfcSJiaxun Yang         break;
205*b4a12dfcSJiaxun Yang     default:
206*b4a12dfcSJiaxun Yang         qemu_log_mask(LOG_UNIMP, "invalid write: %x", (uint32_t)addr);
207*b4a12dfcSJiaxun Yang         break;
208*b4a12dfcSJiaxun Yang     }
209*b4a12dfcSJiaxun Yang 
210*b4a12dfcSJiaxun Yang     return MEMTX_OK;
211*b4a12dfcSJiaxun Yang }
212*b4a12dfcSJiaxun Yang 
213*b4a12dfcSJiaxun Yang static const MemoryRegionOps loongson_ipi_ops = {
214*b4a12dfcSJiaxun Yang     .read_with_attrs = loongson_ipi_readl,
215*b4a12dfcSJiaxun Yang     .write_with_attrs = loongson_ipi_writel,
216*b4a12dfcSJiaxun Yang     .impl.min_access_size = 4,
217*b4a12dfcSJiaxun Yang     .impl.max_access_size = 4,
218*b4a12dfcSJiaxun Yang     .valid.min_access_size = 4,
219*b4a12dfcSJiaxun Yang     .valid.max_access_size = 8,
220*b4a12dfcSJiaxun Yang     .endianness = DEVICE_LITTLE_ENDIAN,
221*b4a12dfcSJiaxun Yang };
222*b4a12dfcSJiaxun Yang 
223*b4a12dfcSJiaxun Yang /* mail send and any send only support writeq */
224*b4a12dfcSJiaxun Yang static MemTxResult loongson_ipi_writeq(void *opaque, hwaddr addr, uint64_t val,
225*b4a12dfcSJiaxun Yang                                         unsigned size, MemTxAttrs attrs)
226*b4a12dfcSJiaxun Yang {
227*b4a12dfcSJiaxun Yang     MemTxResult ret = MEMTX_OK;
228*b4a12dfcSJiaxun Yang 
229*b4a12dfcSJiaxun Yang     addr &= 0xfff;
230*b4a12dfcSJiaxun Yang     switch (addr) {
231*b4a12dfcSJiaxun Yang     case MAIL_SEND_OFFSET:
232*b4a12dfcSJiaxun Yang         ret = mail_send(val, attrs);
233*b4a12dfcSJiaxun Yang         break;
234*b4a12dfcSJiaxun Yang     case ANY_SEND_OFFSET:
235*b4a12dfcSJiaxun Yang         ret = any_send(val, attrs);
236*b4a12dfcSJiaxun Yang         break;
237*b4a12dfcSJiaxun Yang     default:
238*b4a12dfcSJiaxun Yang        break;
239*b4a12dfcSJiaxun Yang     }
240*b4a12dfcSJiaxun Yang 
241*b4a12dfcSJiaxun Yang     return ret;
242*b4a12dfcSJiaxun Yang }
243*b4a12dfcSJiaxun Yang 
244*b4a12dfcSJiaxun Yang static const MemoryRegionOps loongson_ipi64_ops = {
245*b4a12dfcSJiaxun Yang     .write_with_attrs = loongson_ipi_writeq,
246*b4a12dfcSJiaxun Yang     .impl.min_access_size = 8,
247*b4a12dfcSJiaxun Yang     .impl.max_access_size = 8,
248*b4a12dfcSJiaxun Yang     .valid.min_access_size = 8,
249*b4a12dfcSJiaxun Yang     .valid.max_access_size = 8,
250*b4a12dfcSJiaxun Yang     .endianness = DEVICE_LITTLE_ENDIAN,
251*b4a12dfcSJiaxun Yang };
252*b4a12dfcSJiaxun Yang 
253*b4a12dfcSJiaxun Yang static void loongson_ipi_realize(DeviceState *dev, Error **errp)
254*b4a12dfcSJiaxun Yang {
255*b4a12dfcSJiaxun Yang     LoongsonIPI *s = LOONGSON_IPI(dev);
256*b4a12dfcSJiaxun Yang     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
257*b4a12dfcSJiaxun Yang     int i;
258*b4a12dfcSJiaxun Yang 
259*b4a12dfcSJiaxun Yang     if (s->num_cpu == 0) {
260*b4a12dfcSJiaxun Yang         error_setg(errp, "num-cpu must be at least 1");
261*b4a12dfcSJiaxun Yang         return;
262*b4a12dfcSJiaxun Yang     }
263*b4a12dfcSJiaxun Yang 
264*b4a12dfcSJiaxun Yang     memory_region_init_io(&s->ipi_iocsr_mem, OBJECT(dev), &loongson_ipi_ops,
265*b4a12dfcSJiaxun Yang                           s, "loongson_ipi_iocsr", 0x48);
266*b4a12dfcSJiaxun Yang 
267*b4a12dfcSJiaxun Yang     /* loongson_ipi_iocsr performs re-entrant IO through ipi_send */
268*b4a12dfcSJiaxun Yang     s->ipi_iocsr_mem.disable_reentrancy_guard = true;
269*b4a12dfcSJiaxun Yang 
270*b4a12dfcSJiaxun Yang     sysbus_init_mmio(sbd, &s->ipi_iocsr_mem);
271*b4a12dfcSJiaxun Yang 
272*b4a12dfcSJiaxun Yang     memory_region_init_io(&s->ipi64_iocsr_mem, OBJECT(dev),
273*b4a12dfcSJiaxun Yang                           &loongson_ipi64_ops,
274*b4a12dfcSJiaxun Yang                           s, "loongson_ipi64_iocsr", 0x118);
275*b4a12dfcSJiaxun Yang     sysbus_init_mmio(sbd, &s->ipi64_iocsr_mem);
276*b4a12dfcSJiaxun Yang 
277*b4a12dfcSJiaxun Yang     s->cpu = g_new0(IPICore, s->num_cpu);
278*b4a12dfcSJiaxun Yang     if (s->cpu == NULL) {
279*b4a12dfcSJiaxun Yang         error_setg(errp, "Memory allocation for ExtIOICore faile");
280*b4a12dfcSJiaxun Yang         return;
281*b4a12dfcSJiaxun Yang     }
282*b4a12dfcSJiaxun Yang 
283*b4a12dfcSJiaxun Yang     for (i = 0; i < s->num_cpu; i++) {
284*b4a12dfcSJiaxun Yang         qdev_init_gpio_out(dev, &s->cpu[i].irq, 1);
285*b4a12dfcSJiaxun Yang     }
286*b4a12dfcSJiaxun Yang }
287*b4a12dfcSJiaxun Yang 
288*b4a12dfcSJiaxun Yang static const VMStateDescription vmstate_ipi_core = {
289*b4a12dfcSJiaxun Yang     .name = "ipi-single",
290*b4a12dfcSJiaxun Yang     .version_id = 2,
291*b4a12dfcSJiaxun Yang     .minimum_version_id = 2,
292*b4a12dfcSJiaxun Yang     .fields = (const VMStateField[]) {
293*b4a12dfcSJiaxun Yang         VMSTATE_UINT32(status, IPICore),
294*b4a12dfcSJiaxun Yang         VMSTATE_UINT32(en, IPICore),
295*b4a12dfcSJiaxun Yang         VMSTATE_UINT32(set, IPICore),
296*b4a12dfcSJiaxun Yang         VMSTATE_UINT32(clear, IPICore),
297*b4a12dfcSJiaxun Yang         VMSTATE_UINT32_ARRAY(buf, IPICore, IPI_MBX_NUM * 2),
298*b4a12dfcSJiaxun Yang         VMSTATE_END_OF_LIST()
299*b4a12dfcSJiaxun Yang     }
300*b4a12dfcSJiaxun Yang };
301*b4a12dfcSJiaxun Yang 
302*b4a12dfcSJiaxun Yang static const VMStateDescription vmstate_loongson_ipi = {
303*b4a12dfcSJiaxun Yang     .name = TYPE_LOONGSON_IPI,
304*b4a12dfcSJiaxun Yang     .version_id = 2,
305*b4a12dfcSJiaxun Yang     .minimum_version_id = 2,
306*b4a12dfcSJiaxun Yang     .fields = (const VMStateField[]) {
307*b4a12dfcSJiaxun Yang         VMSTATE_STRUCT_VARRAY_POINTER_UINT32(cpu, LoongsonIPI, num_cpu,
308*b4a12dfcSJiaxun Yang                          vmstate_ipi_core, IPICore),
309*b4a12dfcSJiaxun Yang         VMSTATE_END_OF_LIST()
310*b4a12dfcSJiaxun Yang     }
311*b4a12dfcSJiaxun Yang };
312*b4a12dfcSJiaxun Yang 
313*b4a12dfcSJiaxun Yang static Property ipi_properties[] = {
314*b4a12dfcSJiaxun Yang     DEFINE_PROP_UINT32("num-cpu", LoongsonIPI, num_cpu, 1),
315*b4a12dfcSJiaxun Yang     DEFINE_PROP_END_OF_LIST(),
316*b4a12dfcSJiaxun Yang };
317*b4a12dfcSJiaxun Yang 
318*b4a12dfcSJiaxun Yang static void loongson_ipi_class_init(ObjectClass *klass, void *data)
319*b4a12dfcSJiaxun Yang {
320*b4a12dfcSJiaxun Yang     DeviceClass *dc = DEVICE_CLASS(klass);
321*b4a12dfcSJiaxun Yang 
322*b4a12dfcSJiaxun Yang     dc->realize = loongson_ipi_realize;
323*b4a12dfcSJiaxun Yang     device_class_set_props(dc, ipi_properties);
324*b4a12dfcSJiaxun Yang     dc->vmsd = &vmstate_loongson_ipi;
325*b4a12dfcSJiaxun Yang }
326*b4a12dfcSJiaxun Yang 
327*b4a12dfcSJiaxun Yang static void loongson_ipi_finalize(Object *obj)
328*b4a12dfcSJiaxun Yang {
329*b4a12dfcSJiaxun Yang     LoongsonIPI *s = LOONGSON_IPI(obj);
330*b4a12dfcSJiaxun Yang 
331*b4a12dfcSJiaxun Yang     g_free(s->cpu);
332*b4a12dfcSJiaxun Yang }
333*b4a12dfcSJiaxun Yang 
334*b4a12dfcSJiaxun Yang static const TypeInfo loongson_ipi_info = {
335*b4a12dfcSJiaxun Yang     .name          = TYPE_LOONGSON_IPI,
336*b4a12dfcSJiaxun Yang     .parent        = TYPE_SYS_BUS_DEVICE,
337*b4a12dfcSJiaxun Yang     .instance_size = sizeof(LoongsonIPI),
338*b4a12dfcSJiaxun Yang     .class_init    = loongson_ipi_class_init,
339*b4a12dfcSJiaxun Yang     .instance_finalize = loongson_ipi_finalize,
340*b4a12dfcSJiaxun Yang };
341*b4a12dfcSJiaxun Yang 
342*b4a12dfcSJiaxun Yang static void loongson_ipi_register_types(void)
343*b4a12dfcSJiaxun Yang {
344*b4a12dfcSJiaxun Yang     type_register_static(&loongson_ipi_info);
345*b4a12dfcSJiaxun Yang }
346*b4a12dfcSJiaxun Yang 
347*b4a12dfcSJiaxun Yang type_init(loongson_ipi_register_types)
348