xref: /qemu/hw/intc/loongson_ipi.c (revision 49eba52a52fec563af83a77d5ec5c59dba412127)
1b4a12dfcSJiaxun Yang /* SPDX-License-Identifier: GPL-2.0-or-later */
2b4a12dfcSJiaxun Yang /*
3b4a12dfcSJiaxun Yang  * Loongson ipi interrupt support
4b4a12dfcSJiaxun Yang  *
5b4a12dfcSJiaxun Yang  * Copyright (C) 2021 Loongson Technology Corporation Limited
6b4a12dfcSJiaxun Yang  */
7b4a12dfcSJiaxun Yang 
8b4a12dfcSJiaxun Yang #include "qemu/osdep.h"
9b4a12dfcSJiaxun Yang #include "hw/boards.h"
10b4a12dfcSJiaxun Yang #include "hw/sysbus.h"
11b4a12dfcSJiaxun Yang #include "hw/intc/loongson_ipi.h"
12b4a12dfcSJiaxun Yang #include "hw/irq.h"
13b4a12dfcSJiaxun Yang #include "hw/qdev-properties.h"
14b4a12dfcSJiaxun Yang #include "qapi/error.h"
15b4a12dfcSJiaxun Yang #include "qemu/log.h"
16b4a12dfcSJiaxun Yang #include "exec/address-spaces.h"
17b4a12dfcSJiaxun Yang #include "migration/vmstate.h"
1891d0b151SJiaxun Yang #ifdef TARGET_LOONGARCH64
19b4a12dfcSJiaxun Yang #include "target/loongarch/cpu.h"
2091d0b151SJiaxun Yang #endif
2191d0b151SJiaxun Yang #ifdef TARGET_MIPS
2291d0b151SJiaxun Yang #include "target/mips/cpu.h"
2391d0b151SJiaxun Yang #endif
24b4a12dfcSJiaxun Yang #include "trace.h"
25b4a12dfcSJiaxun Yang 
26*49eba52aSJiaxun Yang static MemTxResult loongson_ipi_core_readl(void *opaque, hwaddr addr,
27b4a12dfcSJiaxun Yang                                            uint64_t *data,
28b4a12dfcSJiaxun Yang                                            unsigned size, MemTxAttrs attrs)
29b4a12dfcSJiaxun Yang {
30*49eba52aSJiaxun Yang     IPICore *s = opaque;
31b4a12dfcSJiaxun Yang     uint64_t ret = 0;
32b4a12dfcSJiaxun Yang     int index = 0;
33b4a12dfcSJiaxun Yang 
34b4a12dfcSJiaxun Yang     addr &= 0xff;
35b4a12dfcSJiaxun Yang     switch (addr) {
36b4a12dfcSJiaxun Yang     case CORE_STATUS_OFF:
37b4a12dfcSJiaxun Yang         ret = s->status;
38b4a12dfcSJiaxun Yang         break;
39b4a12dfcSJiaxun Yang     case CORE_EN_OFF:
40b4a12dfcSJiaxun Yang         ret = s->en;
41b4a12dfcSJiaxun Yang         break;
42b4a12dfcSJiaxun Yang     case CORE_SET_OFF:
43b4a12dfcSJiaxun Yang         ret = 0;
44b4a12dfcSJiaxun Yang         break;
45b4a12dfcSJiaxun Yang     case CORE_CLEAR_OFF:
46b4a12dfcSJiaxun Yang         ret = 0;
47b4a12dfcSJiaxun Yang         break;
48b4a12dfcSJiaxun Yang     case CORE_BUF_20 ... CORE_BUF_38 + 4:
49b4a12dfcSJiaxun Yang         index = (addr - CORE_BUF_20) >> 2;
50b4a12dfcSJiaxun Yang         ret = s->buf[index];
51b4a12dfcSJiaxun Yang         break;
52b4a12dfcSJiaxun Yang     default:
53b4a12dfcSJiaxun Yang         qemu_log_mask(LOG_UNIMP, "invalid read: %x", (uint32_t)addr);
54b4a12dfcSJiaxun Yang         break;
55b4a12dfcSJiaxun Yang     }
56b4a12dfcSJiaxun Yang 
57b4a12dfcSJiaxun Yang     trace_loongson_ipi_read(size, (uint64_t)addr, ret);
58b4a12dfcSJiaxun Yang     *data = ret;
59b4a12dfcSJiaxun Yang     return MEMTX_OK;
60b4a12dfcSJiaxun Yang }
61b4a12dfcSJiaxun Yang 
62*49eba52aSJiaxun Yang static MemTxResult loongson_ipi_iocsr_readl(void *opaque, hwaddr addr,
63*49eba52aSJiaxun Yang                                             uint64_t *data,
64*49eba52aSJiaxun Yang                                             unsigned size, MemTxAttrs attrs)
65*49eba52aSJiaxun Yang {
66*49eba52aSJiaxun Yang     LoongsonIPI *ipi = opaque;
67*49eba52aSJiaxun Yang     IPICore *s;
68*49eba52aSJiaxun Yang 
69*49eba52aSJiaxun Yang     if (attrs.requester_id >= ipi->num_cpu) {
70*49eba52aSJiaxun Yang         return MEMTX_DECODE_ERROR;
71*49eba52aSJiaxun Yang     }
72*49eba52aSJiaxun Yang 
73*49eba52aSJiaxun Yang     s = &ipi->cpu[attrs.requester_id];
74*49eba52aSJiaxun Yang     return loongson_ipi_core_readl(s, addr, data, size, attrs);
75*49eba52aSJiaxun Yang }
76*49eba52aSJiaxun Yang 
7791d0b151SJiaxun Yang static AddressSpace *get_cpu_iocsr_as(CPUState *cpu)
7891d0b151SJiaxun Yang {
7991d0b151SJiaxun Yang #ifdef TARGET_LOONGARCH64
8091d0b151SJiaxun Yang     return LOONGARCH_CPU(cpu)->env.address_space_iocsr;
8191d0b151SJiaxun Yang #endif
8291d0b151SJiaxun Yang #ifdef TARGET_MIPS
8391d0b151SJiaxun Yang     if (ase_lcsr_available(&MIPS_CPU(cpu)->env)) {
8491d0b151SJiaxun Yang         return &MIPS_CPU(cpu)->env.iocsr.as;
8591d0b151SJiaxun Yang     }
8691d0b151SJiaxun Yang #endif
8791d0b151SJiaxun Yang     return NULL;
8891d0b151SJiaxun Yang }
8991d0b151SJiaxun Yang 
9091d0b151SJiaxun Yang static MemTxResult send_ipi_data(CPUState *cpu, uint64_t val, hwaddr addr,
91b4a12dfcSJiaxun Yang                           MemTxAttrs attrs)
92b4a12dfcSJiaxun Yang {
93b4a12dfcSJiaxun Yang     int i, mask = 0, data = 0;
9491d0b151SJiaxun Yang     AddressSpace *iocsr_as = get_cpu_iocsr_as(cpu);
9591d0b151SJiaxun Yang 
9691d0b151SJiaxun Yang     if (!iocsr_as) {
9791d0b151SJiaxun Yang         return MEMTX_DECODE_ERROR;
9891d0b151SJiaxun Yang     }
99b4a12dfcSJiaxun Yang 
100b4a12dfcSJiaxun Yang     /*
101b4a12dfcSJiaxun Yang      * bit 27-30 is mask for byte writing,
102b4a12dfcSJiaxun Yang      * if the mask is 0, we need not to do anything.
103b4a12dfcSJiaxun Yang      */
104b4a12dfcSJiaxun Yang     if ((val >> 27) & 0xf) {
10591d0b151SJiaxun Yang         data = address_space_ldl(iocsr_as, addr, attrs, NULL);
106b4a12dfcSJiaxun Yang         for (i = 0; i < 4; i++) {
107b4a12dfcSJiaxun Yang             /* get mask for byte writing */
108b4a12dfcSJiaxun Yang             if (val & (0x1 << (27 + i))) {
109b4a12dfcSJiaxun Yang                 mask |= 0xff << (i * 8);
110b4a12dfcSJiaxun Yang             }
111b4a12dfcSJiaxun Yang         }
112b4a12dfcSJiaxun Yang     }
113b4a12dfcSJiaxun Yang 
114b4a12dfcSJiaxun Yang     data &= mask;
115b4a12dfcSJiaxun Yang     data |= (val >> 32) & ~mask;
11691d0b151SJiaxun Yang     address_space_stl(iocsr_as, addr, data, attrs, NULL);
11791d0b151SJiaxun Yang 
11891d0b151SJiaxun Yang     return MEMTX_OK;
119b4a12dfcSJiaxun Yang }
120b4a12dfcSJiaxun Yang 
121b4a12dfcSJiaxun Yang static int archid_cmp(const void *a, const void *b)
122b4a12dfcSJiaxun Yang {
123b4a12dfcSJiaxun Yang    CPUArchId *archid_a = (CPUArchId *)a;
124b4a12dfcSJiaxun Yang    CPUArchId *archid_b = (CPUArchId *)b;
125b4a12dfcSJiaxun Yang 
126b4a12dfcSJiaxun Yang    return archid_a->arch_id - archid_b->arch_id;
127b4a12dfcSJiaxun Yang }
128b4a12dfcSJiaxun Yang 
129b4a12dfcSJiaxun Yang static CPUArchId *find_cpu_by_archid(MachineState *ms, uint32_t id)
130b4a12dfcSJiaxun Yang {
131b4a12dfcSJiaxun Yang     CPUArchId apic_id, *found_cpu;
132b4a12dfcSJiaxun Yang 
133b4a12dfcSJiaxun Yang     apic_id.arch_id = id;
134b4a12dfcSJiaxun Yang     found_cpu = bsearch(&apic_id, ms->possible_cpus->cpus,
135b4a12dfcSJiaxun Yang         ms->possible_cpus->len, sizeof(*ms->possible_cpus->cpus),
136b4a12dfcSJiaxun Yang         archid_cmp);
137b4a12dfcSJiaxun Yang 
138b4a12dfcSJiaxun Yang     return found_cpu;
139b4a12dfcSJiaxun Yang }
140b4a12dfcSJiaxun Yang 
141b4a12dfcSJiaxun Yang static CPUState *ipi_getcpu(int arch_id)
142b4a12dfcSJiaxun Yang {
143b4a12dfcSJiaxun Yang     MachineState *machine = MACHINE(qdev_get_machine());
144b4a12dfcSJiaxun Yang     CPUArchId *archid;
145b4a12dfcSJiaxun Yang 
146b4a12dfcSJiaxun Yang     archid = find_cpu_by_archid(machine, arch_id);
147b4a12dfcSJiaxun Yang     if (archid) {
148b4a12dfcSJiaxun Yang         return CPU(archid->cpu);
149b4a12dfcSJiaxun Yang     }
150b4a12dfcSJiaxun Yang 
151b4a12dfcSJiaxun Yang     return NULL;
152b4a12dfcSJiaxun Yang }
153b4a12dfcSJiaxun Yang 
154b4a12dfcSJiaxun Yang static MemTxResult mail_send(uint64_t val, MemTxAttrs attrs)
155b4a12dfcSJiaxun Yang {
156b4a12dfcSJiaxun Yang     uint32_t cpuid;
157b4a12dfcSJiaxun Yang     hwaddr addr;
158b4a12dfcSJiaxun Yang     CPUState *cs;
159b4a12dfcSJiaxun Yang 
160b4a12dfcSJiaxun Yang     cpuid = extract32(val, 16, 10);
161b4a12dfcSJiaxun Yang     cs = ipi_getcpu(cpuid);
162b4a12dfcSJiaxun Yang     if (cs == NULL) {
163b4a12dfcSJiaxun Yang         return MEMTX_DECODE_ERROR;
164b4a12dfcSJiaxun Yang     }
165b4a12dfcSJiaxun Yang 
166b4a12dfcSJiaxun Yang     /* override requester_id */
167b4a12dfcSJiaxun Yang     addr = SMP_IPI_MAILBOX + CORE_BUF_20 + (val & 0x1c);
168b4a12dfcSJiaxun Yang     attrs.requester_id = cs->cpu_index;
16991d0b151SJiaxun Yang     return send_ipi_data(cs, val, addr, attrs);
170b4a12dfcSJiaxun Yang }
171b4a12dfcSJiaxun Yang 
172b4a12dfcSJiaxun Yang static MemTxResult any_send(uint64_t val, MemTxAttrs attrs)
173b4a12dfcSJiaxun Yang {
174b4a12dfcSJiaxun Yang     uint32_t cpuid;
175b4a12dfcSJiaxun Yang     hwaddr addr;
176b4a12dfcSJiaxun Yang     CPUState *cs;
177b4a12dfcSJiaxun Yang 
178b4a12dfcSJiaxun Yang     cpuid = extract32(val, 16, 10);
179b4a12dfcSJiaxun Yang     cs = ipi_getcpu(cpuid);
180b4a12dfcSJiaxun Yang     if (cs == NULL) {
181b4a12dfcSJiaxun Yang         return MEMTX_DECODE_ERROR;
182b4a12dfcSJiaxun Yang     }
183b4a12dfcSJiaxun Yang 
184b4a12dfcSJiaxun Yang     /* override requester_id */
185b4a12dfcSJiaxun Yang     addr = val & 0xffff;
186b4a12dfcSJiaxun Yang     attrs.requester_id = cs->cpu_index;
18791d0b151SJiaxun Yang     return send_ipi_data(cs, val, addr, attrs);
188b4a12dfcSJiaxun Yang }
189b4a12dfcSJiaxun Yang 
190*49eba52aSJiaxun Yang static MemTxResult loongson_ipi_core_writel(void *opaque, hwaddr addr,
191*49eba52aSJiaxun Yang                                             uint64_t val, unsigned size,
192*49eba52aSJiaxun Yang                                             MemTxAttrs attrs)
193b4a12dfcSJiaxun Yang {
194*49eba52aSJiaxun Yang     IPICore *s = opaque;
195*49eba52aSJiaxun Yang     LoongsonIPI *ipi = s->ipi;
196b4a12dfcSJiaxun Yang     int index = 0;
197b4a12dfcSJiaxun Yang     uint32_t cpuid;
198b4a12dfcSJiaxun Yang     uint8_t vector;
199b4a12dfcSJiaxun Yang     CPUState *cs;
200b4a12dfcSJiaxun Yang 
201b4a12dfcSJiaxun Yang     addr &= 0xff;
202b4a12dfcSJiaxun Yang     trace_loongson_ipi_write(size, (uint64_t)addr, val);
203b4a12dfcSJiaxun Yang     switch (addr) {
204b4a12dfcSJiaxun Yang     case CORE_STATUS_OFF:
205b4a12dfcSJiaxun Yang         qemu_log_mask(LOG_GUEST_ERROR, "can not be written");
206b4a12dfcSJiaxun Yang         break;
207b4a12dfcSJiaxun Yang     case CORE_EN_OFF:
208b4a12dfcSJiaxun Yang         s->en = val;
209b4a12dfcSJiaxun Yang         break;
210b4a12dfcSJiaxun Yang     case CORE_SET_OFF:
211b4a12dfcSJiaxun Yang         s->status |= val;
212b4a12dfcSJiaxun Yang         if (s->status != 0 && (s->status & s->en) != 0) {
213b4a12dfcSJiaxun Yang             qemu_irq_raise(s->irq);
214b4a12dfcSJiaxun Yang         }
215b4a12dfcSJiaxun Yang         break;
216b4a12dfcSJiaxun Yang     case CORE_CLEAR_OFF:
217b4a12dfcSJiaxun Yang         s->status &= ~val;
218b4a12dfcSJiaxun Yang         if (s->status == 0 && s->en != 0) {
219b4a12dfcSJiaxun Yang             qemu_irq_lower(s->irq);
220b4a12dfcSJiaxun Yang         }
221b4a12dfcSJiaxun Yang         break;
222b4a12dfcSJiaxun Yang     case CORE_BUF_20 ... CORE_BUF_38 + 4:
223b4a12dfcSJiaxun Yang         index = (addr - CORE_BUF_20) >> 2;
224b4a12dfcSJiaxun Yang         s->buf[index] = val;
225b4a12dfcSJiaxun Yang         break;
226b4a12dfcSJiaxun Yang     case IOCSR_IPI_SEND:
227b4a12dfcSJiaxun Yang         cpuid = extract32(val, 16, 10);
228b4a12dfcSJiaxun Yang         /* IPI status vector */
229b4a12dfcSJiaxun Yang         vector = extract8(val, 0, 5);
230b4a12dfcSJiaxun Yang         cs = ipi_getcpu(cpuid);
231*49eba52aSJiaxun Yang         if (cs == NULL || cs->cpu_index >= ipi->num_cpu) {
232b4a12dfcSJiaxun Yang             return MEMTX_DECODE_ERROR;
233b4a12dfcSJiaxun Yang         }
234*49eba52aSJiaxun Yang         loongson_ipi_core_writel(&ipi->cpu[cs->cpu_index], CORE_SET_OFF,
235*49eba52aSJiaxun Yang                                  BIT(vector), 4, attrs);
236b4a12dfcSJiaxun Yang         break;
237b4a12dfcSJiaxun Yang     default:
238b4a12dfcSJiaxun Yang         qemu_log_mask(LOG_UNIMP, "invalid write: %x", (uint32_t)addr);
239b4a12dfcSJiaxun Yang         break;
240b4a12dfcSJiaxun Yang     }
241b4a12dfcSJiaxun Yang 
242b4a12dfcSJiaxun Yang     return MEMTX_OK;
243b4a12dfcSJiaxun Yang }
244b4a12dfcSJiaxun Yang 
245*49eba52aSJiaxun Yang static MemTxResult loongson_ipi_iocsr_writel(void *opaque, hwaddr addr,
246*49eba52aSJiaxun Yang                                             uint64_t val, unsigned size,
247*49eba52aSJiaxun Yang                                             MemTxAttrs attrs)
248*49eba52aSJiaxun Yang {
249*49eba52aSJiaxun Yang     LoongsonIPI *ipi = opaque;
250*49eba52aSJiaxun Yang     IPICore *s;
251*49eba52aSJiaxun Yang 
252*49eba52aSJiaxun Yang     if (attrs.requester_id >= ipi->num_cpu) {
253*49eba52aSJiaxun Yang         return MEMTX_DECODE_ERROR;
254*49eba52aSJiaxun Yang     }
255*49eba52aSJiaxun Yang 
256*49eba52aSJiaxun Yang     s = &ipi->cpu[attrs.requester_id];
257*49eba52aSJiaxun Yang     return loongson_ipi_core_writel(s, addr, val, size, attrs);
258*49eba52aSJiaxun Yang }
259*49eba52aSJiaxun Yang 
260*49eba52aSJiaxun Yang static const MemoryRegionOps loongson_ipi_core_ops = {
261*49eba52aSJiaxun Yang     .read_with_attrs = loongson_ipi_core_readl,
262*49eba52aSJiaxun Yang     .write_with_attrs = loongson_ipi_core_writel,
263*49eba52aSJiaxun Yang     .impl.min_access_size = 4,
264*49eba52aSJiaxun Yang     .impl.max_access_size = 4,
265*49eba52aSJiaxun Yang     .valid.min_access_size = 4,
266*49eba52aSJiaxun Yang     .valid.max_access_size = 8,
267*49eba52aSJiaxun Yang     .endianness = DEVICE_LITTLE_ENDIAN,
268*49eba52aSJiaxun Yang };
269*49eba52aSJiaxun Yang 
270*49eba52aSJiaxun Yang static const MemoryRegionOps loongson_ipi_iocsr_ops = {
271*49eba52aSJiaxun Yang     .read_with_attrs = loongson_ipi_iocsr_readl,
272*49eba52aSJiaxun Yang     .write_with_attrs = loongson_ipi_iocsr_writel,
273b4a12dfcSJiaxun Yang     .impl.min_access_size = 4,
274b4a12dfcSJiaxun Yang     .impl.max_access_size = 4,
275b4a12dfcSJiaxun Yang     .valid.min_access_size = 4,
276b4a12dfcSJiaxun Yang     .valid.max_access_size = 8,
277b4a12dfcSJiaxun Yang     .endianness = DEVICE_LITTLE_ENDIAN,
278b4a12dfcSJiaxun Yang };
279b4a12dfcSJiaxun Yang 
280b4a12dfcSJiaxun Yang /* mail send and any send only support writeq */
281b4a12dfcSJiaxun Yang static MemTxResult loongson_ipi_writeq(void *opaque, hwaddr addr, uint64_t val,
282b4a12dfcSJiaxun Yang                                         unsigned size, MemTxAttrs attrs)
283b4a12dfcSJiaxun Yang {
284b4a12dfcSJiaxun Yang     MemTxResult ret = MEMTX_OK;
285b4a12dfcSJiaxun Yang 
286b4a12dfcSJiaxun Yang     addr &= 0xfff;
287b4a12dfcSJiaxun Yang     switch (addr) {
288b4a12dfcSJiaxun Yang     case MAIL_SEND_OFFSET:
289b4a12dfcSJiaxun Yang         ret = mail_send(val, attrs);
290b4a12dfcSJiaxun Yang         break;
291b4a12dfcSJiaxun Yang     case ANY_SEND_OFFSET:
292b4a12dfcSJiaxun Yang         ret = any_send(val, attrs);
293b4a12dfcSJiaxun Yang         break;
294b4a12dfcSJiaxun Yang     default:
295b4a12dfcSJiaxun Yang        break;
296b4a12dfcSJiaxun Yang     }
297b4a12dfcSJiaxun Yang 
298b4a12dfcSJiaxun Yang     return ret;
299b4a12dfcSJiaxun Yang }
300b4a12dfcSJiaxun Yang 
301b4a12dfcSJiaxun Yang static const MemoryRegionOps loongson_ipi64_ops = {
302b4a12dfcSJiaxun Yang     .write_with_attrs = loongson_ipi_writeq,
303b4a12dfcSJiaxun Yang     .impl.min_access_size = 8,
304b4a12dfcSJiaxun Yang     .impl.max_access_size = 8,
305b4a12dfcSJiaxun Yang     .valid.min_access_size = 8,
306b4a12dfcSJiaxun Yang     .valid.max_access_size = 8,
307b4a12dfcSJiaxun Yang     .endianness = DEVICE_LITTLE_ENDIAN,
308b4a12dfcSJiaxun Yang };
309b4a12dfcSJiaxun Yang 
310b4a12dfcSJiaxun Yang static void loongson_ipi_realize(DeviceState *dev, Error **errp)
311b4a12dfcSJiaxun Yang {
312b4a12dfcSJiaxun Yang     LoongsonIPI *s = LOONGSON_IPI(dev);
313b4a12dfcSJiaxun Yang     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
314b4a12dfcSJiaxun Yang     int i;
315b4a12dfcSJiaxun Yang 
316b4a12dfcSJiaxun Yang     if (s->num_cpu == 0) {
317b4a12dfcSJiaxun Yang         error_setg(errp, "num-cpu must be at least 1");
318b4a12dfcSJiaxun Yang         return;
319b4a12dfcSJiaxun Yang     }
320b4a12dfcSJiaxun Yang 
321*49eba52aSJiaxun Yang     memory_region_init_io(&s->ipi_iocsr_mem, OBJECT(dev),
322*49eba52aSJiaxun Yang                           &loongson_ipi_iocsr_ops,
323b4a12dfcSJiaxun Yang                           s, "loongson_ipi_iocsr", 0x48);
324b4a12dfcSJiaxun Yang 
325b4a12dfcSJiaxun Yang     /* loongson_ipi_iocsr performs re-entrant IO through ipi_send */
326b4a12dfcSJiaxun Yang     s->ipi_iocsr_mem.disable_reentrancy_guard = true;
327b4a12dfcSJiaxun Yang 
328b4a12dfcSJiaxun Yang     sysbus_init_mmio(sbd, &s->ipi_iocsr_mem);
329b4a12dfcSJiaxun Yang 
330b4a12dfcSJiaxun Yang     memory_region_init_io(&s->ipi64_iocsr_mem, OBJECT(dev),
331b4a12dfcSJiaxun Yang                           &loongson_ipi64_ops,
332b4a12dfcSJiaxun Yang                           s, "loongson_ipi64_iocsr", 0x118);
333b4a12dfcSJiaxun Yang     sysbus_init_mmio(sbd, &s->ipi64_iocsr_mem);
334b4a12dfcSJiaxun Yang 
335b4a12dfcSJiaxun Yang     s->cpu = g_new0(IPICore, s->num_cpu);
336b4a12dfcSJiaxun Yang     if (s->cpu == NULL) {
337*49eba52aSJiaxun Yang         error_setg(errp, "Memory allocation for IPICore faile");
338b4a12dfcSJiaxun Yang         return;
339b4a12dfcSJiaxun Yang     }
340b4a12dfcSJiaxun Yang 
341b4a12dfcSJiaxun Yang     for (i = 0; i < s->num_cpu; i++) {
342*49eba52aSJiaxun Yang         s->cpu[i].ipi = s;
343*49eba52aSJiaxun Yang         s->cpu[i].ipi_mmio_mem = g_new0(MemoryRegion, 1);
344*49eba52aSJiaxun Yang         g_autofree char *name = g_strdup_printf("loongson_ipi_cpu%d_mmio", i);
345*49eba52aSJiaxun Yang         memory_region_init_io(s->cpu[i].ipi_mmio_mem, OBJECT(dev),
346*49eba52aSJiaxun Yang                               &loongson_ipi_core_ops, &s->cpu[i], name, 0x48);
347*49eba52aSJiaxun Yang         sysbus_init_mmio(sbd, s->cpu[i].ipi_mmio_mem);
348*49eba52aSJiaxun Yang 
349b4a12dfcSJiaxun Yang         qdev_init_gpio_out(dev, &s->cpu[i].irq, 1);
350b4a12dfcSJiaxun Yang     }
351b4a12dfcSJiaxun Yang }
352b4a12dfcSJiaxun Yang 
353b4a12dfcSJiaxun Yang static const VMStateDescription vmstate_ipi_core = {
354b4a12dfcSJiaxun Yang     .name = "ipi-single",
355b4a12dfcSJiaxun Yang     .version_id = 2,
356b4a12dfcSJiaxun Yang     .minimum_version_id = 2,
357b4a12dfcSJiaxun Yang     .fields = (const VMStateField[]) {
358b4a12dfcSJiaxun Yang         VMSTATE_UINT32(status, IPICore),
359b4a12dfcSJiaxun Yang         VMSTATE_UINT32(en, IPICore),
360b4a12dfcSJiaxun Yang         VMSTATE_UINT32(set, IPICore),
361b4a12dfcSJiaxun Yang         VMSTATE_UINT32(clear, IPICore),
362b4a12dfcSJiaxun Yang         VMSTATE_UINT32_ARRAY(buf, IPICore, IPI_MBX_NUM * 2),
363b4a12dfcSJiaxun Yang         VMSTATE_END_OF_LIST()
364b4a12dfcSJiaxun Yang     }
365b4a12dfcSJiaxun Yang };
366b4a12dfcSJiaxun Yang 
367b4a12dfcSJiaxun Yang static const VMStateDescription vmstate_loongson_ipi = {
368b4a12dfcSJiaxun Yang     .name = TYPE_LOONGSON_IPI,
369b4a12dfcSJiaxun Yang     .version_id = 2,
370b4a12dfcSJiaxun Yang     .minimum_version_id = 2,
371b4a12dfcSJiaxun Yang     .fields = (const VMStateField[]) {
372b4a12dfcSJiaxun Yang         VMSTATE_STRUCT_VARRAY_POINTER_UINT32(cpu, LoongsonIPI, num_cpu,
373b4a12dfcSJiaxun Yang                          vmstate_ipi_core, IPICore),
374b4a12dfcSJiaxun Yang         VMSTATE_END_OF_LIST()
375b4a12dfcSJiaxun Yang     }
376b4a12dfcSJiaxun Yang };
377b4a12dfcSJiaxun Yang 
378b4a12dfcSJiaxun Yang static Property ipi_properties[] = {
379b4a12dfcSJiaxun Yang     DEFINE_PROP_UINT32("num-cpu", LoongsonIPI, num_cpu, 1),
380b4a12dfcSJiaxun Yang     DEFINE_PROP_END_OF_LIST(),
381b4a12dfcSJiaxun Yang };
382b4a12dfcSJiaxun Yang 
383b4a12dfcSJiaxun Yang static void loongson_ipi_class_init(ObjectClass *klass, void *data)
384b4a12dfcSJiaxun Yang {
385b4a12dfcSJiaxun Yang     DeviceClass *dc = DEVICE_CLASS(klass);
386b4a12dfcSJiaxun Yang 
387b4a12dfcSJiaxun Yang     dc->realize = loongson_ipi_realize;
388b4a12dfcSJiaxun Yang     device_class_set_props(dc, ipi_properties);
389b4a12dfcSJiaxun Yang     dc->vmsd = &vmstate_loongson_ipi;
390b4a12dfcSJiaxun Yang }
391b4a12dfcSJiaxun Yang 
392b4a12dfcSJiaxun Yang static void loongson_ipi_finalize(Object *obj)
393b4a12dfcSJiaxun Yang {
394b4a12dfcSJiaxun Yang     LoongsonIPI *s = LOONGSON_IPI(obj);
395b4a12dfcSJiaxun Yang 
396b4a12dfcSJiaxun Yang     g_free(s->cpu);
397b4a12dfcSJiaxun Yang }
398b4a12dfcSJiaxun Yang 
399b4a12dfcSJiaxun Yang static const TypeInfo loongson_ipi_info = {
400b4a12dfcSJiaxun Yang     .name          = TYPE_LOONGSON_IPI,
401b4a12dfcSJiaxun Yang     .parent        = TYPE_SYS_BUS_DEVICE,
402b4a12dfcSJiaxun Yang     .instance_size = sizeof(LoongsonIPI),
403b4a12dfcSJiaxun Yang     .class_init    = loongson_ipi_class_init,
404b4a12dfcSJiaxun Yang     .instance_finalize = loongson_ipi_finalize,
405b4a12dfcSJiaxun Yang };
406b4a12dfcSJiaxun Yang 
407b4a12dfcSJiaxun Yang static void loongson_ipi_register_types(void)
408b4a12dfcSJiaxun Yang {
409b4a12dfcSJiaxun Yang     type_register_static(&loongson_ipi_info);
410b4a12dfcSJiaxun Yang }
411b4a12dfcSJiaxun Yang 
412b4a12dfcSJiaxun Yang type_init(loongson_ipi_register_types)
413