1cbff2db1SXiaojuan Yang /* SPDX-License-Identifier: GPL-2.0-or-later */ 2cbff2db1SXiaojuan Yang /* 3cbff2db1SXiaojuan Yang * Loongson 3A5000 ext interrupt controller emulation 4cbff2db1SXiaojuan Yang * 5cbff2db1SXiaojuan Yang * Copyright (C) 2021 Loongson Technology Corporation Limited 6cbff2db1SXiaojuan Yang */ 7cbff2db1SXiaojuan Yang 8cbff2db1SXiaojuan Yang #include "qemu/osdep.h" 9cbff2db1SXiaojuan Yang #include "qemu/module.h" 10cbff2db1SXiaojuan Yang #include "qemu/log.h" 1110a8f7d2SBibo Mao #include "qapi/error.h" 12cbff2db1SXiaojuan Yang #include "hw/irq.h" 13cbff2db1SXiaojuan Yang #include "hw/sysbus.h" 14cbff2db1SXiaojuan Yang #include "hw/loongarch/virt.h" 15cbff2db1SXiaojuan Yang #include "hw/qdev-properties.h" 16cbff2db1SXiaojuan Yang #include "exec/address-spaces.h" 17cbff2db1SXiaojuan Yang #include "hw/intc/loongarch_extioi.h" 18cbff2db1SXiaojuan Yang #include "migration/vmstate.h" 19cbff2db1SXiaojuan Yang #include "trace.h" 20cbff2db1SXiaojuan Yang 21cbff2db1SXiaojuan Yang 22cbff2db1SXiaojuan Yang static void extioi_update_irq(LoongArchExtIOI *s, int irq, int level) 23cbff2db1SXiaojuan Yang { 24cbff2db1SXiaojuan Yang int ipnum, cpu, found, irq_index, irq_mask; 25cbff2db1SXiaojuan Yang 26cbff2db1SXiaojuan Yang ipnum = s->sw_ipmap[irq / 32]; 27cbff2db1SXiaojuan Yang cpu = s->sw_coremap[irq]; 28cbff2db1SXiaojuan Yang irq_index = irq / 32; 29cbff2db1SXiaojuan Yang irq_mask = 1 << (irq & 0x1f); 30cbff2db1SXiaojuan Yang 31cbff2db1SXiaojuan Yang if (level) { 32cbff2db1SXiaojuan Yang /* if not enable return false */ 33cbff2db1SXiaojuan Yang if (((s->enable[irq_index]) & irq_mask) == 0) { 34cbff2db1SXiaojuan Yang return; 35cbff2db1SXiaojuan Yang } 3610a8f7d2SBibo Mao s->cpu[cpu].coreisr[irq_index] |= irq_mask; 3710a8f7d2SBibo Mao found = find_first_bit(s->cpu[cpu].sw_isr[ipnum], EXTIOI_IRQS); 3810a8f7d2SBibo Mao set_bit(irq, s->cpu[cpu].sw_isr[ipnum]); 39cbff2db1SXiaojuan Yang if (found < EXTIOI_IRQS) { 40cbff2db1SXiaojuan Yang /* other irq is handling, need not update parent irq level */ 41cbff2db1SXiaojuan Yang return; 42cbff2db1SXiaojuan Yang } 43cbff2db1SXiaojuan Yang } else { 4410a8f7d2SBibo Mao s->cpu[cpu].coreisr[irq_index] &= ~irq_mask; 4510a8f7d2SBibo Mao clear_bit(irq, s->cpu[cpu].sw_isr[ipnum]); 4610a8f7d2SBibo Mao found = find_first_bit(s->cpu[cpu].sw_isr[ipnum], EXTIOI_IRQS); 47cbff2db1SXiaojuan Yang if (found < EXTIOI_IRQS) { 48cbff2db1SXiaojuan Yang /* other irq is handling, need not update parent irq level */ 49cbff2db1SXiaojuan Yang return; 50cbff2db1SXiaojuan Yang } 51cbff2db1SXiaojuan Yang } 5210a8f7d2SBibo Mao qemu_set_irq(s->cpu[cpu].parent_irq[ipnum], level); 53cbff2db1SXiaojuan Yang } 54cbff2db1SXiaojuan Yang 55cbff2db1SXiaojuan Yang static void extioi_setirq(void *opaque, int irq, int level) 56cbff2db1SXiaojuan Yang { 57cbff2db1SXiaojuan Yang LoongArchExtIOI *s = LOONGARCH_EXTIOI(opaque); 58cbff2db1SXiaojuan Yang trace_loongarch_extioi_setirq(irq, level); 59cbff2db1SXiaojuan Yang if (level) { 60cbff2db1SXiaojuan Yang /* 61cbff2db1SXiaojuan Yang * s->isr should be used in vmstate structure, 62cbff2db1SXiaojuan Yang * but it not support 'unsigned long', 63cbff2db1SXiaojuan Yang * so we have to switch it. 64cbff2db1SXiaojuan Yang */ 65cbff2db1SXiaojuan Yang set_bit(irq, (unsigned long *)s->isr); 66cbff2db1SXiaojuan Yang } else { 67cbff2db1SXiaojuan Yang clear_bit(irq, (unsigned long *)s->isr); 68cbff2db1SXiaojuan Yang } 69cbff2db1SXiaojuan Yang extioi_update_irq(s, irq, level); 70cbff2db1SXiaojuan Yang } 71cbff2db1SXiaojuan Yang 723fc8f74bSXiaojuan Yang static MemTxResult extioi_readw(void *opaque, hwaddr addr, uint64_t *data, 733fc8f74bSXiaojuan Yang unsigned size, MemTxAttrs attrs) 74cbff2db1SXiaojuan Yang { 75cbff2db1SXiaojuan Yang LoongArchExtIOI *s = LOONGARCH_EXTIOI(opaque); 76cbff2db1SXiaojuan Yang unsigned long offset = addr & 0xffff; 773fc8f74bSXiaojuan Yang uint32_t index, cpu; 78cbff2db1SXiaojuan Yang 79cbff2db1SXiaojuan Yang switch (offset) { 80cbff2db1SXiaojuan Yang case EXTIOI_NODETYPE_START ... EXTIOI_NODETYPE_END - 1: 81cbff2db1SXiaojuan Yang index = (offset - EXTIOI_NODETYPE_START) >> 2; 823fc8f74bSXiaojuan Yang *data = s->nodetype[index]; 83cbff2db1SXiaojuan Yang break; 84cbff2db1SXiaojuan Yang case EXTIOI_IPMAP_START ... EXTIOI_IPMAP_END - 1: 85cbff2db1SXiaojuan Yang index = (offset - EXTIOI_IPMAP_START) >> 2; 863fc8f74bSXiaojuan Yang *data = s->ipmap[index]; 87cbff2db1SXiaojuan Yang break; 88cbff2db1SXiaojuan Yang case EXTIOI_ENABLE_START ... EXTIOI_ENABLE_END - 1: 89cbff2db1SXiaojuan Yang index = (offset - EXTIOI_ENABLE_START) >> 2; 903fc8f74bSXiaojuan Yang *data = s->enable[index]; 91cbff2db1SXiaojuan Yang break; 92cbff2db1SXiaojuan Yang case EXTIOI_BOUNCE_START ... EXTIOI_BOUNCE_END - 1: 93cbff2db1SXiaojuan Yang index = (offset - EXTIOI_BOUNCE_START) >> 2; 943fc8f74bSXiaojuan Yang *data = s->bounce[index]; 95cbff2db1SXiaojuan Yang break; 96cbff2db1SXiaojuan Yang case EXTIOI_COREISR_START ... EXTIOI_COREISR_END - 1: 97a649fffcSXiaojuan Yang index = (offset - EXTIOI_COREISR_START) >> 2; 98a649fffcSXiaojuan Yang /* using attrs to get current cpu index */ 99a649fffcSXiaojuan Yang cpu = attrs.requester_id; 10010a8f7d2SBibo Mao *data = s->cpu[cpu].coreisr[index]; 101cbff2db1SXiaojuan Yang break; 102cbff2db1SXiaojuan Yang case EXTIOI_COREMAP_START ... EXTIOI_COREMAP_END - 1: 103cbff2db1SXiaojuan Yang index = (offset - EXTIOI_COREMAP_START) >> 2; 1043fc8f74bSXiaojuan Yang *data = s->coremap[index]; 105cbff2db1SXiaojuan Yang break; 106cbff2db1SXiaojuan Yang default: 107cbff2db1SXiaojuan Yang break; 108cbff2db1SXiaojuan Yang } 109cbff2db1SXiaojuan Yang 1103fc8f74bSXiaojuan Yang trace_loongarch_extioi_readw(addr, *data); 1113fc8f74bSXiaojuan Yang return MEMTX_OK; 112cbff2db1SXiaojuan Yang } 113cbff2db1SXiaojuan Yang 114cbff2db1SXiaojuan Yang static inline void extioi_enable_irq(LoongArchExtIOI *s, int index,\ 115cbff2db1SXiaojuan Yang uint32_t mask, int level) 116cbff2db1SXiaojuan Yang { 117cbff2db1SXiaojuan Yang uint32_t val; 118cbff2db1SXiaojuan Yang int irq; 119cbff2db1SXiaojuan Yang 120cbff2db1SXiaojuan Yang val = mask & s->isr[index]; 121cbff2db1SXiaojuan Yang irq = ctz32(val); 122cbff2db1SXiaojuan Yang while (irq != 32) { 123cbff2db1SXiaojuan Yang /* 124cbff2db1SXiaojuan Yang * enable bit change from 0 to 1, 125cbff2db1SXiaojuan Yang * need to update irq by pending bits 126cbff2db1SXiaojuan Yang */ 127cbff2db1SXiaojuan Yang extioi_update_irq(s, irq + index * 32, level); 128cbff2db1SXiaojuan Yang val &= ~(1 << irq); 129cbff2db1SXiaojuan Yang irq = ctz32(val); 130cbff2db1SXiaojuan Yang } 131cbff2db1SXiaojuan Yang } 132cbff2db1SXiaojuan Yang 133428a6ef4SBibo Mao static inline void extioi_update_sw_coremap(LoongArchExtIOI *s, int irq, 134428a6ef4SBibo Mao uint64_t val, bool notify) 135428a6ef4SBibo Mao { 136428a6ef4SBibo Mao int i, cpu; 137428a6ef4SBibo Mao 138428a6ef4SBibo Mao /* 139428a6ef4SBibo Mao * loongarch only support little endian, 140428a6ef4SBibo Mao * so we paresd the value with little endian. 141428a6ef4SBibo Mao */ 142428a6ef4SBibo Mao val = cpu_to_le64(val); 143428a6ef4SBibo Mao 144428a6ef4SBibo Mao for (i = 0; i < 4; i++) { 145428a6ef4SBibo Mao cpu = val & 0xff; 146*dc6f37ebSSong Gao val = val >> 8; 147*dc6f37ebSSong Gao 148*dc6f37ebSSong Gao if (!(s->status & BIT(EXTIOI_ENABLE_CPU_ENCODE))) { 149428a6ef4SBibo Mao cpu = ctz32(cpu); 150428a6ef4SBibo Mao cpu = (cpu >= 4) ? 0 : cpu; 151*dc6f37ebSSong Gao } 152428a6ef4SBibo Mao 153428a6ef4SBibo Mao if (s->sw_coremap[irq + i] == cpu) { 154428a6ef4SBibo Mao continue; 155428a6ef4SBibo Mao } 156428a6ef4SBibo Mao 1570a57a96eSBibo Mao if (notify && test_bit(irq + i, (unsigned long *)s->isr)) { 158428a6ef4SBibo Mao /* 159428a6ef4SBibo Mao * lower irq at old cpu and raise irq at new cpu 160428a6ef4SBibo Mao */ 161428a6ef4SBibo Mao extioi_update_irq(s, irq + i, 0); 162428a6ef4SBibo Mao s->sw_coremap[irq + i] = cpu; 163428a6ef4SBibo Mao extioi_update_irq(s, irq + i, 1); 164428a6ef4SBibo Mao } else { 165428a6ef4SBibo Mao s->sw_coremap[irq + i] = cpu; 166428a6ef4SBibo Mao } 167428a6ef4SBibo Mao } 168428a6ef4SBibo Mao } 169428a6ef4SBibo Mao 170428a6ef4SBibo Mao static inline void extioi_update_sw_ipmap(LoongArchExtIOI *s, int index, 171428a6ef4SBibo Mao uint64_t val) 172428a6ef4SBibo Mao { 173428a6ef4SBibo Mao int i; 174428a6ef4SBibo Mao uint8_t ipnum; 175428a6ef4SBibo Mao 176428a6ef4SBibo Mao /* 177428a6ef4SBibo Mao * loongarch only support little endian, 178428a6ef4SBibo Mao * so we paresd the value with little endian. 179428a6ef4SBibo Mao */ 180428a6ef4SBibo Mao val = cpu_to_le64(val); 181428a6ef4SBibo Mao for (i = 0; i < 4; i++) { 182428a6ef4SBibo Mao ipnum = val & 0xff; 183428a6ef4SBibo Mao ipnum = ctz32(ipnum); 184428a6ef4SBibo Mao ipnum = (ipnum >= 4) ? 0 : ipnum; 185428a6ef4SBibo Mao s->sw_ipmap[index * 4 + i] = ipnum; 186428a6ef4SBibo Mao val = val >> 8; 187428a6ef4SBibo Mao } 188428a6ef4SBibo Mao } 189428a6ef4SBibo Mao 1903fc8f74bSXiaojuan Yang static MemTxResult extioi_writew(void *opaque, hwaddr addr, 1913fc8f74bSXiaojuan Yang uint64_t val, unsigned size, 1923fc8f74bSXiaojuan Yang MemTxAttrs attrs) 193cbff2db1SXiaojuan Yang { 194cbff2db1SXiaojuan Yang LoongArchExtIOI *s = LOONGARCH_EXTIOI(opaque); 195428a6ef4SBibo Mao int cpu, index, old_data, irq; 196cbff2db1SXiaojuan Yang uint32_t offset; 197cbff2db1SXiaojuan Yang 198cbff2db1SXiaojuan Yang trace_loongarch_extioi_writew(addr, val); 199cbff2db1SXiaojuan Yang offset = addr & 0xffff; 200cbff2db1SXiaojuan Yang 201cbff2db1SXiaojuan Yang switch (offset) { 202cbff2db1SXiaojuan Yang case EXTIOI_NODETYPE_START ... EXTIOI_NODETYPE_END - 1: 203cbff2db1SXiaojuan Yang index = (offset - EXTIOI_NODETYPE_START) >> 2; 204cbff2db1SXiaojuan Yang s->nodetype[index] = val; 205cbff2db1SXiaojuan Yang break; 206cbff2db1SXiaojuan Yang case EXTIOI_IPMAP_START ... EXTIOI_IPMAP_END - 1: 207cbff2db1SXiaojuan Yang /* 208cbff2db1SXiaojuan Yang * ipmap cannot be set at runtime, can be set only at the beginning 209cbff2db1SXiaojuan Yang * of intr driver, need not update upper irq level 210cbff2db1SXiaojuan Yang */ 211cbff2db1SXiaojuan Yang index = (offset - EXTIOI_IPMAP_START) >> 2; 212cbff2db1SXiaojuan Yang s->ipmap[index] = val; 213428a6ef4SBibo Mao extioi_update_sw_ipmap(s, index, val); 214cbff2db1SXiaojuan Yang break; 215cbff2db1SXiaojuan Yang case EXTIOI_ENABLE_START ... EXTIOI_ENABLE_END - 1: 216cbff2db1SXiaojuan Yang index = (offset - EXTIOI_ENABLE_START) >> 2; 217cbff2db1SXiaojuan Yang old_data = s->enable[index]; 218cbff2db1SXiaojuan Yang s->enable[index] = val; 219cbff2db1SXiaojuan Yang 220cbff2db1SXiaojuan Yang /* unmask irq */ 221cbff2db1SXiaojuan Yang val = s->enable[index] & ~old_data; 222cbff2db1SXiaojuan Yang extioi_enable_irq(s, index, val, 1); 223cbff2db1SXiaojuan Yang 224cbff2db1SXiaojuan Yang /* mask irq */ 225cbff2db1SXiaojuan Yang val = ~s->enable[index] & old_data; 226cbff2db1SXiaojuan Yang extioi_enable_irq(s, index, val, 0); 227cbff2db1SXiaojuan Yang break; 228cbff2db1SXiaojuan Yang case EXTIOI_BOUNCE_START ... EXTIOI_BOUNCE_END - 1: 229cbff2db1SXiaojuan Yang /* do not emulate hw bounced irq routing */ 230cbff2db1SXiaojuan Yang index = (offset - EXTIOI_BOUNCE_START) >> 2; 231cbff2db1SXiaojuan Yang s->bounce[index] = val; 232cbff2db1SXiaojuan Yang break; 233cbff2db1SXiaojuan Yang case EXTIOI_COREISR_START ... EXTIOI_COREISR_END - 1: 234a649fffcSXiaojuan Yang index = (offset - EXTIOI_COREISR_START) >> 2; 235a649fffcSXiaojuan Yang /* using attrs to get current cpu index */ 236a649fffcSXiaojuan Yang cpu = attrs.requester_id; 23710a8f7d2SBibo Mao old_data = s->cpu[cpu].coreisr[index]; 23810a8f7d2SBibo Mao s->cpu[cpu].coreisr[index] = old_data & ~val; 2399b4b4e51SMichael Tokarev /* write 1 to clear interrupt */ 240cbff2db1SXiaojuan Yang old_data &= val; 241cbff2db1SXiaojuan Yang irq = ctz32(old_data); 242cbff2db1SXiaojuan Yang while (irq != 32) { 243cbff2db1SXiaojuan Yang extioi_update_irq(s, irq + index * 32, 0); 244cbff2db1SXiaojuan Yang old_data &= ~(1 << irq); 245cbff2db1SXiaojuan Yang irq = ctz32(old_data); 246cbff2db1SXiaojuan Yang } 247cbff2db1SXiaojuan Yang break; 248cbff2db1SXiaojuan Yang case EXTIOI_COREMAP_START ... EXTIOI_COREMAP_END - 1: 249cbff2db1SXiaojuan Yang irq = offset - EXTIOI_COREMAP_START; 250cbff2db1SXiaojuan Yang index = irq / 4; 251cbff2db1SXiaojuan Yang s->coremap[index] = val; 252cbff2db1SXiaojuan Yang 253428a6ef4SBibo Mao extioi_update_sw_coremap(s, irq, val, true); 254cbff2db1SXiaojuan Yang break; 255cbff2db1SXiaojuan Yang default: 256cbff2db1SXiaojuan Yang break; 257cbff2db1SXiaojuan Yang } 2583fc8f74bSXiaojuan Yang return MEMTX_OK; 259cbff2db1SXiaojuan Yang } 260cbff2db1SXiaojuan Yang 261cbff2db1SXiaojuan Yang static const MemoryRegionOps extioi_ops = { 2623fc8f74bSXiaojuan Yang .read_with_attrs = extioi_readw, 2633fc8f74bSXiaojuan Yang .write_with_attrs = extioi_writew, 264cbff2db1SXiaojuan Yang .impl.min_access_size = 4, 265cbff2db1SXiaojuan Yang .impl.max_access_size = 4, 266cbff2db1SXiaojuan Yang .valid.min_access_size = 4, 267cbff2db1SXiaojuan Yang .valid.max_access_size = 8, 268cbff2db1SXiaojuan Yang .endianness = DEVICE_LITTLE_ENDIAN, 269cbff2db1SXiaojuan Yang }; 270cbff2db1SXiaojuan Yang 271*dc6f37ebSSong Gao static MemTxResult extioi_virt_readw(void *opaque, hwaddr addr, uint64_t *data, 272*dc6f37ebSSong Gao unsigned size, MemTxAttrs attrs) 273*dc6f37ebSSong Gao { 274*dc6f37ebSSong Gao LoongArchExtIOI *s = LOONGARCH_EXTIOI(opaque); 275*dc6f37ebSSong Gao 276*dc6f37ebSSong Gao switch (addr) { 277*dc6f37ebSSong Gao case EXTIOI_VIRT_FEATURES: 278*dc6f37ebSSong Gao *data = s->features; 279*dc6f37ebSSong Gao break; 280*dc6f37ebSSong Gao case EXTIOI_VIRT_CONFIG: 281*dc6f37ebSSong Gao *data = s->status; 282*dc6f37ebSSong Gao break; 283*dc6f37ebSSong Gao default: 284*dc6f37ebSSong Gao g_assert_not_reached(); 285*dc6f37ebSSong Gao } 286*dc6f37ebSSong Gao 287*dc6f37ebSSong Gao return MEMTX_OK; 288*dc6f37ebSSong Gao } 289*dc6f37ebSSong Gao 290*dc6f37ebSSong Gao static MemTxResult extioi_virt_writew(void *opaque, hwaddr addr, 291*dc6f37ebSSong Gao uint64_t val, unsigned size, 292*dc6f37ebSSong Gao MemTxAttrs attrs) 293*dc6f37ebSSong Gao { 294*dc6f37ebSSong Gao LoongArchExtIOI *s = LOONGARCH_EXTIOI(opaque); 295*dc6f37ebSSong Gao 296*dc6f37ebSSong Gao switch (addr) { 297*dc6f37ebSSong Gao case EXTIOI_VIRT_FEATURES: 298*dc6f37ebSSong Gao return MEMTX_ACCESS_ERROR; 299*dc6f37ebSSong Gao 300*dc6f37ebSSong Gao case EXTIOI_VIRT_CONFIG: 301*dc6f37ebSSong Gao /* 302*dc6f37ebSSong Gao * extioi features can only be set at disabled status 303*dc6f37ebSSong Gao */ 304*dc6f37ebSSong Gao if ((s->status & BIT(EXTIOI_ENABLE)) && val) { 305*dc6f37ebSSong Gao return MEMTX_ACCESS_ERROR; 306*dc6f37ebSSong Gao } 307*dc6f37ebSSong Gao 308*dc6f37ebSSong Gao s->status = val & s->features; 309*dc6f37ebSSong Gao break; 310*dc6f37ebSSong Gao default: 311*dc6f37ebSSong Gao g_assert_not_reached(); 312*dc6f37ebSSong Gao } 313*dc6f37ebSSong Gao return MEMTX_OK; 314*dc6f37ebSSong Gao } 315*dc6f37ebSSong Gao 316*dc6f37ebSSong Gao static const MemoryRegionOps extioi_virt_ops = { 317*dc6f37ebSSong Gao .read_with_attrs = extioi_virt_readw, 318*dc6f37ebSSong Gao .write_with_attrs = extioi_virt_writew, 319*dc6f37ebSSong Gao .impl.min_access_size = 4, 320*dc6f37ebSSong Gao .impl.max_access_size = 4, 321*dc6f37ebSSong Gao .valid.min_access_size = 4, 322*dc6f37ebSSong Gao .valid.max_access_size = 8, 323*dc6f37ebSSong Gao .endianness = DEVICE_LITTLE_ENDIAN, 324*dc6f37ebSSong Gao }; 325*dc6f37ebSSong Gao 32610a8f7d2SBibo Mao static void loongarch_extioi_realize(DeviceState *dev, Error **errp) 32710a8f7d2SBibo Mao { 32810a8f7d2SBibo Mao LoongArchExtIOI *s = LOONGARCH_EXTIOI(dev); 32910a8f7d2SBibo Mao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 33010a8f7d2SBibo Mao int i, pin; 33110a8f7d2SBibo Mao 33210a8f7d2SBibo Mao if (s->num_cpu == 0) { 33310a8f7d2SBibo Mao error_setg(errp, "num-cpu must be at least 1"); 33410a8f7d2SBibo Mao return; 33510a8f7d2SBibo Mao } 33610a8f7d2SBibo Mao 33710a8f7d2SBibo Mao for (i = 0; i < EXTIOI_IRQS; i++) { 33810a8f7d2SBibo Mao sysbus_init_irq(sbd, &s->irq[i]); 33910a8f7d2SBibo Mao } 34010a8f7d2SBibo Mao 34110a8f7d2SBibo Mao qdev_init_gpio_in(dev, extioi_setirq, EXTIOI_IRQS); 34210a8f7d2SBibo Mao memory_region_init_io(&s->extioi_system_mem, OBJECT(s), &extioi_ops, 34310a8f7d2SBibo Mao s, "extioi_system_mem", 0x900); 34410a8f7d2SBibo Mao sysbus_init_mmio(sbd, &s->extioi_system_mem); 345*dc6f37ebSSong Gao 346*dc6f37ebSSong Gao if (s->features & BIT(EXTIOI_HAS_VIRT_EXTENSION)) { 347*dc6f37ebSSong Gao memory_region_init_io(&s->virt_extend, OBJECT(s), &extioi_virt_ops, 348*dc6f37ebSSong Gao s, "extioi_virt", EXTIOI_VIRT_SIZE); 349*dc6f37ebSSong Gao sysbus_init_mmio(sbd, &s->virt_extend); 350*dc6f37ebSSong Gao s->features |= EXTIOI_VIRT_HAS_FEATURES; 351*dc6f37ebSSong Gao } else { 352*dc6f37ebSSong Gao s->status |= BIT(EXTIOI_ENABLE); 353*dc6f37ebSSong Gao } 354*dc6f37ebSSong Gao 35510a8f7d2SBibo Mao s->cpu = g_new0(ExtIOICore, s->num_cpu); 35610a8f7d2SBibo Mao if (s->cpu == NULL) { 35710a8f7d2SBibo Mao error_setg(errp, "Memory allocation for ExtIOICore faile"); 35810a8f7d2SBibo Mao return; 35910a8f7d2SBibo Mao } 36010a8f7d2SBibo Mao 36110a8f7d2SBibo Mao for (i = 0; i < s->num_cpu; i++) { 36210a8f7d2SBibo Mao for (pin = 0; pin < LS3A_INTC_IP; pin++) { 36310a8f7d2SBibo Mao qdev_init_gpio_out(dev, &s->cpu[i].parent_irq[pin], 1); 36410a8f7d2SBibo Mao } 36510a8f7d2SBibo Mao } 36610a8f7d2SBibo Mao } 36710a8f7d2SBibo Mao 36810a8f7d2SBibo Mao static void loongarch_extioi_finalize(Object *obj) 36910a8f7d2SBibo Mao { 37010a8f7d2SBibo Mao LoongArchExtIOI *s = LOONGARCH_EXTIOI(obj); 37110a8f7d2SBibo Mao 37210a8f7d2SBibo Mao g_free(s->cpu); 37310a8f7d2SBibo Mao } 37410a8f7d2SBibo Mao 375*dc6f37ebSSong Gao static void loongarch_extioi_reset(DeviceState *d) 376*dc6f37ebSSong Gao { 377*dc6f37ebSSong Gao LoongArchExtIOI *s = LOONGARCH_EXTIOI(d); 378*dc6f37ebSSong Gao 379*dc6f37ebSSong Gao s->status = 0; 380*dc6f37ebSSong Gao } 381*dc6f37ebSSong Gao 382428a6ef4SBibo Mao static int vmstate_extioi_post_load(void *opaque, int version_id) 383428a6ef4SBibo Mao { 384428a6ef4SBibo Mao LoongArchExtIOI *s = LOONGARCH_EXTIOI(opaque); 385428a6ef4SBibo Mao int i, start_irq; 386428a6ef4SBibo Mao 387428a6ef4SBibo Mao for (i = 0; i < (EXTIOI_IRQS / 4); i++) { 388428a6ef4SBibo Mao start_irq = i * 4; 389428a6ef4SBibo Mao extioi_update_sw_coremap(s, start_irq, s->coremap[i], false); 390428a6ef4SBibo Mao } 391428a6ef4SBibo Mao 392428a6ef4SBibo Mao for (i = 0; i < (EXTIOI_IRQS_IPMAP_SIZE / 4); i++) { 393428a6ef4SBibo Mao extioi_update_sw_ipmap(s, i, s->ipmap[i]); 394428a6ef4SBibo Mao } 395428a6ef4SBibo Mao 396428a6ef4SBibo Mao return 0; 397428a6ef4SBibo Mao } 398428a6ef4SBibo Mao 39910a8f7d2SBibo Mao static const VMStateDescription vmstate_extioi_core = { 40010a8f7d2SBibo Mao .name = "extioi-core", 401cbff2db1SXiaojuan Yang .version_id = 1, 402cbff2db1SXiaojuan Yang .minimum_version_id = 1, 40345b1f81dSRichard Henderson .fields = (const VMStateField[]) { 40410a8f7d2SBibo Mao VMSTATE_UINT32_ARRAY(coreisr, ExtIOICore, EXTIOI_IRQS_GROUP_COUNT), 40510a8f7d2SBibo Mao VMSTATE_END_OF_LIST() 40610a8f7d2SBibo Mao } 40710a8f7d2SBibo Mao }; 40810a8f7d2SBibo Mao 40910a8f7d2SBibo Mao static const VMStateDescription vmstate_loongarch_extioi = { 41010a8f7d2SBibo Mao .name = TYPE_LOONGARCH_EXTIOI, 411*dc6f37ebSSong Gao .version_id = 3, 412*dc6f37ebSSong Gao .minimum_version_id = 3, 413428a6ef4SBibo Mao .post_load = vmstate_extioi_post_load, 41410a8f7d2SBibo Mao .fields = (const VMStateField[]) { 415cbff2db1SXiaojuan Yang VMSTATE_UINT32_ARRAY(bounce, LoongArchExtIOI, EXTIOI_IRQS_GROUP_COUNT), 416cbff2db1SXiaojuan Yang VMSTATE_UINT32_ARRAY(nodetype, LoongArchExtIOI, 417cbff2db1SXiaojuan Yang EXTIOI_IRQS_NODETYPE_COUNT / 2), 418cbff2db1SXiaojuan Yang VMSTATE_UINT32_ARRAY(enable, LoongArchExtIOI, EXTIOI_IRQS / 32), 419cbff2db1SXiaojuan Yang VMSTATE_UINT32_ARRAY(isr, LoongArchExtIOI, EXTIOI_IRQS / 32), 420cbff2db1SXiaojuan Yang VMSTATE_UINT32_ARRAY(ipmap, LoongArchExtIOI, EXTIOI_IRQS_IPMAP_SIZE / 4), 421cbff2db1SXiaojuan Yang VMSTATE_UINT32_ARRAY(coremap, LoongArchExtIOI, EXTIOI_IRQS / 4), 422cbff2db1SXiaojuan Yang 42310a8f7d2SBibo Mao VMSTATE_STRUCT_VARRAY_POINTER_UINT32(cpu, LoongArchExtIOI, num_cpu, 42410a8f7d2SBibo Mao vmstate_extioi_core, ExtIOICore), 425*dc6f37ebSSong Gao VMSTATE_UINT32(features, LoongArchExtIOI), 426*dc6f37ebSSong Gao VMSTATE_UINT32(status, LoongArchExtIOI), 427cbff2db1SXiaojuan Yang VMSTATE_END_OF_LIST() 428cbff2db1SXiaojuan Yang } 429cbff2db1SXiaojuan Yang }; 430cbff2db1SXiaojuan Yang 43110a8f7d2SBibo Mao static Property extioi_properties[] = { 43210a8f7d2SBibo Mao DEFINE_PROP_UINT32("num-cpu", LoongArchExtIOI, num_cpu, 1), 433*dc6f37ebSSong Gao DEFINE_PROP_BIT("has-virtualization-extension", LoongArchExtIOI, features, 434*dc6f37ebSSong Gao EXTIOI_HAS_VIRT_EXTENSION, 0), 43510a8f7d2SBibo Mao DEFINE_PROP_END_OF_LIST(), 43610a8f7d2SBibo Mao }; 437cbff2db1SXiaojuan Yang 438cbff2db1SXiaojuan Yang static void loongarch_extioi_class_init(ObjectClass *klass, void *data) 439cbff2db1SXiaojuan Yang { 440cbff2db1SXiaojuan Yang DeviceClass *dc = DEVICE_CLASS(klass); 441cbff2db1SXiaojuan Yang 44210a8f7d2SBibo Mao dc->realize = loongarch_extioi_realize; 443*dc6f37ebSSong Gao dc->reset = loongarch_extioi_reset; 44410a8f7d2SBibo Mao device_class_set_props(dc, extioi_properties); 445cbff2db1SXiaojuan Yang dc->vmsd = &vmstate_loongarch_extioi; 446cbff2db1SXiaojuan Yang } 447cbff2db1SXiaojuan Yang 448cbff2db1SXiaojuan Yang static const TypeInfo loongarch_extioi_info = { 449cbff2db1SXiaojuan Yang .name = TYPE_LOONGARCH_EXTIOI, 450cbff2db1SXiaojuan Yang .parent = TYPE_SYS_BUS_DEVICE, 451cbff2db1SXiaojuan Yang .instance_size = sizeof(struct LoongArchExtIOI), 452cbff2db1SXiaojuan Yang .class_init = loongarch_extioi_class_init, 45310a8f7d2SBibo Mao .instance_finalize = loongarch_extioi_finalize, 454cbff2db1SXiaojuan Yang }; 455cbff2db1SXiaojuan Yang 456cbff2db1SXiaojuan Yang static void loongarch_extioi_register_types(void) 457cbff2db1SXiaojuan Yang { 458cbff2db1SXiaojuan Yang type_register_static(&loongarch_extioi_info); 459cbff2db1SXiaojuan Yang } 460cbff2db1SXiaojuan Yang 461cbff2db1SXiaojuan Yang type_init(loongarch_extioi_register_types) 462