1cbff2db1SXiaojuan Yang /* SPDX-License-Identifier: GPL-2.0-or-later */ 2cbff2db1SXiaojuan Yang /* 3cbff2db1SXiaojuan Yang * Loongson 3A5000 ext interrupt controller emulation 4cbff2db1SXiaojuan Yang * 5cbff2db1SXiaojuan Yang * Copyright (C) 2021 Loongson Technology Corporation Limited 6cbff2db1SXiaojuan Yang */ 7cbff2db1SXiaojuan Yang 8cbff2db1SXiaojuan Yang #include "qemu/osdep.h" 9cbff2db1SXiaojuan Yang #include "qemu/module.h" 10cbff2db1SXiaojuan Yang #include "qemu/log.h" 1110a8f7d2SBibo Mao #include "qapi/error.h" 12cbff2db1SXiaojuan Yang #include "hw/irq.h" 13cbff2db1SXiaojuan Yang #include "hw/sysbus.h" 14cbff2db1SXiaojuan Yang #include "hw/loongarch/virt.h" 15cbff2db1SXiaojuan Yang #include "hw/qdev-properties.h" 16cbff2db1SXiaojuan Yang #include "exec/address-spaces.h" 17cbff2db1SXiaojuan Yang #include "hw/intc/loongarch_extioi.h" 18cbff2db1SXiaojuan Yang #include "migration/vmstate.h" 19cbff2db1SXiaojuan Yang #include "trace.h" 20cbff2db1SXiaojuan Yang 21cbff2db1SXiaojuan Yang 22cbff2db1SXiaojuan Yang static void extioi_update_irq(LoongArchExtIOI *s, int irq, int level) 23cbff2db1SXiaojuan Yang { 24cbff2db1SXiaojuan Yang int ipnum, cpu, found, irq_index, irq_mask; 25cbff2db1SXiaojuan Yang 26cbff2db1SXiaojuan Yang ipnum = s->sw_ipmap[irq / 32]; 27cbff2db1SXiaojuan Yang cpu = s->sw_coremap[irq]; 28cbff2db1SXiaojuan Yang irq_index = irq / 32; 29cbff2db1SXiaojuan Yang irq_mask = 1 << (irq & 0x1f); 30cbff2db1SXiaojuan Yang 31cbff2db1SXiaojuan Yang if (level) { 32cbff2db1SXiaojuan Yang /* if not enable return false */ 33cbff2db1SXiaojuan Yang if (((s->enable[irq_index]) & irq_mask) == 0) { 34cbff2db1SXiaojuan Yang return; 35cbff2db1SXiaojuan Yang } 3610a8f7d2SBibo Mao s->cpu[cpu].coreisr[irq_index] |= irq_mask; 3710a8f7d2SBibo Mao found = find_first_bit(s->cpu[cpu].sw_isr[ipnum], EXTIOI_IRQS); 3810a8f7d2SBibo Mao set_bit(irq, s->cpu[cpu].sw_isr[ipnum]); 39cbff2db1SXiaojuan Yang if (found < EXTIOI_IRQS) { 40cbff2db1SXiaojuan Yang /* other irq is handling, need not update parent irq level */ 41cbff2db1SXiaojuan Yang return; 42cbff2db1SXiaojuan Yang } 43cbff2db1SXiaojuan Yang } else { 4410a8f7d2SBibo Mao s->cpu[cpu].coreisr[irq_index] &= ~irq_mask; 4510a8f7d2SBibo Mao clear_bit(irq, s->cpu[cpu].sw_isr[ipnum]); 4610a8f7d2SBibo Mao found = find_first_bit(s->cpu[cpu].sw_isr[ipnum], EXTIOI_IRQS); 47cbff2db1SXiaojuan Yang if (found < EXTIOI_IRQS) { 48cbff2db1SXiaojuan Yang /* other irq is handling, need not update parent irq level */ 49cbff2db1SXiaojuan Yang return; 50cbff2db1SXiaojuan Yang } 51cbff2db1SXiaojuan Yang } 5210a8f7d2SBibo Mao qemu_set_irq(s->cpu[cpu].parent_irq[ipnum], level); 53cbff2db1SXiaojuan Yang } 54cbff2db1SXiaojuan Yang 55cbff2db1SXiaojuan Yang static void extioi_setirq(void *opaque, int irq, int level) 56cbff2db1SXiaojuan Yang { 57cbff2db1SXiaojuan Yang LoongArchExtIOI *s = LOONGARCH_EXTIOI(opaque); 58cbff2db1SXiaojuan Yang trace_loongarch_extioi_setirq(irq, level); 59cbff2db1SXiaojuan Yang if (level) { 60*335be5bcSPeter Maydell set_bit32(irq, s->isr); 61cbff2db1SXiaojuan Yang } else { 62*335be5bcSPeter Maydell clear_bit32(irq, s->isr); 63cbff2db1SXiaojuan Yang } 64cbff2db1SXiaojuan Yang extioi_update_irq(s, irq, level); 65cbff2db1SXiaojuan Yang } 66cbff2db1SXiaojuan Yang 673fc8f74bSXiaojuan Yang static MemTxResult extioi_readw(void *opaque, hwaddr addr, uint64_t *data, 683fc8f74bSXiaojuan Yang unsigned size, MemTxAttrs attrs) 69cbff2db1SXiaojuan Yang { 70cbff2db1SXiaojuan Yang LoongArchExtIOI *s = LOONGARCH_EXTIOI(opaque); 71cbff2db1SXiaojuan Yang unsigned long offset = addr & 0xffff; 723fc8f74bSXiaojuan Yang uint32_t index, cpu; 73cbff2db1SXiaojuan Yang 74cbff2db1SXiaojuan Yang switch (offset) { 75cbff2db1SXiaojuan Yang case EXTIOI_NODETYPE_START ... EXTIOI_NODETYPE_END - 1: 76cbff2db1SXiaojuan Yang index = (offset - EXTIOI_NODETYPE_START) >> 2; 773fc8f74bSXiaojuan Yang *data = s->nodetype[index]; 78cbff2db1SXiaojuan Yang break; 79cbff2db1SXiaojuan Yang case EXTIOI_IPMAP_START ... EXTIOI_IPMAP_END - 1: 80cbff2db1SXiaojuan Yang index = (offset - EXTIOI_IPMAP_START) >> 2; 813fc8f74bSXiaojuan Yang *data = s->ipmap[index]; 82cbff2db1SXiaojuan Yang break; 83cbff2db1SXiaojuan Yang case EXTIOI_ENABLE_START ... EXTIOI_ENABLE_END - 1: 84cbff2db1SXiaojuan Yang index = (offset - EXTIOI_ENABLE_START) >> 2; 853fc8f74bSXiaojuan Yang *data = s->enable[index]; 86cbff2db1SXiaojuan Yang break; 87cbff2db1SXiaojuan Yang case EXTIOI_BOUNCE_START ... EXTIOI_BOUNCE_END - 1: 88cbff2db1SXiaojuan Yang index = (offset - EXTIOI_BOUNCE_START) >> 2; 893fc8f74bSXiaojuan Yang *data = s->bounce[index]; 90cbff2db1SXiaojuan Yang break; 91cbff2db1SXiaojuan Yang case EXTIOI_COREISR_START ... EXTIOI_COREISR_END - 1: 92a649fffcSXiaojuan Yang index = (offset - EXTIOI_COREISR_START) >> 2; 93a649fffcSXiaojuan Yang /* using attrs to get current cpu index */ 94a649fffcSXiaojuan Yang cpu = attrs.requester_id; 9510a8f7d2SBibo Mao *data = s->cpu[cpu].coreisr[index]; 96cbff2db1SXiaojuan Yang break; 97cbff2db1SXiaojuan Yang case EXTIOI_COREMAP_START ... EXTIOI_COREMAP_END - 1: 98cbff2db1SXiaojuan Yang index = (offset - EXTIOI_COREMAP_START) >> 2; 993fc8f74bSXiaojuan Yang *data = s->coremap[index]; 100cbff2db1SXiaojuan Yang break; 101cbff2db1SXiaojuan Yang default: 102cbff2db1SXiaojuan Yang break; 103cbff2db1SXiaojuan Yang } 104cbff2db1SXiaojuan Yang 1053fc8f74bSXiaojuan Yang trace_loongarch_extioi_readw(addr, *data); 1063fc8f74bSXiaojuan Yang return MEMTX_OK; 107cbff2db1SXiaojuan Yang } 108cbff2db1SXiaojuan Yang 109cbff2db1SXiaojuan Yang static inline void extioi_enable_irq(LoongArchExtIOI *s, int index,\ 110cbff2db1SXiaojuan Yang uint32_t mask, int level) 111cbff2db1SXiaojuan Yang { 112cbff2db1SXiaojuan Yang uint32_t val; 113cbff2db1SXiaojuan Yang int irq; 114cbff2db1SXiaojuan Yang 115cbff2db1SXiaojuan Yang val = mask & s->isr[index]; 116cbff2db1SXiaojuan Yang irq = ctz32(val); 117cbff2db1SXiaojuan Yang while (irq != 32) { 118cbff2db1SXiaojuan Yang /* 119cbff2db1SXiaojuan Yang * enable bit change from 0 to 1, 120cbff2db1SXiaojuan Yang * need to update irq by pending bits 121cbff2db1SXiaojuan Yang */ 122cbff2db1SXiaojuan Yang extioi_update_irq(s, irq + index * 32, level); 123cbff2db1SXiaojuan Yang val &= ~(1 << irq); 124cbff2db1SXiaojuan Yang irq = ctz32(val); 125cbff2db1SXiaojuan Yang } 126cbff2db1SXiaojuan Yang } 127cbff2db1SXiaojuan Yang 128428a6ef4SBibo Mao static inline void extioi_update_sw_coremap(LoongArchExtIOI *s, int irq, 129428a6ef4SBibo Mao uint64_t val, bool notify) 130428a6ef4SBibo Mao { 131428a6ef4SBibo Mao int i, cpu; 132428a6ef4SBibo Mao 133428a6ef4SBibo Mao /* 134428a6ef4SBibo Mao * loongarch only support little endian, 135428a6ef4SBibo Mao * so we paresd the value with little endian. 136428a6ef4SBibo Mao */ 137428a6ef4SBibo Mao val = cpu_to_le64(val); 138428a6ef4SBibo Mao 139428a6ef4SBibo Mao for (i = 0; i < 4; i++) { 140428a6ef4SBibo Mao cpu = val & 0xff; 141dc6f37ebSSong Gao val = val >> 8; 142dc6f37ebSSong Gao 143dc6f37ebSSong Gao if (!(s->status & BIT(EXTIOI_ENABLE_CPU_ENCODE))) { 144428a6ef4SBibo Mao cpu = ctz32(cpu); 145428a6ef4SBibo Mao cpu = (cpu >= 4) ? 0 : cpu; 146dc6f37ebSSong Gao } 147428a6ef4SBibo Mao 148428a6ef4SBibo Mao if (s->sw_coremap[irq + i] == cpu) { 149428a6ef4SBibo Mao continue; 150428a6ef4SBibo Mao } 151428a6ef4SBibo Mao 152*335be5bcSPeter Maydell if (notify && test_bit32(irq + i, s->isr)) { 153428a6ef4SBibo Mao /* 154428a6ef4SBibo Mao * lower irq at old cpu and raise irq at new cpu 155428a6ef4SBibo Mao */ 156428a6ef4SBibo Mao extioi_update_irq(s, irq + i, 0); 157428a6ef4SBibo Mao s->sw_coremap[irq + i] = cpu; 158428a6ef4SBibo Mao extioi_update_irq(s, irq + i, 1); 159428a6ef4SBibo Mao } else { 160428a6ef4SBibo Mao s->sw_coremap[irq + i] = cpu; 161428a6ef4SBibo Mao } 162428a6ef4SBibo Mao } 163428a6ef4SBibo Mao } 164428a6ef4SBibo Mao 165428a6ef4SBibo Mao static inline void extioi_update_sw_ipmap(LoongArchExtIOI *s, int index, 166428a6ef4SBibo Mao uint64_t val) 167428a6ef4SBibo Mao { 168428a6ef4SBibo Mao int i; 169428a6ef4SBibo Mao uint8_t ipnum; 170428a6ef4SBibo Mao 171428a6ef4SBibo Mao /* 172428a6ef4SBibo Mao * loongarch only support little endian, 173428a6ef4SBibo Mao * so we paresd the value with little endian. 174428a6ef4SBibo Mao */ 175428a6ef4SBibo Mao val = cpu_to_le64(val); 176428a6ef4SBibo Mao for (i = 0; i < 4; i++) { 177428a6ef4SBibo Mao ipnum = val & 0xff; 178428a6ef4SBibo Mao ipnum = ctz32(ipnum); 179428a6ef4SBibo Mao ipnum = (ipnum >= 4) ? 0 : ipnum; 180428a6ef4SBibo Mao s->sw_ipmap[index * 4 + i] = ipnum; 181428a6ef4SBibo Mao val = val >> 8; 182428a6ef4SBibo Mao } 183428a6ef4SBibo Mao } 184428a6ef4SBibo Mao 1853fc8f74bSXiaojuan Yang static MemTxResult extioi_writew(void *opaque, hwaddr addr, 1863fc8f74bSXiaojuan Yang uint64_t val, unsigned size, 1873fc8f74bSXiaojuan Yang MemTxAttrs attrs) 188cbff2db1SXiaojuan Yang { 189cbff2db1SXiaojuan Yang LoongArchExtIOI *s = LOONGARCH_EXTIOI(opaque); 190428a6ef4SBibo Mao int cpu, index, old_data, irq; 191cbff2db1SXiaojuan Yang uint32_t offset; 192cbff2db1SXiaojuan Yang 193cbff2db1SXiaojuan Yang trace_loongarch_extioi_writew(addr, val); 194cbff2db1SXiaojuan Yang offset = addr & 0xffff; 195cbff2db1SXiaojuan Yang 196cbff2db1SXiaojuan Yang switch (offset) { 197cbff2db1SXiaojuan Yang case EXTIOI_NODETYPE_START ... EXTIOI_NODETYPE_END - 1: 198cbff2db1SXiaojuan Yang index = (offset - EXTIOI_NODETYPE_START) >> 2; 199cbff2db1SXiaojuan Yang s->nodetype[index] = val; 200cbff2db1SXiaojuan Yang break; 201cbff2db1SXiaojuan Yang case EXTIOI_IPMAP_START ... EXTIOI_IPMAP_END - 1: 202cbff2db1SXiaojuan Yang /* 203cbff2db1SXiaojuan Yang * ipmap cannot be set at runtime, can be set only at the beginning 204cbff2db1SXiaojuan Yang * of intr driver, need not update upper irq level 205cbff2db1SXiaojuan Yang */ 206cbff2db1SXiaojuan Yang index = (offset - EXTIOI_IPMAP_START) >> 2; 207cbff2db1SXiaojuan Yang s->ipmap[index] = val; 208428a6ef4SBibo Mao extioi_update_sw_ipmap(s, index, val); 209cbff2db1SXiaojuan Yang break; 210cbff2db1SXiaojuan Yang case EXTIOI_ENABLE_START ... EXTIOI_ENABLE_END - 1: 211cbff2db1SXiaojuan Yang index = (offset - EXTIOI_ENABLE_START) >> 2; 212cbff2db1SXiaojuan Yang old_data = s->enable[index]; 213cbff2db1SXiaojuan Yang s->enable[index] = val; 214cbff2db1SXiaojuan Yang 215cbff2db1SXiaojuan Yang /* unmask irq */ 216cbff2db1SXiaojuan Yang val = s->enable[index] & ~old_data; 217cbff2db1SXiaojuan Yang extioi_enable_irq(s, index, val, 1); 218cbff2db1SXiaojuan Yang 219cbff2db1SXiaojuan Yang /* mask irq */ 220cbff2db1SXiaojuan Yang val = ~s->enable[index] & old_data; 221cbff2db1SXiaojuan Yang extioi_enable_irq(s, index, val, 0); 222cbff2db1SXiaojuan Yang break; 223cbff2db1SXiaojuan Yang case EXTIOI_BOUNCE_START ... EXTIOI_BOUNCE_END - 1: 224cbff2db1SXiaojuan Yang /* do not emulate hw bounced irq routing */ 225cbff2db1SXiaojuan Yang index = (offset - EXTIOI_BOUNCE_START) >> 2; 226cbff2db1SXiaojuan Yang s->bounce[index] = val; 227cbff2db1SXiaojuan Yang break; 228cbff2db1SXiaojuan Yang case EXTIOI_COREISR_START ... EXTIOI_COREISR_END - 1: 229a649fffcSXiaojuan Yang index = (offset - EXTIOI_COREISR_START) >> 2; 230a649fffcSXiaojuan Yang /* using attrs to get current cpu index */ 231a649fffcSXiaojuan Yang cpu = attrs.requester_id; 23210a8f7d2SBibo Mao old_data = s->cpu[cpu].coreisr[index]; 23310a8f7d2SBibo Mao s->cpu[cpu].coreisr[index] = old_data & ~val; 2349b4b4e51SMichael Tokarev /* write 1 to clear interrupt */ 235cbff2db1SXiaojuan Yang old_data &= val; 236cbff2db1SXiaojuan Yang irq = ctz32(old_data); 237cbff2db1SXiaojuan Yang while (irq != 32) { 238cbff2db1SXiaojuan Yang extioi_update_irq(s, irq + index * 32, 0); 239cbff2db1SXiaojuan Yang old_data &= ~(1 << irq); 240cbff2db1SXiaojuan Yang irq = ctz32(old_data); 241cbff2db1SXiaojuan Yang } 242cbff2db1SXiaojuan Yang break; 243cbff2db1SXiaojuan Yang case EXTIOI_COREMAP_START ... EXTIOI_COREMAP_END - 1: 244cbff2db1SXiaojuan Yang irq = offset - EXTIOI_COREMAP_START; 245cbff2db1SXiaojuan Yang index = irq / 4; 246cbff2db1SXiaojuan Yang s->coremap[index] = val; 247cbff2db1SXiaojuan Yang 248428a6ef4SBibo Mao extioi_update_sw_coremap(s, irq, val, true); 249cbff2db1SXiaojuan Yang break; 250cbff2db1SXiaojuan Yang default: 251cbff2db1SXiaojuan Yang break; 252cbff2db1SXiaojuan Yang } 2533fc8f74bSXiaojuan Yang return MEMTX_OK; 254cbff2db1SXiaojuan Yang } 255cbff2db1SXiaojuan Yang 256cbff2db1SXiaojuan Yang static const MemoryRegionOps extioi_ops = { 2573fc8f74bSXiaojuan Yang .read_with_attrs = extioi_readw, 2583fc8f74bSXiaojuan Yang .write_with_attrs = extioi_writew, 259cbff2db1SXiaojuan Yang .impl.min_access_size = 4, 260cbff2db1SXiaojuan Yang .impl.max_access_size = 4, 261cbff2db1SXiaojuan Yang .valid.min_access_size = 4, 262cbff2db1SXiaojuan Yang .valid.max_access_size = 8, 263cbff2db1SXiaojuan Yang .endianness = DEVICE_LITTLE_ENDIAN, 264cbff2db1SXiaojuan Yang }; 265cbff2db1SXiaojuan Yang 266dc6f37ebSSong Gao static MemTxResult extioi_virt_readw(void *opaque, hwaddr addr, uint64_t *data, 267dc6f37ebSSong Gao unsigned size, MemTxAttrs attrs) 268dc6f37ebSSong Gao { 269dc6f37ebSSong Gao LoongArchExtIOI *s = LOONGARCH_EXTIOI(opaque); 270dc6f37ebSSong Gao 271dc6f37ebSSong Gao switch (addr) { 272dc6f37ebSSong Gao case EXTIOI_VIRT_FEATURES: 273dc6f37ebSSong Gao *data = s->features; 274dc6f37ebSSong Gao break; 275dc6f37ebSSong Gao case EXTIOI_VIRT_CONFIG: 276dc6f37ebSSong Gao *data = s->status; 277dc6f37ebSSong Gao break; 278dc6f37ebSSong Gao default: 279dc6f37ebSSong Gao g_assert_not_reached(); 280dc6f37ebSSong Gao } 281dc6f37ebSSong Gao 282dc6f37ebSSong Gao return MEMTX_OK; 283dc6f37ebSSong Gao } 284dc6f37ebSSong Gao 285dc6f37ebSSong Gao static MemTxResult extioi_virt_writew(void *opaque, hwaddr addr, 286dc6f37ebSSong Gao uint64_t val, unsigned size, 287dc6f37ebSSong Gao MemTxAttrs attrs) 288dc6f37ebSSong Gao { 289dc6f37ebSSong Gao LoongArchExtIOI *s = LOONGARCH_EXTIOI(opaque); 290dc6f37ebSSong Gao 291dc6f37ebSSong Gao switch (addr) { 292dc6f37ebSSong Gao case EXTIOI_VIRT_FEATURES: 293dc6f37ebSSong Gao return MEMTX_ACCESS_ERROR; 294dc6f37ebSSong Gao 295dc6f37ebSSong Gao case EXTIOI_VIRT_CONFIG: 296dc6f37ebSSong Gao /* 297dc6f37ebSSong Gao * extioi features can only be set at disabled status 298dc6f37ebSSong Gao */ 299dc6f37ebSSong Gao if ((s->status & BIT(EXTIOI_ENABLE)) && val) { 300dc6f37ebSSong Gao return MEMTX_ACCESS_ERROR; 301dc6f37ebSSong Gao } 302dc6f37ebSSong Gao 303dc6f37ebSSong Gao s->status = val & s->features; 304dc6f37ebSSong Gao break; 305dc6f37ebSSong Gao default: 306dc6f37ebSSong Gao g_assert_not_reached(); 307dc6f37ebSSong Gao } 308dc6f37ebSSong Gao return MEMTX_OK; 309dc6f37ebSSong Gao } 310dc6f37ebSSong Gao 311dc6f37ebSSong Gao static const MemoryRegionOps extioi_virt_ops = { 312dc6f37ebSSong Gao .read_with_attrs = extioi_virt_readw, 313dc6f37ebSSong Gao .write_with_attrs = extioi_virt_writew, 314dc6f37ebSSong Gao .impl.min_access_size = 4, 315dc6f37ebSSong Gao .impl.max_access_size = 4, 316dc6f37ebSSong Gao .valid.min_access_size = 4, 317dc6f37ebSSong Gao .valid.max_access_size = 8, 318dc6f37ebSSong Gao .endianness = DEVICE_LITTLE_ENDIAN, 319dc6f37ebSSong Gao }; 320dc6f37ebSSong Gao 32110a8f7d2SBibo Mao static void loongarch_extioi_realize(DeviceState *dev, Error **errp) 32210a8f7d2SBibo Mao { 32310a8f7d2SBibo Mao LoongArchExtIOI *s = LOONGARCH_EXTIOI(dev); 32410a8f7d2SBibo Mao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 32510a8f7d2SBibo Mao int i, pin; 32610a8f7d2SBibo Mao 32710a8f7d2SBibo Mao if (s->num_cpu == 0) { 32810a8f7d2SBibo Mao error_setg(errp, "num-cpu must be at least 1"); 32910a8f7d2SBibo Mao return; 33010a8f7d2SBibo Mao } 33110a8f7d2SBibo Mao 33210a8f7d2SBibo Mao for (i = 0; i < EXTIOI_IRQS; i++) { 33310a8f7d2SBibo Mao sysbus_init_irq(sbd, &s->irq[i]); 33410a8f7d2SBibo Mao } 33510a8f7d2SBibo Mao 33610a8f7d2SBibo Mao qdev_init_gpio_in(dev, extioi_setirq, EXTIOI_IRQS); 33710a8f7d2SBibo Mao memory_region_init_io(&s->extioi_system_mem, OBJECT(s), &extioi_ops, 33810a8f7d2SBibo Mao s, "extioi_system_mem", 0x900); 33910a8f7d2SBibo Mao sysbus_init_mmio(sbd, &s->extioi_system_mem); 340dc6f37ebSSong Gao 341dc6f37ebSSong Gao if (s->features & BIT(EXTIOI_HAS_VIRT_EXTENSION)) { 342dc6f37ebSSong Gao memory_region_init_io(&s->virt_extend, OBJECT(s), &extioi_virt_ops, 343dc6f37ebSSong Gao s, "extioi_virt", EXTIOI_VIRT_SIZE); 344dc6f37ebSSong Gao sysbus_init_mmio(sbd, &s->virt_extend); 345dc6f37ebSSong Gao s->features |= EXTIOI_VIRT_HAS_FEATURES; 346dc6f37ebSSong Gao } else { 347dc6f37ebSSong Gao s->status |= BIT(EXTIOI_ENABLE); 348dc6f37ebSSong Gao } 349dc6f37ebSSong Gao 35010a8f7d2SBibo Mao s->cpu = g_new0(ExtIOICore, s->num_cpu); 35110a8f7d2SBibo Mao if (s->cpu == NULL) { 35210a8f7d2SBibo Mao error_setg(errp, "Memory allocation for ExtIOICore faile"); 35310a8f7d2SBibo Mao return; 35410a8f7d2SBibo Mao } 35510a8f7d2SBibo Mao 35610a8f7d2SBibo Mao for (i = 0; i < s->num_cpu; i++) { 35710a8f7d2SBibo Mao for (pin = 0; pin < LS3A_INTC_IP; pin++) { 35810a8f7d2SBibo Mao qdev_init_gpio_out(dev, &s->cpu[i].parent_irq[pin], 1); 35910a8f7d2SBibo Mao } 36010a8f7d2SBibo Mao } 36110a8f7d2SBibo Mao } 36210a8f7d2SBibo Mao 36310a8f7d2SBibo Mao static void loongarch_extioi_finalize(Object *obj) 36410a8f7d2SBibo Mao { 36510a8f7d2SBibo Mao LoongArchExtIOI *s = LOONGARCH_EXTIOI(obj); 36610a8f7d2SBibo Mao 36710a8f7d2SBibo Mao g_free(s->cpu); 36810a8f7d2SBibo Mao } 36910a8f7d2SBibo Mao 370dc6f37ebSSong Gao static void loongarch_extioi_reset(DeviceState *d) 371dc6f37ebSSong Gao { 372dc6f37ebSSong Gao LoongArchExtIOI *s = LOONGARCH_EXTIOI(d); 373dc6f37ebSSong Gao 374dc6f37ebSSong Gao s->status = 0; 375dc6f37ebSSong Gao } 376dc6f37ebSSong Gao 377428a6ef4SBibo Mao static int vmstate_extioi_post_load(void *opaque, int version_id) 378428a6ef4SBibo Mao { 379428a6ef4SBibo Mao LoongArchExtIOI *s = LOONGARCH_EXTIOI(opaque); 380428a6ef4SBibo Mao int i, start_irq; 381428a6ef4SBibo Mao 382428a6ef4SBibo Mao for (i = 0; i < (EXTIOI_IRQS / 4); i++) { 383428a6ef4SBibo Mao start_irq = i * 4; 384428a6ef4SBibo Mao extioi_update_sw_coremap(s, start_irq, s->coremap[i], false); 385428a6ef4SBibo Mao } 386428a6ef4SBibo Mao 387428a6ef4SBibo Mao for (i = 0; i < (EXTIOI_IRQS_IPMAP_SIZE / 4); i++) { 388428a6ef4SBibo Mao extioi_update_sw_ipmap(s, i, s->ipmap[i]); 389428a6ef4SBibo Mao } 390428a6ef4SBibo Mao 391428a6ef4SBibo Mao return 0; 392428a6ef4SBibo Mao } 393428a6ef4SBibo Mao 39410a8f7d2SBibo Mao static const VMStateDescription vmstate_extioi_core = { 39510a8f7d2SBibo Mao .name = "extioi-core", 396cbff2db1SXiaojuan Yang .version_id = 1, 397cbff2db1SXiaojuan Yang .minimum_version_id = 1, 39845b1f81dSRichard Henderson .fields = (const VMStateField[]) { 39910a8f7d2SBibo Mao VMSTATE_UINT32_ARRAY(coreisr, ExtIOICore, EXTIOI_IRQS_GROUP_COUNT), 40010a8f7d2SBibo Mao VMSTATE_END_OF_LIST() 40110a8f7d2SBibo Mao } 40210a8f7d2SBibo Mao }; 40310a8f7d2SBibo Mao 40410a8f7d2SBibo Mao static const VMStateDescription vmstate_loongarch_extioi = { 40510a8f7d2SBibo Mao .name = TYPE_LOONGARCH_EXTIOI, 406dc6f37ebSSong Gao .version_id = 3, 407dc6f37ebSSong Gao .minimum_version_id = 3, 408428a6ef4SBibo Mao .post_load = vmstate_extioi_post_load, 40910a8f7d2SBibo Mao .fields = (const VMStateField[]) { 410cbff2db1SXiaojuan Yang VMSTATE_UINT32_ARRAY(bounce, LoongArchExtIOI, EXTIOI_IRQS_GROUP_COUNT), 411cbff2db1SXiaojuan Yang VMSTATE_UINT32_ARRAY(nodetype, LoongArchExtIOI, 412cbff2db1SXiaojuan Yang EXTIOI_IRQS_NODETYPE_COUNT / 2), 413cbff2db1SXiaojuan Yang VMSTATE_UINT32_ARRAY(enable, LoongArchExtIOI, EXTIOI_IRQS / 32), 414cbff2db1SXiaojuan Yang VMSTATE_UINT32_ARRAY(isr, LoongArchExtIOI, EXTIOI_IRQS / 32), 415cbff2db1SXiaojuan Yang VMSTATE_UINT32_ARRAY(ipmap, LoongArchExtIOI, EXTIOI_IRQS_IPMAP_SIZE / 4), 416cbff2db1SXiaojuan Yang VMSTATE_UINT32_ARRAY(coremap, LoongArchExtIOI, EXTIOI_IRQS / 4), 417cbff2db1SXiaojuan Yang 41810a8f7d2SBibo Mao VMSTATE_STRUCT_VARRAY_POINTER_UINT32(cpu, LoongArchExtIOI, num_cpu, 41910a8f7d2SBibo Mao vmstate_extioi_core, ExtIOICore), 420dc6f37ebSSong Gao VMSTATE_UINT32(features, LoongArchExtIOI), 421dc6f37ebSSong Gao VMSTATE_UINT32(status, LoongArchExtIOI), 422cbff2db1SXiaojuan Yang VMSTATE_END_OF_LIST() 423cbff2db1SXiaojuan Yang } 424cbff2db1SXiaojuan Yang }; 425cbff2db1SXiaojuan Yang 42610a8f7d2SBibo Mao static Property extioi_properties[] = { 42710a8f7d2SBibo Mao DEFINE_PROP_UINT32("num-cpu", LoongArchExtIOI, num_cpu, 1), 428dc6f37ebSSong Gao DEFINE_PROP_BIT("has-virtualization-extension", LoongArchExtIOI, features, 429dc6f37ebSSong Gao EXTIOI_HAS_VIRT_EXTENSION, 0), 43010a8f7d2SBibo Mao DEFINE_PROP_END_OF_LIST(), 43110a8f7d2SBibo Mao }; 432cbff2db1SXiaojuan Yang 433cbff2db1SXiaojuan Yang static void loongarch_extioi_class_init(ObjectClass *klass, void *data) 434cbff2db1SXiaojuan Yang { 435cbff2db1SXiaojuan Yang DeviceClass *dc = DEVICE_CLASS(klass); 436cbff2db1SXiaojuan Yang 43710a8f7d2SBibo Mao dc->realize = loongarch_extioi_realize; 438e3d08143SPeter Maydell device_class_set_legacy_reset(dc, loongarch_extioi_reset); 43910a8f7d2SBibo Mao device_class_set_props(dc, extioi_properties); 440cbff2db1SXiaojuan Yang dc->vmsd = &vmstate_loongarch_extioi; 441cbff2db1SXiaojuan Yang } 442cbff2db1SXiaojuan Yang 443cbff2db1SXiaojuan Yang static const TypeInfo loongarch_extioi_info = { 444cbff2db1SXiaojuan Yang .name = TYPE_LOONGARCH_EXTIOI, 445cbff2db1SXiaojuan Yang .parent = TYPE_SYS_BUS_DEVICE, 446cbff2db1SXiaojuan Yang .instance_size = sizeof(struct LoongArchExtIOI), 447cbff2db1SXiaojuan Yang .class_init = loongarch_extioi_class_init, 44810a8f7d2SBibo Mao .instance_finalize = loongarch_extioi_finalize, 449cbff2db1SXiaojuan Yang }; 450cbff2db1SXiaojuan Yang 451cbff2db1SXiaojuan Yang static void loongarch_extioi_register_types(void) 452cbff2db1SXiaojuan Yang { 453cbff2db1SXiaojuan Yang type_register_static(&loongarch_extioi_info); 454cbff2db1SXiaojuan Yang } 455cbff2db1SXiaojuan Yang 456cbff2db1SXiaojuan Yang type_init(loongarch_extioi_register_types) 457