xref: /qemu/hw/intc/loongarch_extioi.c (revision 0a57a96ec6532dafa961c6196a7b0c00fd28e662)
1cbff2db1SXiaojuan Yang /* SPDX-License-Identifier: GPL-2.0-or-later */
2cbff2db1SXiaojuan Yang /*
3cbff2db1SXiaojuan Yang  * Loongson 3A5000 ext interrupt controller emulation
4cbff2db1SXiaojuan Yang  *
5cbff2db1SXiaojuan Yang  * Copyright (C) 2021 Loongson Technology Corporation Limited
6cbff2db1SXiaojuan Yang  */
7cbff2db1SXiaojuan Yang 
8cbff2db1SXiaojuan Yang #include "qemu/osdep.h"
9cbff2db1SXiaojuan Yang #include "qemu/module.h"
10cbff2db1SXiaojuan Yang #include "qemu/log.h"
1110a8f7d2SBibo Mao #include "qapi/error.h"
12cbff2db1SXiaojuan Yang #include "hw/irq.h"
13cbff2db1SXiaojuan Yang #include "hw/sysbus.h"
14cbff2db1SXiaojuan Yang #include "hw/loongarch/virt.h"
15cbff2db1SXiaojuan Yang #include "hw/qdev-properties.h"
16cbff2db1SXiaojuan Yang #include "exec/address-spaces.h"
17cbff2db1SXiaojuan Yang #include "hw/intc/loongarch_extioi.h"
18cbff2db1SXiaojuan Yang #include "migration/vmstate.h"
19cbff2db1SXiaojuan Yang #include "trace.h"
20cbff2db1SXiaojuan Yang 
21cbff2db1SXiaojuan Yang 
22cbff2db1SXiaojuan Yang static void extioi_update_irq(LoongArchExtIOI *s, int irq, int level)
23cbff2db1SXiaojuan Yang {
24cbff2db1SXiaojuan Yang     int ipnum, cpu, found, irq_index, irq_mask;
25cbff2db1SXiaojuan Yang 
26cbff2db1SXiaojuan Yang     ipnum = s->sw_ipmap[irq / 32];
27cbff2db1SXiaojuan Yang     cpu = s->sw_coremap[irq];
28cbff2db1SXiaojuan Yang     irq_index = irq / 32;
29cbff2db1SXiaojuan Yang     irq_mask = 1 << (irq & 0x1f);
30cbff2db1SXiaojuan Yang 
31cbff2db1SXiaojuan Yang     if (level) {
32cbff2db1SXiaojuan Yang         /* if not enable return false */
33cbff2db1SXiaojuan Yang         if (((s->enable[irq_index]) & irq_mask) == 0) {
34cbff2db1SXiaojuan Yang             return;
35cbff2db1SXiaojuan Yang         }
3610a8f7d2SBibo Mao         s->cpu[cpu].coreisr[irq_index] |= irq_mask;
3710a8f7d2SBibo Mao         found = find_first_bit(s->cpu[cpu].sw_isr[ipnum], EXTIOI_IRQS);
3810a8f7d2SBibo Mao         set_bit(irq, s->cpu[cpu].sw_isr[ipnum]);
39cbff2db1SXiaojuan Yang         if (found < EXTIOI_IRQS) {
40cbff2db1SXiaojuan Yang             /* other irq is handling, need not update parent irq level */
41cbff2db1SXiaojuan Yang             return;
42cbff2db1SXiaojuan Yang         }
43cbff2db1SXiaojuan Yang     } else {
4410a8f7d2SBibo Mao         s->cpu[cpu].coreisr[irq_index] &= ~irq_mask;
4510a8f7d2SBibo Mao         clear_bit(irq, s->cpu[cpu].sw_isr[ipnum]);
4610a8f7d2SBibo Mao         found = find_first_bit(s->cpu[cpu].sw_isr[ipnum], EXTIOI_IRQS);
47cbff2db1SXiaojuan Yang         if (found < EXTIOI_IRQS) {
48cbff2db1SXiaojuan Yang             /* other irq is handling, need not update parent irq level */
49cbff2db1SXiaojuan Yang             return;
50cbff2db1SXiaojuan Yang         }
51cbff2db1SXiaojuan Yang     }
5210a8f7d2SBibo Mao     qemu_set_irq(s->cpu[cpu].parent_irq[ipnum], level);
53cbff2db1SXiaojuan Yang }
54cbff2db1SXiaojuan Yang 
55cbff2db1SXiaojuan Yang static void extioi_setirq(void *opaque, int irq, int level)
56cbff2db1SXiaojuan Yang {
57cbff2db1SXiaojuan Yang     LoongArchExtIOI *s = LOONGARCH_EXTIOI(opaque);
58cbff2db1SXiaojuan Yang     trace_loongarch_extioi_setirq(irq, level);
59cbff2db1SXiaojuan Yang     if (level) {
60cbff2db1SXiaojuan Yang         /*
61cbff2db1SXiaojuan Yang          * s->isr should be used in vmstate structure,
62cbff2db1SXiaojuan Yang          * but it not support 'unsigned long',
63cbff2db1SXiaojuan Yang          * so we have to switch it.
64cbff2db1SXiaojuan Yang          */
65cbff2db1SXiaojuan Yang         set_bit(irq, (unsigned long *)s->isr);
66cbff2db1SXiaojuan Yang     } else {
67cbff2db1SXiaojuan Yang         clear_bit(irq, (unsigned long *)s->isr);
68cbff2db1SXiaojuan Yang     }
69cbff2db1SXiaojuan Yang     extioi_update_irq(s, irq, level);
70cbff2db1SXiaojuan Yang }
71cbff2db1SXiaojuan Yang 
723fc8f74bSXiaojuan Yang static MemTxResult extioi_readw(void *opaque, hwaddr addr, uint64_t *data,
733fc8f74bSXiaojuan Yang                                 unsigned size, MemTxAttrs attrs)
74cbff2db1SXiaojuan Yang {
75cbff2db1SXiaojuan Yang     LoongArchExtIOI *s = LOONGARCH_EXTIOI(opaque);
76cbff2db1SXiaojuan Yang     unsigned long offset = addr & 0xffff;
773fc8f74bSXiaojuan Yang     uint32_t index, cpu;
78cbff2db1SXiaojuan Yang 
79cbff2db1SXiaojuan Yang     switch (offset) {
80cbff2db1SXiaojuan Yang     case EXTIOI_NODETYPE_START ... EXTIOI_NODETYPE_END - 1:
81cbff2db1SXiaojuan Yang         index = (offset - EXTIOI_NODETYPE_START) >> 2;
823fc8f74bSXiaojuan Yang         *data = s->nodetype[index];
83cbff2db1SXiaojuan Yang         break;
84cbff2db1SXiaojuan Yang     case EXTIOI_IPMAP_START ... EXTIOI_IPMAP_END - 1:
85cbff2db1SXiaojuan Yang         index = (offset - EXTIOI_IPMAP_START) >> 2;
863fc8f74bSXiaojuan Yang         *data = s->ipmap[index];
87cbff2db1SXiaojuan Yang         break;
88cbff2db1SXiaojuan Yang     case EXTIOI_ENABLE_START ... EXTIOI_ENABLE_END - 1:
89cbff2db1SXiaojuan Yang         index = (offset - EXTIOI_ENABLE_START) >> 2;
903fc8f74bSXiaojuan Yang         *data = s->enable[index];
91cbff2db1SXiaojuan Yang         break;
92cbff2db1SXiaojuan Yang     case EXTIOI_BOUNCE_START ... EXTIOI_BOUNCE_END - 1:
93cbff2db1SXiaojuan Yang         index = (offset - EXTIOI_BOUNCE_START) >> 2;
943fc8f74bSXiaojuan Yang         *data = s->bounce[index];
95cbff2db1SXiaojuan Yang         break;
96cbff2db1SXiaojuan Yang     case EXTIOI_COREISR_START ... EXTIOI_COREISR_END - 1:
97a649fffcSXiaojuan Yang         index = (offset - EXTIOI_COREISR_START) >> 2;
98a649fffcSXiaojuan Yang         /* using attrs to get current cpu index */
99a649fffcSXiaojuan Yang         cpu = attrs.requester_id;
10010a8f7d2SBibo Mao         *data = s->cpu[cpu].coreisr[index];
101cbff2db1SXiaojuan Yang         break;
102cbff2db1SXiaojuan Yang     case EXTIOI_COREMAP_START ... EXTIOI_COREMAP_END - 1:
103cbff2db1SXiaojuan Yang         index = (offset - EXTIOI_COREMAP_START) >> 2;
1043fc8f74bSXiaojuan Yang         *data = s->coremap[index];
105cbff2db1SXiaojuan Yang         break;
106cbff2db1SXiaojuan Yang     default:
107cbff2db1SXiaojuan Yang         break;
108cbff2db1SXiaojuan Yang     }
109cbff2db1SXiaojuan Yang 
1103fc8f74bSXiaojuan Yang     trace_loongarch_extioi_readw(addr, *data);
1113fc8f74bSXiaojuan Yang     return MEMTX_OK;
112cbff2db1SXiaojuan Yang }
113cbff2db1SXiaojuan Yang 
114cbff2db1SXiaojuan Yang static inline void extioi_enable_irq(LoongArchExtIOI *s, int index,\
115cbff2db1SXiaojuan Yang                                      uint32_t mask, int level)
116cbff2db1SXiaojuan Yang {
117cbff2db1SXiaojuan Yang     uint32_t val;
118cbff2db1SXiaojuan Yang     int irq;
119cbff2db1SXiaojuan Yang 
120cbff2db1SXiaojuan Yang     val = mask & s->isr[index];
121cbff2db1SXiaojuan Yang     irq = ctz32(val);
122cbff2db1SXiaojuan Yang     while (irq != 32) {
123cbff2db1SXiaojuan Yang         /*
124cbff2db1SXiaojuan Yang          * enable bit change from 0 to 1,
125cbff2db1SXiaojuan Yang          * need to update irq by pending bits
126cbff2db1SXiaojuan Yang          */
127cbff2db1SXiaojuan Yang         extioi_update_irq(s, irq + index * 32, level);
128cbff2db1SXiaojuan Yang         val &= ~(1 << irq);
129cbff2db1SXiaojuan Yang         irq = ctz32(val);
130cbff2db1SXiaojuan Yang     }
131cbff2db1SXiaojuan Yang }
132cbff2db1SXiaojuan Yang 
133428a6ef4SBibo Mao static inline void extioi_update_sw_coremap(LoongArchExtIOI *s, int irq,
134428a6ef4SBibo Mao                                             uint64_t val, bool notify)
135428a6ef4SBibo Mao {
136428a6ef4SBibo Mao     int i, cpu;
137428a6ef4SBibo Mao 
138428a6ef4SBibo Mao     /*
139428a6ef4SBibo Mao      * loongarch only support little endian,
140428a6ef4SBibo Mao      * so we paresd the value with little endian.
141428a6ef4SBibo Mao      */
142428a6ef4SBibo Mao     val = cpu_to_le64(val);
143428a6ef4SBibo Mao 
144428a6ef4SBibo Mao     for (i = 0; i < 4; i++) {
145428a6ef4SBibo Mao         cpu = val & 0xff;
146428a6ef4SBibo Mao         cpu = ctz32(cpu);
147428a6ef4SBibo Mao         cpu = (cpu >= 4) ? 0 : cpu;
148428a6ef4SBibo Mao         val = val >> 8;
149428a6ef4SBibo Mao 
150428a6ef4SBibo Mao         if (s->sw_coremap[irq + i] == cpu) {
151428a6ef4SBibo Mao             continue;
152428a6ef4SBibo Mao         }
153428a6ef4SBibo Mao 
154*0a57a96eSBibo Mao         if (notify && test_bit(irq + i, (unsigned long *)s->isr)) {
155428a6ef4SBibo Mao             /*
156428a6ef4SBibo Mao              * lower irq at old cpu and raise irq at new cpu
157428a6ef4SBibo Mao              */
158428a6ef4SBibo Mao             extioi_update_irq(s, irq + i, 0);
159428a6ef4SBibo Mao             s->sw_coremap[irq + i] = cpu;
160428a6ef4SBibo Mao             extioi_update_irq(s, irq + i, 1);
161428a6ef4SBibo Mao         } else {
162428a6ef4SBibo Mao             s->sw_coremap[irq + i] = cpu;
163428a6ef4SBibo Mao         }
164428a6ef4SBibo Mao     }
165428a6ef4SBibo Mao }
166428a6ef4SBibo Mao 
167428a6ef4SBibo Mao static inline void extioi_update_sw_ipmap(LoongArchExtIOI *s, int index,
168428a6ef4SBibo Mao                                           uint64_t val)
169428a6ef4SBibo Mao {
170428a6ef4SBibo Mao     int i;
171428a6ef4SBibo Mao     uint8_t ipnum;
172428a6ef4SBibo Mao 
173428a6ef4SBibo Mao     /*
174428a6ef4SBibo Mao      * loongarch only support little endian,
175428a6ef4SBibo Mao      * so we paresd the value with little endian.
176428a6ef4SBibo Mao      */
177428a6ef4SBibo Mao     val = cpu_to_le64(val);
178428a6ef4SBibo Mao     for (i = 0; i < 4; i++) {
179428a6ef4SBibo Mao         ipnum = val & 0xff;
180428a6ef4SBibo Mao         ipnum = ctz32(ipnum);
181428a6ef4SBibo Mao         ipnum = (ipnum >= 4) ? 0 : ipnum;
182428a6ef4SBibo Mao         s->sw_ipmap[index * 4 + i] = ipnum;
183428a6ef4SBibo Mao         val = val >> 8;
184428a6ef4SBibo Mao     }
185428a6ef4SBibo Mao }
186428a6ef4SBibo Mao 
1873fc8f74bSXiaojuan Yang static MemTxResult extioi_writew(void *opaque, hwaddr addr,
1883fc8f74bSXiaojuan Yang                           uint64_t val, unsigned size,
1893fc8f74bSXiaojuan Yang                           MemTxAttrs attrs)
190cbff2db1SXiaojuan Yang {
191cbff2db1SXiaojuan Yang     LoongArchExtIOI *s = LOONGARCH_EXTIOI(opaque);
192428a6ef4SBibo Mao     int cpu, index, old_data, irq;
193cbff2db1SXiaojuan Yang     uint32_t offset;
194cbff2db1SXiaojuan Yang 
195cbff2db1SXiaojuan Yang     trace_loongarch_extioi_writew(addr, val);
196cbff2db1SXiaojuan Yang     offset = addr & 0xffff;
197cbff2db1SXiaojuan Yang 
198cbff2db1SXiaojuan Yang     switch (offset) {
199cbff2db1SXiaojuan Yang     case EXTIOI_NODETYPE_START ... EXTIOI_NODETYPE_END - 1:
200cbff2db1SXiaojuan Yang         index = (offset - EXTIOI_NODETYPE_START) >> 2;
201cbff2db1SXiaojuan Yang         s->nodetype[index] = val;
202cbff2db1SXiaojuan Yang         break;
203cbff2db1SXiaojuan Yang     case EXTIOI_IPMAP_START ... EXTIOI_IPMAP_END - 1:
204cbff2db1SXiaojuan Yang         /*
205cbff2db1SXiaojuan Yang          * ipmap cannot be set at runtime, can be set only at the beginning
206cbff2db1SXiaojuan Yang          * of intr driver, need not update upper irq level
207cbff2db1SXiaojuan Yang          */
208cbff2db1SXiaojuan Yang         index = (offset - EXTIOI_IPMAP_START) >> 2;
209cbff2db1SXiaojuan Yang         s->ipmap[index] = val;
210428a6ef4SBibo Mao         extioi_update_sw_ipmap(s, index, val);
211cbff2db1SXiaojuan Yang         break;
212cbff2db1SXiaojuan Yang     case EXTIOI_ENABLE_START ... EXTIOI_ENABLE_END - 1:
213cbff2db1SXiaojuan Yang         index = (offset - EXTIOI_ENABLE_START) >> 2;
214cbff2db1SXiaojuan Yang         old_data = s->enable[index];
215cbff2db1SXiaojuan Yang         s->enable[index] = val;
216cbff2db1SXiaojuan Yang 
217cbff2db1SXiaojuan Yang         /* unmask irq */
218cbff2db1SXiaojuan Yang         val = s->enable[index] & ~old_data;
219cbff2db1SXiaojuan Yang         extioi_enable_irq(s, index, val, 1);
220cbff2db1SXiaojuan Yang 
221cbff2db1SXiaojuan Yang         /* mask irq */
222cbff2db1SXiaojuan Yang         val = ~s->enable[index] & old_data;
223cbff2db1SXiaojuan Yang         extioi_enable_irq(s, index, val, 0);
224cbff2db1SXiaojuan Yang         break;
225cbff2db1SXiaojuan Yang     case EXTIOI_BOUNCE_START ... EXTIOI_BOUNCE_END - 1:
226cbff2db1SXiaojuan Yang         /* do not emulate hw bounced irq routing */
227cbff2db1SXiaojuan Yang         index = (offset - EXTIOI_BOUNCE_START) >> 2;
228cbff2db1SXiaojuan Yang         s->bounce[index] = val;
229cbff2db1SXiaojuan Yang         break;
230cbff2db1SXiaojuan Yang     case EXTIOI_COREISR_START ... EXTIOI_COREISR_END - 1:
231a649fffcSXiaojuan Yang         index = (offset - EXTIOI_COREISR_START) >> 2;
232a649fffcSXiaojuan Yang         /* using attrs to get current cpu index */
233a649fffcSXiaojuan Yang         cpu = attrs.requester_id;
23410a8f7d2SBibo Mao         old_data = s->cpu[cpu].coreisr[index];
23510a8f7d2SBibo Mao         s->cpu[cpu].coreisr[index] = old_data & ~val;
2369b4b4e51SMichael Tokarev         /* write 1 to clear interrupt */
237cbff2db1SXiaojuan Yang         old_data &= val;
238cbff2db1SXiaojuan Yang         irq = ctz32(old_data);
239cbff2db1SXiaojuan Yang         while (irq != 32) {
240cbff2db1SXiaojuan Yang             extioi_update_irq(s, irq + index * 32, 0);
241cbff2db1SXiaojuan Yang             old_data &= ~(1 << irq);
242cbff2db1SXiaojuan Yang             irq = ctz32(old_data);
243cbff2db1SXiaojuan Yang         }
244cbff2db1SXiaojuan Yang         break;
245cbff2db1SXiaojuan Yang     case EXTIOI_COREMAP_START ... EXTIOI_COREMAP_END - 1:
246cbff2db1SXiaojuan Yang         irq = offset - EXTIOI_COREMAP_START;
247cbff2db1SXiaojuan Yang         index = irq / 4;
248cbff2db1SXiaojuan Yang         s->coremap[index] = val;
249cbff2db1SXiaojuan Yang 
250428a6ef4SBibo Mao         extioi_update_sw_coremap(s, irq, val, true);
251cbff2db1SXiaojuan Yang         break;
252cbff2db1SXiaojuan Yang     default:
253cbff2db1SXiaojuan Yang         break;
254cbff2db1SXiaojuan Yang     }
2553fc8f74bSXiaojuan Yang     return MEMTX_OK;
256cbff2db1SXiaojuan Yang }
257cbff2db1SXiaojuan Yang 
258cbff2db1SXiaojuan Yang static const MemoryRegionOps extioi_ops = {
2593fc8f74bSXiaojuan Yang     .read_with_attrs = extioi_readw,
2603fc8f74bSXiaojuan Yang     .write_with_attrs = extioi_writew,
261cbff2db1SXiaojuan Yang     .impl.min_access_size = 4,
262cbff2db1SXiaojuan Yang     .impl.max_access_size = 4,
263cbff2db1SXiaojuan Yang     .valid.min_access_size = 4,
264cbff2db1SXiaojuan Yang     .valid.max_access_size = 8,
265cbff2db1SXiaojuan Yang     .endianness = DEVICE_LITTLE_ENDIAN,
266cbff2db1SXiaojuan Yang };
267cbff2db1SXiaojuan Yang 
26810a8f7d2SBibo Mao static void loongarch_extioi_realize(DeviceState *dev, Error **errp)
26910a8f7d2SBibo Mao {
27010a8f7d2SBibo Mao     LoongArchExtIOI *s = LOONGARCH_EXTIOI(dev);
27110a8f7d2SBibo Mao     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
27210a8f7d2SBibo Mao     int i, pin;
27310a8f7d2SBibo Mao 
27410a8f7d2SBibo Mao     if (s->num_cpu == 0) {
27510a8f7d2SBibo Mao         error_setg(errp, "num-cpu must be at least 1");
27610a8f7d2SBibo Mao         return;
27710a8f7d2SBibo Mao     }
27810a8f7d2SBibo Mao 
27910a8f7d2SBibo Mao     for (i = 0; i < EXTIOI_IRQS; i++) {
28010a8f7d2SBibo Mao         sysbus_init_irq(sbd, &s->irq[i]);
28110a8f7d2SBibo Mao     }
28210a8f7d2SBibo Mao 
28310a8f7d2SBibo Mao     qdev_init_gpio_in(dev, extioi_setirq, EXTIOI_IRQS);
28410a8f7d2SBibo Mao     memory_region_init_io(&s->extioi_system_mem, OBJECT(s), &extioi_ops,
28510a8f7d2SBibo Mao                           s, "extioi_system_mem", 0x900);
28610a8f7d2SBibo Mao     sysbus_init_mmio(sbd, &s->extioi_system_mem);
28710a8f7d2SBibo Mao     s->cpu = g_new0(ExtIOICore, s->num_cpu);
28810a8f7d2SBibo Mao     if (s->cpu == NULL) {
28910a8f7d2SBibo Mao         error_setg(errp, "Memory allocation for ExtIOICore faile");
29010a8f7d2SBibo Mao         return;
29110a8f7d2SBibo Mao     }
29210a8f7d2SBibo Mao 
29310a8f7d2SBibo Mao     for (i = 0; i < s->num_cpu; i++) {
29410a8f7d2SBibo Mao         for (pin = 0; pin < LS3A_INTC_IP; pin++) {
29510a8f7d2SBibo Mao             qdev_init_gpio_out(dev, &s->cpu[i].parent_irq[pin], 1);
29610a8f7d2SBibo Mao         }
29710a8f7d2SBibo Mao     }
29810a8f7d2SBibo Mao }
29910a8f7d2SBibo Mao 
30010a8f7d2SBibo Mao static void loongarch_extioi_finalize(Object *obj)
30110a8f7d2SBibo Mao {
30210a8f7d2SBibo Mao     LoongArchExtIOI *s = LOONGARCH_EXTIOI(obj);
30310a8f7d2SBibo Mao 
30410a8f7d2SBibo Mao     g_free(s->cpu);
30510a8f7d2SBibo Mao }
30610a8f7d2SBibo Mao 
307428a6ef4SBibo Mao static int vmstate_extioi_post_load(void *opaque, int version_id)
308428a6ef4SBibo Mao {
309428a6ef4SBibo Mao     LoongArchExtIOI *s = LOONGARCH_EXTIOI(opaque);
310428a6ef4SBibo Mao     int i, start_irq;
311428a6ef4SBibo Mao 
312428a6ef4SBibo Mao     for (i = 0; i < (EXTIOI_IRQS / 4); i++) {
313428a6ef4SBibo Mao         start_irq = i * 4;
314428a6ef4SBibo Mao         extioi_update_sw_coremap(s, start_irq, s->coremap[i], false);
315428a6ef4SBibo Mao     }
316428a6ef4SBibo Mao 
317428a6ef4SBibo Mao     for (i = 0; i < (EXTIOI_IRQS_IPMAP_SIZE / 4); i++) {
318428a6ef4SBibo Mao         extioi_update_sw_ipmap(s, i, s->ipmap[i]);
319428a6ef4SBibo Mao     }
320428a6ef4SBibo Mao 
321428a6ef4SBibo Mao     return 0;
322428a6ef4SBibo Mao }
323428a6ef4SBibo Mao 
32410a8f7d2SBibo Mao static const VMStateDescription vmstate_extioi_core = {
32510a8f7d2SBibo Mao     .name = "extioi-core",
326cbff2db1SXiaojuan Yang     .version_id = 1,
327cbff2db1SXiaojuan Yang     .minimum_version_id = 1,
32845b1f81dSRichard Henderson     .fields = (const VMStateField[]) {
32910a8f7d2SBibo Mao         VMSTATE_UINT32_ARRAY(coreisr, ExtIOICore, EXTIOI_IRQS_GROUP_COUNT),
33010a8f7d2SBibo Mao         VMSTATE_END_OF_LIST()
33110a8f7d2SBibo Mao     }
33210a8f7d2SBibo Mao };
33310a8f7d2SBibo Mao 
33410a8f7d2SBibo Mao static const VMStateDescription vmstate_loongarch_extioi = {
33510a8f7d2SBibo Mao     .name = TYPE_LOONGARCH_EXTIOI,
33610a8f7d2SBibo Mao     .version_id = 2,
33710a8f7d2SBibo Mao     .minimum_version_id = 2,
338428a6ef4SBibo Mao     .post_load = vmstate_extioi_post_load,
33910a8f7d2SBibo Mao     .fields = (const VMStateField[]) {
340cbff2db1SXiaojuan Yang         VMSTATE_UINT32_ARRAY(bounce, LoongArchExtIOI, EXTIOI_IRQS_GROUP_COUNT),
341cbff2db1SXiaojuan Yang         VMSTATE_UINT32_ARRAY(nodetype, LoongArchExtIOI,
342cbff2db1SXiaojuan Yang                              EXTIOI_IRQS_NODETYPE_COUNT / 2),
343cbff2db1SXiaojuan Yang         VMSTATE_UINT32_ARRAY(enable, LoongArchExtIOI, EXTIOI_IRQS / 32),
344cbff2db1SXiaojuan Yang         VMSTATE_UINT32_ARRAY(isr, LoongArchExtIOI, EXTIOI_IRQS / 32),
345cbff2db1SXiaojuan Yang         VMSTATE_UINT32_ARRAY(ipmap, LoongArchExtIOI, EXTIOI_IRQS_IPMAP_SIZE / 4),
346cbff2db1SXiaojuan Yang         VMSTATE_UINT32_ARRAY(coremap, LoongArchExtIOI, EXTIOI_IRQS / 4),
347cbff2db1SXiaojuan Yang 
34810a8f7d2SBibo Mao         VMSTATE_STRUCT_VARRAY_POINTER_UINT32(cpu, LoongArchExtIOI, num_cpu,
34910a8f7d2SBibo Mao                          vmstate_extioi_core, ExtIOICore),
350cbff2db1SXiaojuan Yang         VMSTATE_END_OF_LIST()
351cbff2db1SXiaojuan Yang     }
352cbff2db1SXiaojuan Yang };
353cbff2db1SXiaojuan Yang 
35410a8f7d2SBibo Mao static Property extioi_properties[] = {
35510a8f7d2SBibo Mao     DEFINE_PROP_UINT32("num-cpu", LoongArchExtIOI, num_cpu, 1),
35610a8f7d2SBibo Mao     DEFINE_PROP_END_OF_LIST(),
35710a8f7d2SBibo Mao };
358cbff2db1SXiaojuan Yang 
359cbff2db1SXiaojuan Yang static void loongarch_extioi_class_init(ObjectClass *klass, void *data)
360cbff2db1SXiaojuan Yang {
361cbff2db1SXiaojuan Yang     DeviceClass *dc = DEVICE_CLASS(klass);
362cbff2db1SXiaojuan Yang 
36310a8f7d2SBibo Mao     dc->realize = loongarch_extioi_realize;
36410a8f7d2SBibo Mao     device_class_set_props(dc, extioi_properties);
365cbff2db1SXiaojuan Yang     dc->vmsd = &vmstate_loongarch_extioi;
366cbff2db1SXiaojuan Yang }
367cbff2db1SXiaojuan Yang 
368cbff2db1SXiaojuan Yang static const TypeInfo loongarch_extioi_info = {
369cbff2db1SXiaojuan Yang     .name          = TYPE_LOONGARCH_EXTIOI,
370cbff2db1SXiaojuan Yang     .parent        = TYPE_SYS_BUS_DEVICE,
371cbff2db1SXiaojuan Yang     .instance_size = sizeof(struct LoongArchExtIOI),
372cbff2db1SXiaojuan Yang     .class_init    = loongarch_extioi_class_init,
37310a8f7d2SBibo Mao     .instance_finalize = loongarch_extioi_finalize,
374cbff2db1SXiaojuan Yang };
375cbff2db1SXiaojuan Yang 
376cbff2db1SXiaojuan Yang static void loongarch_extioi_register_types(void)
377cbff2db1SXiaojuan Yang {
378cbff2db1SXiaojuan Yang     type_register_static(&loongarch_extioi_info);
379cbff2db1SXiaojuan Yang }
380cbff2db1SXiaojuan Yang 
381cbff2db1SXiaojuan Yang type_init(loongarch_extioi_register_types)
382