xref: /qemu/hw/intc/ioapic_internal.h (revision db0f888848bc5cc578d005d04f4cf7a1105bb758)
1244ac3afSJan Kiszka /*
2244ac3afSJan Kiszka  *  IOAPIC emulation logic - internal interfaces
3244ac3afSJan Kiszka  *
4244ac3afSJan Kiszka  *  Copyright (c) 2004-2005 Fabrice Bellard
5244ac3afSJan Kiszka  *  Copyright (c) 2009      Xiantao Zhang, Intel
6244ac3afSJan Kiszka  *  Copyright (c) 2011 Jan Kiszka, Siemens AG
7244ac3afSJan Kiszka  *
8244ac3afSJan Kiszka  * This library is free software; you can redistribute it and/or
9244ac3afSJan Kiszka  * modify it under the terms of the GNU Lesser General Public
10244ac3afSJan Kiszka  * License as published by the Free Software Foundation; either
11244ac3afSJan Kiszka  * version 2 of the License, or (at your option) any later version.
12244ac3afSJan Kiszka  *
13244ac3afSJan Kiszka  * This library is distributed in the hope that it will be useful,
14244ac3afSJan Kiszka  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15244ac3afSJan Kiszka  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
16244ac3afSJan Kiszka  * Lesser General Public License for more details.
17244ac3afSJan Kiszka  *
18244ac3afSJan Kiszka  * You should have received a copy of the GNU Lesser General Public
19244ac3afSJan Kiszka  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
20244ac3afSJan Kiszka  */
21244ac3afSJan Kiszka 
22244ac3afSJan Kiszka #ifndef QEMU_IOAPIC_INTERNAL_H
23244ac3afSJan Kiszka #define QEMU_IOAPIC_INTERNAL_H
24244ac3afSJan Kiszka 
2583c9f4caSPaolo Bonzini #include "hw/hw.h"
26022c62cbSPaolo Bonzini #include "exec/memory.h"
2783c9f4caSPaolo Bonzini #include "hw/sysbus.h"
28244ac3afSJan Kiszka 
29244ac3afSJan Kiszka #define MAX_IOAPICS                     1
30244ac3afSJan Kiszka 
31244ac3afSJan Kiszka #define IOAPIC_VERSION                  0x11
32244ac3afSJan Kiszka 
33244ac3afSJan Kiszka #define IOAPIC_LVT_DEST_SHIFT           56
34244ac3afSJan Kiszka #define IOAPIC_LVT_MASKED_SHIFT         16
35244ac3afSJan Kiszka #define IOAPIC_LVT_TRIGGER_MODE_SHIFT   15
36244ac3afSJan Kiszka #define IOAPIC_LVT_REMOTE_IRR_SHIFT     14
37244ac3afSJan Kiszka #define IOAPIC_LVT_POLARITY_SHIFT       13
38244ac3afSJan Kiszka #define IOAPIC_LVT_DELIV_STATUS_SHIFT   12
39244ac3afSJan Kiszka #define IOAPIC_LVT_DEST_MODE_SHIFT      11
40244ac3afSJan Kiszka #define IOAPIC_LVT_DELIV_MODE_SHIFT     8
41244ac3afSJan Kiszka 
42244ac3afSJan Kiszka #define IOAPIC_LVT_MASKED               (1 << IOAPIC_LVT_MASKED_SHIFT)
43244ac3afSJan Kiszka #define IOAPIC_LVT_REMOTE_IRR           (1 << IOAPIC_LVT_REMOTE_IRR_SHIFT)
44244ac3afSJan Kiszka 
45244ac3afSJan Kiszka #define IOAPIC_TRIGGER_EDGE             0
46244ac3afSJan Kiszka #define IOAPIC_TRIGGER_LEVEL            1
47244ac3afSJan Kiszka 
48244ac3afSJan Kiszka /*io{apic,sapic} delivery mode*/
49244ac3afSJan Kiszka #define IOAPIC_DM_FIXED                 0x0
50244ac3afSJan Kiszka #define IOAPIC_DM_LOWEST_PRIORITY       0x1
51244ac3afSJan Kiszka #define IOAPIC_DM_PMI                   0x2
52244ac3afSJan Kiszka #define IOAPIC_DM_NMI                   0x4
53244ac3afSJan Kiszka #define IOAPIC_DM_INIT                  0x5
54244ac3afSJan Kiszka #define IOAPIC_DM_SIPI                  0x6
55244ac3afSJan Kiszka #define IOAPIC_DM_EXTINT                0x7
56244ac3afSJan Kiszka #define IOAPIC_DM_MASK                  0x7
57244ac3afSJan Kiszka 
58244ac3afSJan Kiszka #define IOAPIC_VECTOR_MASK              0xff
59244ac3afSJan Kiszka 
60244ac3afSJan Kiszka #define IOAPIC_IOREGSEL                 0x00
61244ac3afSJan Kiszka #define IOAPIC_IOWIN                    0x10
62244ac3afSJan Kiszka 
63244ac3afSJan Kiszka #define IOAPIC_REG_ID                   0x00
64244ac3afSJan Kiszka #define IOAPIC_REG_VER                  0x01
65244ac3afSJan Kiszka #define IOAPIC_REG_ARB                  0x02
66244ac3afSJan Kiszka #define IOAPIC_REG_REDTBL_BASE          0x10
67244ac3afSJan Kiszka #define IOAPIC_ID                       0x00
68244ac3afSJan Kiszka 
69244ac3afSJan Kiszka #define IOAPIC_ID_SHIFT                 24
70244ac3afSJan Kiszka #define IOAPIC_ID_MASK                  0xf
71244ac3afSJan Kiszka 
72244ac3afSJan Kiszka #define IOAPIC_VER_ENTRIES_SHIFT        16
73244ac3afSJan Kiszka 
74244ac3afSJan Kiszka typedef struct IOAPICCommonState IOAPICCommonState;
75244ac3afSJan Kiszka 
76999e12bbSAnthony Liguori #define TYPE_IOAPIC_COMMON "ioapic-common"
77999e12bbSAnthony Liguori #define IOAPIC_COMMON(obj) \
78999e12bbSAnthony Liguori      OBJECT_CHECK(IOAPICCommonState, (obj), TYPE_IOAPIC_COMMON)
79999e12bbSAnthony Liguori #define IOAPIC_COMMON_CLASS(klass) \
80999e12bbSAnthony Liguori      OBJECT_CLASS_CHECK(IOAPICCommonClass, (klass), TYPE_IOAPIC_COMMON)
81999e12bbSAnthony Liguori #define IOAPIC_COMMON_GET_CLASS(obj) \
82999e12bbSAnthony Liguori      OBJECT_GET_CLASS(IOAPICCommonClass, (obj), TYPE_IOAPIC_COMMON)
83999e12bbSAnthony Liguori 
84999e12bbSAnthony Liguori typedef struct IOAPICCommonClass {
85999e12bbSAnthony Liguori     SysBusDeviceClass parent_class;
86*db0f8888Sxiaoqiang zhao 
87*db0f8888Sxiaoqiang zhao     DeviceRealize realize;
88999e12bbSAnthony Liguori     void (*pre_save)(IOAPICCommonState *s);
89999e12bbSAnthony Liguori     void (*post_load)(IOAPICCommonState *s);
90999e12bbSAnthony Liguori } IOAPICCommonClass;
91999e12bbSAnthony Liguori 
92244ac3afSJan Kiszka struct IOAPICCommonState {
93244ac3afSJan Kiszka     SysBusDevice busdev;
94244ac3afSJan Kiszka     MemoryRegion io_memory;
95244ac3afSJan Kiszka     uint8_t id;
96244ac3afSJan Kiszka     uint8_t ioregsel;
97244ac3afSJan Kiszka     uint32_t irr;
98244ac3afSJan Kiszka     uint64_t ioredtbl[IOAPIC_NUM_PINS];
99244ac3afSJan Kiszka };
100244ac3afSJan Kiszka 
101244ac3afSJan Kiszka void ioapic_reset_common(DeviceState *dev);
102244ac3afSJan Kiszka 
103244ac3afSJan Kiszka #endif /* !QEMU_IOAPIC_INTERNAL_H */
104