1ff53d4c6SPeter Chubb /* 2ff53d4c6SPeter Chubb * i.MX31 Vectored Interrupt Controller 3ff53d4c6SPeter Chubb * 4ff53d4c6SPeter Chubb * Note this is NOT the PL192 provided by ARM, but 5ff53d4c6SPeter Chubb * a custom implementation by Freescale. 6ff53d4c6SPeter Chubb * 7ff53d4c6SPeter Chubb * Copyright (c) 2008 OKL 8ff53d4c6SPeter Chubb * Copyright (c) 2011 NICTA Pty Ltd 9aade7b91SStefan Weil * Originally written by Hans Jiang 10f250c6a7SJean-Christophe Dubois * Updated by Jean-Christophe Dubois <jcd@tribudubois.net> 11ff53d4c6SPeter Chubb * 12aade7b91SStefan Weil * This code is licensed under the GPL version 2 or later. See 13ff53d4c6SPeter Chubb * the COPYING file in the top-level directory. 14ff53d4c6SPeter Chubb * 15ff53d4c6SPeter Chubb * TODO: implement vectors. 16ff53d4c6SPeter Chubb */ 17ff53d4c6SPeter Chubb 18f250c6a7SJean-Christophe Dubois #include "hw/intc/imx_avic.h" 19ff53d4c6SPeter Chubb 20ff53d4c6SPeter Chubb #define DEBUG_INT 1 21ff53d4c6SPeter Chubb #undef DEBUG_INT /* comment out for debugging */ 22ff53d4c6SPeter Chubb 23ff53d4c6SPeter Chubb #ifdef DEBUG_INT 24ff53d4c6SPeter Chubb #define DPRINTF(fmt, args...) \ 25*dbeedce7SJean-Christophe Dubois do { printf("%s: " fmt , TYPE_IMX_AVIC, ##args); } while (0) 26ff53d4c6SPeter Chubb #else 27ff53d4c6SPeter Chubb #define DPRINTF(fmt, args...) do {} while (0) 28ff53d4c6SPeter Chubb #endif 29ff53d4c6SPeter Chubb 30ff53d4c6SPeter Chubb /* 31ff53d4c6SPeter Chubb * Define to 1 for messages about attempts to 32ff53d4c6SPeter Chubb * access unimplemented registers or similar. 33ff53d4c6SPeter Chubb */ 34ff53d4c6SPeter Chubb #define DEBUG_IMPLEMENTATION 1 35ff53d4c6SPeter Chubb #if DEBUG_IMPLEMENTATION 36ff53d4c6SPeter Chubb # define IPRINTF(fmt, args...) \ 37*dbeedce7SJean-Christophe Dubois do { fprintf(stderr, "%s: " fmt, TYPE_IMX_AVIC, ##args); } while (0) 38ff53d4c6SPeter Chubb #else 39ff53d4c6SPeter Chubb # define IPRINTF(fmt, args...) do {} while (0) 40ff53d4c6SPeter Chubb #endif 41ff53d4c6SPeter Chubb 42ff53d4c6SPeter Chubb static const VMStateDescription vmstate_imx_avic = { 43*dbeedce7SJean-Christophe Dubois .name = TYPE_IMX_AVIC, 44ff53d4c6SPeter Chubb .version_id = 1, 45ff53d4c6SPeter Chubb .minimum_version_id = 1, 46ff53d4c6SPeter Chubb .fields = (VMStateField[]) { 47ff53d4c6SPeter Chubb VMSTATE_UINT64(pending, IMXAVICState), 48ff53d4c6SPeter Chubb VMSTATE_UINT64(enabled, IMXAVICState), 49ff53d4c6SPeter Chubb VMSTATE_UINT64(is_fiq, IMXAVICState), 50ff53d4c6SPeter Chubb VMSTATE_UINT32(intcntl, IMXAVICState), 51ff53d4c6SPeter Chubb VMSTATE_UINT32(intmask, IMXAVICState), 52ff53d4c6SPeter Chubb VMSTATE_UINT32_ARRAY(prio, IMXAVICState, PRIO_WORDS), 53ff53d4c6SPeter Chubb VMSTATE_END_OF_LIST() 54ff53d4c6SPeter Chubb }, 55ff53d4c6SPeter Chubb }; 56ff53d4c6SPeter Chubb 57ff53d4c6SPeter Chubb static inline int imx_avic_prio(IMXAVICState *s, int irq) 58ff53d4c6SPeter Chubb { 59ff53d4c6SPeter Chubb uint32_t word = irq / PRIO_PER_WORD; 60ff53d4c6SPeter Chubb uint32_t part = 4 * (irq % PRIO_PER_WORD); 61ff53d4c6SPeter Chubb return 0xf & (s->prio[word] >> part); 62ff53d4c6SPeter Chubb } 63ff53d4c6SPeter Chubb 64ff53d4c6SPeter Chubb /* Update interrupts. */ 65ff53d4c6SPeter Chubb static void imx_avic_update(IMXAVICState *s) 66ff53d4c6SPeter Chubb { 67ff53d4c6SPeter Chubb int i; 68ff53d4c6SPeter Chubb uint64_t new = s->pending & s->enabled; 69ff53d4c6SPeter Chubb uint64_t flags; 70ff53d4c6SPeter Chubb 71ff53d4c6SPeter Chubb flags = new & s->is_fiq; 72ff53d4c6SPeter Chubb qemu_set_irq(s->fiq, !!flags); 73ff53d4c6SPeter Chubb 74ff53d4c6SPeter Chubb flags = new & ~s->is_fiq; 75ff53d4c6SPeter Chubb if (!flags || (s->intmask == 0x1f)) { 76ff53d4c6SPeter Chubb qemu_set_irq(s->irq, !!flags); 77ff53d4c6SPeter Chubb return; 78ff53d4c6SPeter Chubb } 79ff53d4c6SPeter Chubb 80ff53d4c6SPeter Chubb /* 81ff53d4c6SPeter Chubb * Take interrupt if there's a pending interrupt with 82ff53d4c6SPeter Chubb * priority higher than the value of intmask 83ff53d4c6SPeter Chubb */ 84ff53d4c6SPeter Chubb for (i = 0; i < IMX_AVIC_NUM_IRQS; i++) { 85ff53d4c6SPeter Chubb if (flags & (1UL << i)) { 86ff53d4c6SPeter Chubb if (imx_avic_prio(s, i) > s->intmask) { 87ff53d4c6SPeter Chubb qemu_set_irq(s->irq, 1); 88ff53d4c6SPeter Chubb return; 89ff53d4c6SPeter Chubb } 90ff53d4c6SPeter Chubb } 91ff53d4c6SPeter Chubb } 92ff53d4c6SPeter Chubb qemu_set_irq(s->irq, 0); 93ff53d4c6SPeter Chubb } 94ff53d4c6SPeter Chubb 95ff53d4c6SPeter Chubb static void imx_avic_set_irq(void *opaque, int irq, int level) 96ff53d4c6SPeter Chubb { 97ff53d4c6SPeter Chubb IMXAVICState *s = (IMXAVICState *)opaque; 98ff53d4c6SPeter Chubb 99ff53d4c6SPeter Chubb if (level) { 100ff53d4c6SPeter Chubb DPRINTF("Raising IRQ %d, prio %d\n", 101ff53d4c6SPeter Chubb irq, imx_avic_prio(s, irq)); 102ff53d4c6SPeter Chubb s->pending |= (1ULL << irq); 103ff53d4c6SPeter Chubb } else { 104ff53d4c6SPeter Chubb DPRINTF("Clearing IRQ %d, prio %d\n", 105ff53d4c6SPeter Chubb irq, imx_avic_prio(s, irq)); 106ff53d4c6SPeter Chubb s->pending &= ~(1ULL << irq); 107ff53d4c6SPeter Chubb } 108ff53d4c6SPeter Chubb 109ff53d4c6SPeter Chubb imx_avic_update(s); 110ff53d4c6SPeter Chubb } 111ff53d4c6SPeter Chubb 112ff53d4c6SPeter Chubb 113ff53d4c6SPeter Chubb static uint64_t imx_avic_read(void *opaque, 114a8170e5eSAvi Kivity hwaddr offset, unsigned size) 115ff53d4c6SPeter Chubb { 116ff53d4c6SPeter Chubb IMXAVICState *s = (IMXAVICState *)opaque; 117ff53d4c6SPeter Chubb 118ff53d4c6SPeter Chubb 119ff53d4c6SPeter Chubb DPRINTF("read(offset = 0x%x)\n", offset >> 2); 120ff53d4c6SPeter Chubb switch (offset >> 2) { 121ff53d4c6SPeter Chubb case 0: /* INTCNTL */ 122ff53d4c6SPeter Chubb return s->intcntl; 123ff53d4c6SPeter Chubb 124ff53d4c6SPeter Chubb case 1: /* Normal Interrupt Mask Register, NIMASK */ 125ff53d4c6SPeter Chubb return s->intmask; 126ff53d4c6SPeter Chubb 127ff53d4c6SPeter Chubb case 2: /* Interrupt Enable Number Register, INTENNUM */ 128ff53d4c6SPeter Chubb case 3: /* Interrupt Disable Number Register, INTDISNUM */ 129ff53d4c6SPeter Chubb return 0; 130ff53d4c6SPeter Chubb 131ff53d4c6SPeter Chubb case 4: /* Interrupt Enabled Number Register High */ 132ff53d4c6SPeter Chubb return s->enabled >> 32; 133ff53d4c6SPeter Chubb 134ff53d4c6SPeter Chubb case 5: /* Interrupt Enabled Number Register Low */ 135ff53d4c6SPeter Chubb return s->enabled & 0xffffffffULL; 136ff53d4c6SPeter Chubb 137ff53d4c6SPeter Chubb case 6: /* Interrupt Type Register High */ 138ff53d4c6SPeter Chubb return s->is_fiq >> 32; 139ff53d4c6SPeter Chubb 140ff53d4c6SPeter Chubb case 7: /* Interrupt Type Register Low */ 141ff53d4c6SPeter Chubb return s->is_fiq & 0xffffffffULL; 142ff53d4c6SPeter Chubb 143ff53d4c6SPeter Chubb case 8: /* Normal Interrupt Priority Register 7 */ 144ff53d4c6SPeter Chubb case 9: /* Normal Interrupt Priority Register 6 */ 145ff53d4c6SPeter Chubb case 10:/* Normal Interrupt Priority Register 5 */ 146ff53d4c6SPeter Chubb case 11:/* Normal Interrupt Priority Register 4 */ 147ff53d4c6SPeter Chubb case 12:/* Normal Interrupt Priority Register 3 */ 148ff53d4c6SPeter Chubb case 13:/* Normal Interrupt Priority Register 2 */ 149ff53d4c6SPeter Chubb case 14:/* Normal Interrupt Priority Register 1 */ 150ff53d4c6SPeter Chubb case 15:/* Normal Interrupt Priority Register 0 */ 151ff53d4c6SPeter Chubb return s->prio[15-(offset>>2)]; 152ff53d4c6SPeter Chubb 153ff53d4c6SPeter Chubb case 16: /* Normal interrupt vector and status register */ 154ff53d4c6SPeter Chubb { 155ff53d4c6SPeter Chubb /* 156ff53d4c6SPeter Chubb * This returns the highest priority 157ff53d4c6SPeter Chubb * outstanding interrupt. Where there is more than 158ff53d4c6SPeter Chubb * one pending IRQ with the same priority, 159ff53d4c6SPeter Chubb * take the highest numbered one. 160ff53d4c6SPeter Chubb */ 161ff53d4c6SPeter Chubb uint64_t flags = s->pending & s->enabled & ~s->is_fiq; 162ff53d4c6SPeter Chubb int i; 163ff53d4c6SPeter Chubb int prio = -1; 164ff53d4c6SPeter Chubb int irq = -1; 165ff53d4c6SPeter Chubb for (i = 63; i >= 0; --i) { 166ff53d4c6SPeter Chubb if (flags & (1ULL<<i)) { 167ff53d4c6SPeter Chubb int irq_prio = imx_avic_prio(s, i); 168ff53d4c6SPeter Chubb if (irq_prio > prio) { 169ff53d4c6SPeter Chubb irq = i; 170ff53d4c6SPeter Chubb prio = irq_prio; 171ff53d4c6SPeter Chubb } 172ff53d4c6SPeter Chubb } 173ff53d4c6SPeter Chubb } 174ff53d4c6SPeter Chubb if (irq >= 0) { 175ff53d4c6SPeter Chubb imx_avic_set_irq(s, irq, 0); 176ff53d4c6SPeter Chubb return irq << 16 | prio; 177ff53d4c6SPeter Chubb } 178ff53d4c6SPeter Chubb return 0xffffffffULL; 179ff53d4c6SPeter Chubb } 180ff53d4c6SPeter Chubb case 17:/* Fast Interrupt vector and status register */ 181ff53d4c6SPeter Chubb { 182ff53d4c6SPeter Chubb uint64_t flags = s->pending & s->enabled & s->is_fiq; 183ff53d4c6SPeter Chubb int i = ctz64(flags); 184ff53d4c6SPeter Chubb if (i < 64) { 185ff53d4c6SPeter Chubb imx_avic_set_irq(opaque, i, 0); 186ff53d4c6SPeter Chubb return i; 187ff53d4c6SPeter Chubb } 188ff53d4c6SPeter Chubb return 0xffffffffULL; 189ff53d4c6SPeter Chubb } 190ff53d4c6SPeter Chubb case 18:/* Interrupt source register high */ 191ff53d4c6SPeter Chubb return s->pending >> 32; 192ff53d4c6SPeter Chubb 193ff53d4c6SPeter Chubb case 19:/* Interrupt source register low */ 194ff53d4c6SPeter Chubb return s->pending & 0xffffffffULL; 195ff53d4c6SPeter Chubb 196ff53d4c6SPeter Chubb case 20:/* Interrupt Force Register high */ 197ff53d4c6SPeter Chubb case 21:/* Interrupt Force Register low */ 198ff53d4c6SPeter Chubb return 0; 199ff53d4c6SPeter Chubb 200ff53d4c6SPeter Chubb case 22:/* Normal Interrupt Pending Register High */ 201ff53d4c6SPeter Chubb return (s->pending & s->enabled & ~s->is_fiq) >> 32; 202ff53d4c6SPeter Chubb 203ff53d4c6SPeter Chubb case 23:/* Normal Interrupt Pending Register Low */ 204ff53d4c6SPeter Chubb return (s->pending & s->enabled & ~s->is_fiq) & 0xffffffffULL; 205ff53d4c6SPeter Chubb 206ff53d4c6SPeter Chubb case 24: /* Fast Interrupt Pending Register High */ 207ff53d4c6SPeter Chubb return (s->pending & s->enabled & s->is_fiq) >> 32; 208ff53d4c6SPeter Chubb 209ff53d4c6SPeter Chubb case 25: /* Fast Interrupt Pending Register Low */ 210ff53d4c6SPeter Chubb return (s->pending & s->enabled & s->is_fiq) & 0xffffffffULL; 211ff53d4c6SPeter Chubb 212ff53d4c6SPeter Chubb case 0x40: /* AVIC vector 0, use for WFI WAR */ 213ff53d4c6SPeter Chubb return 0x4; 214ff53d4c6SPeter Chubb 215ff53d4c6SPeter Chubb default: 216*dbeedce7SJean-Christophe Dubois IPRINTF("%s: Bad offset 0x%x\n", __func__, (int)offset); 217ff53d4c6SPeter Chubb return 0; 218ff53d4c6SPeter Chubb } 219ff53d4c6SPeter Chubb } 220ff53d4c6SPeter Chubb 221a8170e5eSAvi Kivity static void imx_avic_write(void *opaque, hwaddr offset, 222ff53d4c6SPeter Chubb uint64_t val, unsigned size) 223ff53d4c6SPeter Chubb { 224ff53d4c6SPeter Chubb IMXAVICState *s = (IMXAVICState *)opaque; 225ff53d4c6SPeter Chubb 226ff53d4c6SPeter Chubb /* Vector Registers not yet supported */ 227ff53d4c6SPeter Chubb if (offset >= 0x100 && offset <= 0x2fc) { 228*dbeedce7SJean-Christophe Dubois IPRINTF("%s to vector register %d ignored\n", __func__, 22940291d61SPeter Maydell (unsigned int)((offset - 0x100) >> 2)); 230ff53d4c6SPeter Chubb return; 231ff53d4c6SPeter Chubb } 232ff53d4c6SPeter Chubb 233*dbeedce7SJean-Christophe Dubois DPRINTF("%s(0x%x) = %x\n", __func__, 234ff53d4c6SPeter Chubb (unsigned int)offset>>2, (unsigned int)val); 235ff53d4c6SPeter Chubb switch (offset >> 2) { 236ff53d4c6SPeter Chubb case 0: /* Interrupt Control Register, INTCNTL */ 237ff53d4c6SPeter Chubb s->intcntl = val & (ABFEN | NIDIS | FIDIS | NIAD | FIAD | NM); 238ff53d4c6SPeter Chubb if (s->intcntl & ABFEN) { 239ff53d4c6SPeter Chubb s->intcntl &= ~(val & ABFLAG); 240ff53d4c6SPeter Chubb } 241ff53d4c6SPeter Chubb break; 242ff53d4c6SPeter Chubb 243ff53d4c6SPeter Chubb case 1: /* Normal Interrupt Mask Register, NIMASK */ 244ff53d4c6SPeter Chubb s->intmask = val & 0x1f; 245ff53d4c6SPeter Chubb break; 246ff53d4c6SPeter Chubb 247ff53d4c6SPeter Chubb case 2: /* Interrupt Enable Number Register, INTENNUM */ 248ff53d4c6SPeter Chubb DPRINTF("enable(%d)\n", (int)val); 249ff53d4c6SPeter Chubb val &= 0x3f; 250ff53d4c6SPeter Chubb s->enabled |= (1ULL << val); 251ff53d4c6SPeter Chubb break; 252ff53d4c6SPeter Chubb 253ff53d4c6SPeter Chubb case 3: /* Interrupt Disable Number Register, INTDISNUM */ 254ff53d4c6SPeter Chubb DPRINTF("disable(%d)\n", (int)val); 255ff53d4c6SPeter Chubb val &= 0x3f; 256ff53d4c6SPeter Chubb s->enabled &= ~(1ULL << val); 257ff53d4c6SPeter Chubb break; 258ff53d4c6SPeter Chubb 259ff53d4c6SPeter Chubb case 4: /* Interrupt Enable Number Register High */ 260ff53d4c6SPeter Chubb s->enabled = (s->enabled & 0xffffffffULL) | (val << 32); 261ff53d4c6SPeter Chubb break; 262ff53d4c6SPeter Chubb 263ff53d4c6SPeter Chubb case 5: /* Interrupt Enable Number Register Low */ 264ff53d4c6SPeter Chubb s->enabled = (s->enabled & 0xffffffff00000000ULL) | val; 265ff53d4c6SPeter Chubb break; 266ff53d4c6SPeter Chubb 267ff53d4c6SPeter Chubb case 6: /* Interrupt Type Register High */ 268ff53d4c6SPeter Chubb s->is_fiq = (s->is_fiq & 0xffffffffULL) | (val << 32); 269ff53d4c6SPeter Chubb break; 270ff53d4c6SPeter Chubb 271ff53d4c6SPeter Chubb case 7: /* Interrupt Type Register Low */ 272ff53d4c6SPeter Chubb s->is_fiq = (s->is_fiq & 0xffffffff00000000ULL) | val; 273ff53d4c6SPeter Chubb break; 274ff53d4c6SPeter Chubb 275ff53d4c6SPeter Chubb case 8: /* Normal Interrupt Priority Register 7 */ 276ff53d4c6SPeter Chubb case 9: /* Normal Interrupt Priority Register 6 */ 277ff53d4c6SPeter Chubb case 10:/* Normal Interrupt Priority Register 5 */ 278ff53d4c6SPeter Chubb case 11:/* Normal Interrupt Priority Register 4 */ 279ff53d4c6SPeter Chubb case 12:/* Normal Interrupt Priority Register 3 */ 280ff53d4c6SPeter Chubb case 13:/* Normal Interrupt Priority Register 2 */ 281ff53d4c6SPeter Chubb case 14:/* Normal Interrupt Priority Register 1 */ 282ff53d4c6SPeter Chubb case 15:/* Normal Interrupt Priority Register 0 */ 283ff53d4c6SPeter Chubb s->prio[15-(offset>>2)] = val; 284ff53d4c6SPeter Chubb break; 285ff53d4c6SPeter Chubb 286ff53d4c6SPeter Chubb /* Read-only registers, writes ignored */ 287ff53d4c6SPeter Chubb case 16:/* Normal Interrupt Vector and Status register */ 288ff53d4c6SPeter Chubb case 17:/* Fast Interrupt vector and status register */ 289ff53d4c6SPeter Chubb case 18:/* Interrupt source register high */ 290ff53d4c6SPeter Chubb case 19:/* Interrupt source register low */ 291ff53d4c6SPeter Chubb return; 292ff53d4c6SPeter Chubb 293ff53d4c6SPeter Chubb case 20:/* Interrupt Force Register high */ 294ff53d4c6SPeter Chubb s->pending = (s->pending & 0xffffffffULL) | (val << 32); 295ff53d4c6SPeter Chubb break; 296ff53d4c6SPeter Chubb 297ff53d4c6SPeter Chubb case 21:/* Interrupt Force Register low */ 298ff53d4c6SPeter Chubb s->pending = (s->pending & 0xffffffff00000000ULL) | val; 299ff53d4c6SPeter Chubb break; 300ff53d4c6SPeter Chubb 301ff53d4c6SPeter Chubb case 22:/* Normal Interrupt Pending Register High */ 302ff53d4c6SPeter Chubb case 23:/* Normal Interrupt Pending Register Low */ 303ff53d4c6SPeter Chubb case 24: /* Fast Interrupt Pending Register High */ 304ff53d4c6SPeter Chubb case 25: /* Fast Interrupt Pending Register Low */ 305ff53d4c6SPeter Chubb return; 306ff53d4c6SPeter Chubb 307ff53d4c6SPeter Chubb default: 308*dbeedce7SJean-Christophe Dubois IPRINTF("%s: Bad offset %x\n", __func__, (int)offset); 309ff53d4c6SPeter Chubb } 310ff53d4c6SPeter Chubb imx_avic_update(s); 311ff53d4c6SPeter Chubb } 312ff53d4c6SPeter Chubb 313ff53d4c6SPeter Chubb static const MemoryRegionOps imx_avic_ops = { 314ff53d4c6SPeter Chubb .read = imx_avic_read, 315ff53d4c6SPeter Chubb .write = imx_avic_write, 316ff53d4c6SPeter Chubb .endianness = DEVICE_NATIVE_ENDIAN, 317ff53d4c6SPeter Chubb }; 318ff53d4c6SPeter Chubb 319ff53d4c6SPeter Chubb static void imx_avic_reset(DeviceState *dev) 320ff53d4c6SPeter Chubb { 3215ff94a61SAndreas Färber IMXAVICState *s = IMX_AVIC(dev); 3225ff94a61SAndreas Färber 323ff53d4c6SPeter Chubb s->pending = 0; 324ff53d4c6SPeter Chubb s->enabled = 0; 325ff53d4c6SPeter Chubb s->is_fiq = 0; 326ff53d4c6SPeter Chubb s->intmask = 0x1f; 327ff53d4c6SPeter Chubb s->intcntl = 0; 328ff53d4c6SPeter Chubb memset(s->prio, 0, sizeof s->prio); 329ff53d4c6SPeter Chubb } 330ff53d4c6SPeter Chubb 3315ff94a61SAndreas Färber static int imx_avic_init(SysBusDevice *sbd) 332ff53d4c6SPeter Chubb { 3335ff94a61SAndreas Färber DeviceState *dev = DEVICE(sbd); 3345ff94a61SAndreas Färber IMXAVICState *s = IMX_AVIC(dev); 335ff53d4c6SPeter Chubb 3361437c94bSPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &imx_avic_ops, s, 337f250c6a7SJean-Christophe Dubois TYPE_IMX_AVIC, 0x1000); 3385ff94a61SAndreas Färber sysbus_init_mmio(sbd, &s->iomem); 339ff53d4c6SPeter Chubb 3405ff94a61SAndreas Färber qdev_init_gpio_in(dev, imx_avic_set_irq, IMX_AVIC_NUM_IRQS); 3415ff94a61SAndreas Färber sysbus_init_irq(sbd, &s->irq); 3425ff94a61SAndreas Färber sysbus_init_irq(sbd, &s->fiq); 343ff53d4c6SPeter Chubb 344ff53d4c6SPeter Chubb return 0; 345ff53d4c6SPeter Chubb } 346ff53d4c6SPeter Chubb 347ff53d4c6SPeter Chubb 348ff53d4c6SPeter Chubb static void imx_avic_class_init(ObjectClass *klass, void *data) 349ff53d4c6SPeter Chubb { 350ff53d4c6SPeter Chubb DeviceClass *dc = DEVICE_CLASS(klass); 351ff53d4c6SPeter Chubb SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 352ff53d4c6SPeter Chubb k->init = imx_avic_init; 353ff53d4c6SPeter Chubb dc->vmsd = &vmstate_imx_avic; 354ff53d4c6SPeter Chubb dc->reset = imx_avic_reset; 355ff53d4c6SPeter Chubb dc->desc = "i.MX Advanced Vector Interrupt Controller"; 356ff53d4c6SPeter Chubb } 357ff53d4c6SPeter Chubb 358ff53d4c6SPeter Chubb static const TypeInfo imx_avic_info = { 3595ff94a61SAndreas Färber .name = TYPE_IMX_AVIC, 360ff53d4c6SPeter Chubb .parent = TYPE_SYS_BUS_DEVICE, 361ff53d4c6SPeter Chubb .instance_size = sizeof(IMXAVICState), 362ff53d4c6SPeter Chubb .class_init = imx_avic_class_init, 363ff53d4c6SPeter Chubb }; 364ff53d4c6SPeter Chubb 365ff53d4c6SPeter Chubb static void imx_avic_register_types(void) 366ff53d4c6SPeter Chubb { 367ff53d4c6SPeter Chubb type_register_static(&imx_avic_info); 368ff53d4c6SPeter Chubb } 369ff53d4c6SPeter Chubb 370ff53d4c6SPeter Chubb type_init(imx_avic_register_types) 371