1ff53d4c6SPeter Chubb /* 2ff53d4c6SPeter Chubb * i.MX31 Vectored Interrupt Controller 3ff53d4c6SPeter Chubb * 4ff53d4c6SPeter Chubb * Note this is NOT the PL192 provided by ARM, but 5ff53d4c6SPeter Chubb * a custom implementation by Freescale. 6ff53d4c6SPeter Chubb * 7ff53d4c6SPeter Chubb * Copyright (c) 2008 OKL 8ff53d4c6SPeter Chubb * Copyright (c) 2011 NICTA Pty Ltd 9aade7b91SStefan Weil * Originally written by Hans Jiang 10f250c6a7SJean-Christophe Dubois * Updated by Jean-Christophe Dubois <jcd@tribudubois.net> 11ff53d4c6SPeter Chubb * 12aade7b91SStefan Weil * This code is licensed under the GPL version 2 or later. See 13ff53d4c6SPeter Chubb * the COPYING file in the top-level directory. 14ff53d4c6SPeter Chubb * 15ff53d4c6SPeter Chubb * TODO: implement vectors. 16ff53d4c6SPeter Chubb */ 17ff53d4c6SPeter Chubb 18*8ef94f0bSPeter Maydell #include "qemu/osdep.h" 19f250c6a7SJean-Christophe Dubois #include "hw/intc/imx_avic.h" 20ff53d4c6SPeter Chubb 21f50ed785SJean-Christophe Dubois #ifndef DEBUG_IMX_AVIC 22f50ed785SJean-Christophe Dubois #define DEBUG_IMX_AVIC 0 23f50ed785SJean-Christophe Dubois #endif 24ff53d4c6SPeter Chubb 25ff53d4c6SPeter Chubb #define DPRINTF(fmt, args...) \ 26f50ed785SJean-Christophe Dubois do { \ 27f50ed785SJean-Christophe Dubois if (DEBUG_IMX_AVIC) { \ 28f50ed785SJean-Christophe Dubois fprintf(stderr, "[%s]%s: " fmt , TYPE_IMX_AVIC, \ 29f50ed785SJean-Christophe Dubois __func__, ##args); \ 30f50ed785SJean-Christophe Dubois } \ 31f50ed785SJean-Christophe Dubois } while (0) 32ff53d4c6SPeter Chubb 33ff53d4c6SPeter Chubb static const VMStateDescription vmstate_imx_avic = { 34dbeedce7SJean-Christophe Dubois .name = TYPE_IMX_AVIC, 35ff53d4c6SPeter Chubb .version_id = 1, 36ff53d4c6SPeter Chubb .minimum_version_id = 1, 37ff53d4c6SPeter Chubb .fields = (VMStateField[]) { 38ff53d4c6SPeter Chubb VMSTATE_UINT64(pending, IMXAVICState), 39ff53d4c6SPeter Chubb VMSTATE_UINT64(enabled, IMXAVICState), 40ff53d4c6SPeter Chubb VMSTATE_UINT64(is_fiq, IMXAVICState), 41ff53d4c6SPeter Chubb VMSTATE_UINT32(intcntl, IMXAVICState), 42ff53d4c6SPeter Chubb VMSTATE_UINT32(intmask, IMXAVICState), 43ff53d4c6SPeter Chubb VMSTATE_UINT32_ARRAY(prio, IMXAVICState, PRIO_WORDS), 44ff53d4c6SPeter Chubb VMSTATE_END_OF_LIST() 45ff53d4c6SPeter Chubb }, 46ff53d4c6SPeter Chubb }; 47ff53d4c6SPeter Chubb 48ff53d4c6SPeter Chubb static inline int imx_avic_prio(IMXAVICState *s, int irq) 49ff53d4c6SPeter Chubb { 50ff53d4c6SPeter Chubb uint32_t word = irq / PRIO_PER_WORD; 51ff53d4c6SPeter Chubb uint32_t part = 4 * (irq % PRIO_PER_WORD); 52ff53d4c6SPeter Chubb return 0xf & (s->prio[word] >> part); 53ff53d4c6SPeter Chubb } 54ff53d4c6SPeter Chubb 55ff53d4c6SPeter Chubb /* Update interrupts. */ 56ff53d4c6SPeter Chubb static void imx_avic_update(IMXAVICState *s) 57ff53d4c6SPeter Chubb { 58ff53d4c6SPeter Chubb int i; 59ff53d4c6SPeter Chubb uint64_t new = s->pending & s->enabled; 60ff53d4c6SPeter Chubb uint64_t flags; 61ff53d4c6SPeter Chubb 62ff53d4c6SPeter Chubb flags = new & s->is_fiq; 63ff53d4c6SPeter Chubb qemu_set_irq(s->fiq, !!flags); 64ff53d4c6SPeter Chubb 65ff53d4c6SPeter Chubb flags = new & ~s->is_fiq; 66ff53d4c6SPeter Chubb if (!flags || (s->intmask == 0x1f)) { 67ff53d4c6SPeter Chubb qemu_set_irq(s->irq, !!flags); 68ff53d4c6SPeter Chubb return; 69ff53d4c6SPeter Chubb } 70ff53d4c6SPeter Chubb 71ff53d4c6SPeter Chubb /* 72ff53d4c6SPeter Chubb * Take interrupt if there's a pending interrupt with 73ff53d4c6SPeter Chubb * priority higher than the value of intmask 74ff53d4c6SPeter Chubb */ 75ff53d4c6SPeter Chubb for (i = 0; i < IMX_AVIC_NUM_IRQS; i++) { 76ff53d4c6SPeter Chubb if (flags & (1UL << i)) { 77ff53d4c6SPeter Chubb if (imx_avic_prio(s, i) > s->intmask) { 78ff53d4c6SPeter Chubb qemu_set_irq(s->irq, 1); 79ff53d4c6SPeter Chubb return; 80ff53d4c6SPeter Chubb } 81ff53d4c6SPeter Chubb } 82ff53d4c6SPeter Chubb } 83ff53d4c6SPeter Chubb qemu_set_irq(s->irq, 0); 84ff53d4c6SPeter Chubb } 85ff53d4c6SPeter Chubb 86ff53d4c6SPeter Chubb static void imx_avic_set_irq(void *opaque, int irq, int level) 87ff53d4c6SPeter Chubb { 88ff53d4c6SPeter Chubb IMXAVICState *s = (IMXAVICState *)opaque; 89ff53d4c6SPeter Chubb 90ff53d4c6SPeter Chubb if (level) { 91ff53d4c6SPeter Chubb DPRINTF("Raising IRQ %d, prio %d\n", 92ff53d4c6SPeter Chubb irq, imx_avic_prio(s, irq)); 93ff53d4c6SPeter Chubb s->pending |= (1ULL << irq); 94ff53d4c6SPeter Chubb } else { 95ff53d4c6SPeter Chubb DPRINTF("Clearing IRQ %d, prio %d\n", 96ff53d4c6SPeter Chubb irq, imx_avic_prio(s, irq)); 97ff53d4c6SPeter Chubb s->pending &= ~(1ULL << irq); 98ff53d4c6SPeter Chubb } 99ff53d4c6SPeter Chubb 100ff53d4c6SPeter Chubb imx_avic_update(s); 101ff53d4c6SPeter Chubb } 102ff53d4c6SPeter Chubb 103ff53d4c6SPeter Chubb 104ff53d4c6SPeter Chubb static uint64_t imx_avic_read(void *opaque, 105a8170e5eSAvi Kivity hwaddr offset, unsigned size) 106ff53d4c6SPeter Chubb { 107ff53d4c6SPeter Chubb IMXAVICState *s = (IMXAVICState *)opaque; 108ff53d4c6SPeter Chubb 109f50ed785SJean-Christophe Dubois DPRINTF("read(offset = 0x%" HWADDR_PRIx ")\n", offset); 110ff53d4c6SPeter Chubb 111ff53d4c6SPeter Chubb switch (offset >> 2) { 112ff53d4c6SPeter Chubb case 0: /* INTCNTL */ 113ff53d4c6SPeter Chubb return s->intcntl; 114ff53d4c6SPeter Chubb 115ff53d4c6SPeter Chubb case 1: /* Normal Interrupt Mask Register, NIMASK */ 116ff53d4c6SPeter Chubb return s->intmask; 117ff53d4c6SPeter Chubb 118ff53d4c6SPeter Chubb case 2: /* Interrupt Enable Number Register, INTENNUM */ 119ff53d4c6SPeter Chubb case 3: /* Interrupt Disable Number Register, INTDISNUM */ 120ff53d4c6SPeter Chubb return 0; 121ff53d4c6SPeter Chubb 122ff53d4c6SPeter Chubb case 4: /* Interrupt Enabled Number Register High */ 123ff53d4c6SPeter Chubb return s->enabled >> 32; 124ff53d4c6SPeter Chubb 125ff53d4c6SPeter Chubb case 5: /* Interrupt Enabled Number Register Low */ 126ff53d4c6SPeter Chubb return s->enabled & 0xffffffffULL; 127ff53d4c6SPeter Chubb 128ff53d4c6SPeter Chubb case 6: /* Interrupt Type Register High */ 129ff53d4c6SPeter Chubb return s->is_fiq >> 32; 130ff53d4c6SPeter Chubb 131ff53d4c6SPeter Chubb case 7: /* Interrupt Type Register Low */ 132ff53d4c6SPeter Chubb return s->is_fiq & 0xffffffffULL; 133ff53d4c6SPeter Chubb 134ff53d4c6SPeter Chubb case 8: /* Normal Interrupt Priority Register 7 */ 135ff53d4c6SPeter Chubb case 9: /* Normal Interrupt Priority Register 6 */ 136ff53d4c6SPeter Chubb case 10:/* Normal Interrupt Priority Register 5 */ 137ff53d4c6SPeter Chubb case 11:/* Normal Interrupt Priority Register 4 */ 138ff53d4c6SPeter Chubb case 12:/* Normal Interrupt Priority Register 3 */ 139ff53d4c6SPeter Chubb case 13:/* Normal Interrupt Priority Register 2 */ 140ff53d4c6SPeter Chubb case 14:/* Normal Interrupt Priority Register 1 */ 141ff53d4c6SPeter Chubb case 15:/* Normal Interrupt Priority Register 0 */ 142ff53d4c6SPeter Chubb return s->prio[15-(offset>>2)]; 143ff53d4c6SPeter Chubb 144ff53d4c6SPeter Chubb case 16: /* Normal interrupt vector and status register */ 145ff53d4c6SPeter Chubb { 146ff53d4c6SPeter Chubb /* 147ff53d4c6SPeter Chubb * This returns the highest priority 148ff53d4c6SPeter Chubb * outstanding interrupt. Where there is more than 149ff53d4c6SPeter Chubb * one pending IRQ with the same priority, 150ff53d4c6SPeter Chubb * take the highest numbered one. 151ff53d4c6SPeter Chubb */ 152ff53d4c6SPeter Chubb uint64_t flags = s->pending & s->enabled & ~s->is_fiq; 153ff53d4c6SPeter Chubb int i; 154ff53d4c6SPeter Chubb int prio = -1; 155ff53d4c6SPeter Chubb int irq = -1; 156ff53d4c6SPeter Chubb for (i = 63; i >= 0; --i) { 157ff53d4c6SPeter Chubb if (flags & (1ULL<<i)) { 158ff53d4c6SPeter Chubb int irq_prio = imx_avic_prio(s, i); 159ff53d4c6SPeter Chubb if (irq_prio > prio) { 160ff53d4c6SPeter Chubb irq = i; 161ff53d4c6SPeter Chubb prio = irq_prio; 162ff53d4c6SPeter Chubb } 163ff53d4c6SPeter Chubb } 164ff53d4c6SPeter Chubb } 165ff53d4c6SPeter Chubb if (irq >= 0) { 166ff53d4c6SPeter Chubb imx_avic_set_irq(s, irq, 0); 167ff53d4c6SPeter Chubb return irq << 16 | prio; 168ff53d4c6SPeter Chubb } 169ff53d4c6SPeter Chubb return 0xffffffffULL; 170ff53d4c6SPeter Chubb } 171ff53d4c6SPeter Chubb case 17:/* Fast Interrupt vector and status register */ 172ff53d4c6SPeter Chubb { 173ff53d4c6SPeter Chubb uint64_t flags = s->pending & s->enabled & s->is_fiq; 174ff53d4c6SPeter Chubb int i = ctz64(flags); 175ff53d4c6SPeter Chubb if (i < 64) { 176ff53d4c6SPeter Chubb imx_avic_set_irq(opaque, i, 0); 177ff53d4c6SPeter Chubb return i; 178ff53d4c6SPeter Chubb } 179ff53d4c6SPeter Chubb return 0xffffffffULL; 180ff53d4c6SPeter Chubb } 181ff53d4c6SPeter Chubb case 18:/* Interrupt source register high */ 182ff53d4c6SPeter Chubb return s->pending >> 32; 183ff53d4c6SPeter Chubb 184ff53d4c6SPeter Chubb case 19:/* Interrupt source register low */ 185ff53d4c6SPeter Chubb return s->pending & 0xffffffffULL; 186ff53d4c6SPeter Chubb 187ff53d4c6SPeter Chubb case 20:/* Interrupt Force Register high */ 188ff53d4c6SPeter Chubb case 21:/* Interrupt Force Register low */ 189ff53d4c6SPeter Chubb return 0; 190ff53d4c6SPeter Chubb 191ff53d4c6SPeter Chubb case 22:/* Normal Interrupt Pending Register High */ 192ff53d4c6SPeter Chubb return (s->pending & s->enabled & ~s->is_fiq) >> 32; 193ff53d4c6SPeter Chubb 194ff53d4c6SPeter Chubb case 23:/* Normal Interrupt Pending Register Low */ 195ff53d4c6SPeter Chubb return (s->pending & s->enabled & ~s->is_fiq) & 0xffffffffULL; 196ff53d4c6SPeter Chubb 197ff53d4c6SPeter Chubb case 24: /* Fast Interrupt Pending Register High */ 198ff53d4c6SPeter Chubb return (s->pending & s->enabled & s->is_fiq) >> 32; 199ff53d4c6SPeter Chubb 200ff53d4c6SPeter Chubb case 25: /* Fast Interrupt Pending Register Low */ 201ff53d4c6SPeter Chubb return (s->pending & s->enabled & s->is_fiq) & 0xffffffffULL; 202ff53d4c6SPeter Chubb 203ff53d4c6SPeter Chubb case 0x40: /* AVIC vector 0, use for WFI WAR */ 204ff53d4c6SPeter Chubb return 0x4; 205ff53d4c6SPeter Chubb 206ff53d4c6SPeter Chubb default: 207f50ed785SJean-Christophe Dubois qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%" 208f50ed785SJean-Christophe Dubois HWADDR_PRIx "\n", TYPE_IMX_AVIC, __func__, offset); 209ff53d4c6SPeter Chubb return 0; 210ff53d4c6SPeter Chubb } 211ff53d4c6SPeter Chubb } 212ff53d4c6SPeter Chubb 213a8170e5eSAvi Kivity static void imx_avic_write(void *opaque, hwaddr offset, 214ff53d4c6SPeter Chubb uint64_t val, unsigned size) 215ff53d4c6SPeter Chubb { 216ff53d4c6SPeter Chubb IMXAVICState *s = (IMXAVICState *)opaque; 217ff53d4c6SPeter Chubb 218ff53d4c6SPeter Chubb /* Vector Registers not yet supported */ 219ff53d4c6SPeter Chubb if (offset >= 0x100 && offset <= 0x2fc) { 220f50ed785SJean-Christophe Dubois qemu_log_mask(LOG_UNIMP, "[%s]%s: vector %d ignored\n", 221f50ed785SJean-Christophe Dubois TYPE_IMX_AVIC, __func__, (int)((offset - 0x100) >> 2)); 222ff53d4c6SPeter Chubb return; 223ff53d4c6SPeter Chubb } 224ff53d4c6SPeter Chubb 225f50ed785SJean-Christophe Dubois DPRINTF("(0x%" HWADDR_PRIx ") = 0x%x\n", offset, (unsigned int)val); 226f50ed785SJean-Christophe Dubois 227ff53d4c6SPeter Chubb switch (offset >> 2) { 228ff53d4c6SPeter Chubb case 0: /* Interrupt Control Register, INTCNTL */ 229ff53d4c6SPeter Chubb s->intcntl = val & (ABFEN | NIDIS | FIDIS | NIAD | FIAD | NM); 230ff53d4c6SPeter Chubb if (s->intcntl & ABFEN) { 231ff53d4c6SPeter Chubb s->intcntl &= ~(val & ABFLAG); 232ff53d4c6SPeter Chubb } 233ff53d4c6SPeter Chubb break; 234ff53d4c6SPeter Chubb 235ff53d4c6SPeter Chubb case 1: /* Normal Interrupt Mask Register, NIMASK */ 236ff53d4c6SPeter Chubb s->intmask = val & 0x1f; 237ff53d4c6SPeter Chubb break; 238ff53d4c6SPeter Chubb 239ff53d4c6SPeter Chubb case 2: /* Interrupt Enable Number Register, INTENNUM */ 240ff53d4c6SPeter Chubb DPRINTF("enable(%d)\n", (int)val); 241ff53d4c6SPeter Chubb val &= 0x3f; 242ff53d4c6SPeter Chubb s->enabled |= (1ULL << val); 243ff53d4c6SPeter Chubb break; 244ff53d4c6SPeter Chubb 245ff53d4c6SPeter Chubb case 3: /* Interrupt Disable Number Register, INTDISNUM */ 246ff53d4c6SPeter Chubb DPRINTF("disable(%d)\n", (int)val); 247ff53d4c6SPeter Chubb val &= 0x3f; 248ff53d4c6SPeter Chubb s->enabled &= ~(1ULL << val); 249ff53d4c6SPeter Chubb break; 250ff53d4c6SPeter Chubb 251ff53d4c6SPeter Chubb case 4: /* Interrupt Enable Number Register High */ 252ff53d4c6SPeter Chubb s->enabled = (s->enabled & 0xffffffffULL) | (val << 32); 253ff53d4c6SPeter Chubb break; 254ff53d4c6SPeter Chubb 255ff53d4c6SPeter Chubb case 5: /* Interrupt Enable Number Register Low */ 256ff53d4c6SPeter Chubb s->enabled = (s->enabled & 0xffffffff00000000ULL) | val; 257ff53d4c6SPeter Chubb break; 258ff53d4c6SPeter Chubb 259ff53d4c6SPeter Chubb case 6: /* Interrupt Type Register High */ 260ff53d4c6SPeter Chubb s->is_fiq = (s->is_fiq & 0xffffffffULL) | (val << 32); 261ff53d4c6SPeter Chubb break; 262ff53d4c6SPeter Chubb 263ff53d4c6SPeter Chubb case 7: /* Interrupt Type Register Low */ 264ff53d4c6SPeter Chubb s->is_fiq = (s->is_fiq & 0xffffffff00000000ULL) | val; 265ff53d4c6SPeter Chubb break; 266ff53d4c6SPeter Chubb 267ff53d4c6SPeter Chubb case 8: /* Normal Interrupt Priority Register 7 */ 268ff53d4c6SPeter Chubb case 9: /* Normal Interrupt Priority Register 6 */ 269ff53d4c6SPeter Chubb case 10:/* Normal Interrupt Priority Register 5 */ 270ff53d4c6SPeter Chubb case 11:/* Normal Interrupt Priority Register 4 */ 271ff53d4c6SPeter Chubb case 12:/* Normal Interrupt Priority Register 3 */ 272ff53d4c6SPeter Chubb case 13:/* Normal Interrupt Priority Register 2 */ 273ff53d4c6SPeter Chubb case 14:/* Normal Interrupt Priority Register 1 */ 274ff53d4c6SPeter Chubb case 15:/* Normal Interrupt Priority Register 0 */ 275ff53d4c6SPeter Chubb s->prio[15-(offset>>2)] = val; 276ff53d4c6SPeter Chubb break; 277ff53d4c6SPeter Chubb 278ff53d4c6SPeter Chubb /* Read-only registers, writes ignored */ 279ff53d4c6SPeter Chubb case 16:/* Normal Interrupt Vector and Status register */ 280ff53d4c6SPeter Chubb case 17:/* Fast Interrupt vector and status register */ 281ff53d4c6SPeter Chubb case 18:/* Interrupt source register high */ 282ff53d4c6SPeter Chubb case 19:/* Interrupt source register low */ 283ff53d4c6SPeter Chubb return; 284ff53d4c6SPeter Chubb 285ff53d4c6SPeter Chubb case 20:/* Interrupt Force Register high */ 286ff53d4c6SPeter Chubb s->pending = (s->pending & 0xffffffffULL) | (val << 32); 287ff53d4c6SPeter Chubb break; 288ff53d4c6SPeter Chubb 289ff53d4c6SPeter Chubb case 21:/* Interrupt Force Register low */ 290ff53d4c6SPeter Chubb s->pending = (s->pending & 0xffffffff00000000ULL) | val; 291ff53d4c6SPeter Chubb break; 292ff53d4c6SPeter Chubb 293ff53d4c6SPeter Chubb case 22:/* Normal Interrupt Pending Register High */ 294ff53d4c6SPeter Chubb case 23:/* Normal Interrupt Pending Register Low */ 295ff53d4c6SPeter Chubb case 24: /* Fast Interrupt Pending Register High */ 296ff53d4c6SPeter Chubb case 25: /* Fast Interrupt Pending Register Low */ 297ff53d4c6SPeter Chubb return; 298ff53d4c6SPeter Chubb 299ff53d4c6SPeter Chubb default: 300f50ed785SJean-Christophe Dubois qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%" 301f50ed785SJean-Christophe Dubois HWADDR_PRIx "\n", TYPE_IMX_AVIC, __func__, offset); 302ff53d4c6SPeter Chubb } 303ff53d4c6SPeter Chubb imx_avic_update(s); 304ff53d4c6SPeter Chubb } 305ff53d4c6SPeter Chubb 306ff53d4c6SPeter Chubb static const MemoryRegionOps imx_avic_ops = { 307ff53d4c6SPeter Chubb .read = imx_avic_read, 308ff53d4c6SPeter Chubb .write = imx_avic_write, 309ff53d4c6SPeter Chubb .endianness = DEVICE_NATIVE_ENDIAN, 310ff53d4c6SPeter Chubb }; 311ff53d4c6SPeter Chubb 312ff53d4c6SPeter Chubb static void imx_avic_reset(DeviceState *dev) 313ff53d4c6SPeter Chubb { 3145ff94a61SAndreas Färber IMXAVICState *s = IMX_AVIC(dev); 3155ff94a61SAndreas Färber 316ff53d4c6SPeter Chubb s->pending = 0; 317ff53d4c6SPeter Chubb s->enabled = 0; 318ff53d4c6SPeter Chubb s->is_fiq = 0; 319ff53d4c6SPeter Chubb s->intmask = 0x1f; 320ff53d4c6SPeter Chubb s->intcntl = 0; 321ff53d4c6SPeter Chubb memset(s->prio, 0, sizeof s->prio); 322ff53d4c6SPeter Chubb } 323ff53d4c6SPeter Chubb 3245ff94a61SAndreas Färber static int imx_avic_init(SysBusDevice *sbd) 325ff53d4c6SPeter Chubb { 3265ff94a61SAndreas Färber DeviceState *dev = DEVICE(sbd); 3275ff94a61SAndreas Färber IMXAVICState *s = IMX_AVIC(dev); 328ff53d4c6SPeter Chubb 3291437c94bSPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &imx_avic_ops, s, 330f250c6a7SJean-Christophe Dubois TYPE_IMX_AVIC, 0x1000); 3315ff94a61SAndreas Färber sysbus_init_mmio(sbd, &s->iomem); 332ff53d4c6SPeter Chubb 3335ff94a61SAndreas Färber qdev_init_gpio_in(dev, imx_avic_set_irq, IMX_AVIC_NUM_IRQS); 3345ff94a61SAndreas Färber sysbus_init_irq(sbd, &s->irq); 3355ff94a61SAndreas Färber sysbus_init_irq(sbd, &s->fiq); 336ff53d4c6SPeter Chubb 337ff53d4c6SPeter Chubb return 0; 338ff53d4c6SPeter Chubb } 339ff53d4c6SPeter Chubb 340ff53d4c6SPeter Chubb 341ff53d4c6SPeter Chubb static void imx_avic_class_init(ObjectClass *klass, void *data) 342ff53d4c6SPeter Chubb { 343ff53d4c6SPeter Chubb DeviceClass *dc = DEVICE_CLASS(klass); 344ff53d4c6SPeter Chubb SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 345ff53d4c6SPeter Chubb k->init = imx_avic_init; 346ff53d4c6SPeter Chubb dc->vmsd = &vmstate_imx_avic; 347ff53d4c6SPeter Chubb dc->reset = imx_avic_reset; 348ff53d4c6SPeter Chubb dc->desc = "i.MX Advanced Vector Interrupt Controller"; 349ff53d4c6SPeter Chubb } 350ff53d4c6SPeter Chubb 351ff53d4c6SPeter Chubb static const TypeInfo imx_avic_info = { 3525ff94a61SAndreas Färber .name = TYPE_IMX_AVIC, 353ff53d4c6SPeter Chubb .parent = TYPE_SYS_BUS_DEVICE, 354ff53d4c6SPeter Chubb .instance_size = sizeof(IMXAVICState), 355ff53d4c6SPeter Chubb .class_init = imx_avic_class_init, 356ff53d4c6SPeter Chubb }; 357ff53d4c6SPeter Chubb 358ff53d4c6SPeter Chubb static void imx_avic_register_types(void) 359ff53d4c6SPeter Chubb { 360ff53d4c6SPeter Chubb type_register_static(&imx_avic_info); 361ff53d4c6SPeter Chubb } 362ff53d4c6SPeter Chubb 363ff53d4c6SPeter Chubb type_init(imx_avic_register_types) 364