xref: /qemu/hw/intc/imx_avic.c (revision 64552b6be4758d3a774f7787b294543ccebd5358)
1ff53d4c6SPeter Chubb /*
2ff53d4c6SPeter Chubb  * i.MX31 Vectored Interrupt Controller
3ff53d4c6SPeter Chubb  *
4ff53d4c6SPeter Chubb  * Note this is NOT the PL192 provided by ARM, but
5ff53d4c6SPeter Chubb  * a custom implementation by Freescale.
6ff53d4c6SPeter Chubb  *
7ff53d4c6SPeter Chubb  * Copyright (c) 2008 OKL
8ff53d4c6SPeter Chubb  * Copyright (c) 2011 NICTA Pty Ltd
9aade7b91SStefan Weil  * Originally written by Hans Jiang
10f250c6a7SJean-Christophe Dubois  * Updated by Jean-Christophe Dubois <jcd@tribudubois.net>
11ff53d4c6SPeter Chubb  *
12aade7b91SStefan Weil  * This code is licensed under the GPL version 2 or later.  See
13ff53d4c6SPeter Chubb  * the COPYING file in the top-level directory.
14ff53d4c6SPeter Chubb  *
15ff53d4c6SPeter Chubb  * TODO: implement vectors.
16ff53d4c6SPeter Chubb  */
17ff53d4c6SPeter Chubb 
188ef94f0bSPeter Maydell #include "qemu/osdep.h"
19f250c6a7SJean-Christophe Dubois #include "hw/intc/imx_avic.h"
20*64552b6bSMarkus Armbruster #include "hw/irq.h"
2103dd024fSPaolo Bonzini #include "qemu/log.h"
220b8fa32fSMarkus Armbruster #include "qemu/module.h"
23ff53d4c6SPeter Chubb 
24f50ed785SJean-Christophe Dubois #ifndef DEBUG_IMX_AVIC
25f50ed785SJean-Christophe Dubois #define DEBUG_IMX_AVIC 0
26f50ed785SJean-Christophe Dubois #endif
27ff53d4c6SPeter Chubb 
28ff53d4c6SPeter Chubb #define DPRINTF(fmt, args...) \
29f50ed785SJean-Christophe Dubois     do { \
30f50ed785SJean-Christophe Dubois         if (DEBUG_IMX_AVIC) { \
31f50ed785SJean-Christophe Dubois             fprintf(stderr, "[%s]%s: " fmt , TYPE_IMX_AVIC, \
32f50ed785SJean-Christophe Dubois                                              __func__, ##args); \
33f50ed785SJean-Christophe Dubois         } \
34f50ed785SJean-Christophe Dubois     } while (0)
35ff53d4c6SPeter Chubb 
36ff53d4c6SPeter Chubb static const VMStateDescription vmstate_imx_avic = {
37dbeedce7SJean-Christophe Dubois     .name = TYPE_IMX_AVIC,
38ff53d4c6SPeter Chubb     .version_id = 1,
39ff53d4c6SPeter Chubb     .minimum_version_id = 1,
40ff53d4c6SPeter Chubb     .fields = (VMStateField[]) {
41ff53d4c6SPeter Chubb         VMSTATE_UINT64(pending, IMXAVICState),
42ff53d4c6SPeter Chubb         VMSTATE_UINT64(enabled, IMXAVICState),
43ff53d4c6SPeter Chubb         VMSTATE_UINT64(is_fiq, IMXAVICState),
44ff53d4c6SPeter Chubb         VMSTATE_UINT32(intcntl, IMXAVICState),
45ff53d4c6SPeter Chubb         VMSTATE_UINT32(intmask, IMXAVICState),
46ff53d4c6SPeter Chubb         VMSTATE_UINT32_ARRAY(prio, IMXAVICState, PRIO_WORDS),
47ff53d4c6SPeter Chubb         VMSTATE_END_OF_LIST()
48ff53d4c6SPeter Chubb     },
49ff53d4c6SPeter Chubb };
50ff53d4c6SPeter Chubb 
51ff53d4c6SPeter Chubb static inline int imx_avic_prio(IMXAVICState *s, int irq)
52ff53d4c6SPeter Chubb {
53ff53d4c6SPeter Chubb     uint32_t word = irq / PRIO_PER_WORD;
54ff53d4c6SPeter Chubb     uint32_t part = 4 * (irq % PRIO_PER_WORD);
55ff53d4c6SPeter Chubb     return 0xf & (s->prio[word] >> part);
56ff53d4c6SPeter Chubb }
57ff53d4c6SPeter Chubb 
58ff53d4c6SPeter Chubb /* Update interrupts.  */
59ff53d4c6SPeter Chubb static void imx_avic_update(IMXAVICState *s)
60ff53d4c6SPeter Chubb {
61ff53d4c6SPeter Chubb     int i;
62ff53d4c6SPeter Chubb     uint64_t new = s->pending & s->enabled;
63ff53d4c6SPeter Chubb     uint64_t flags;
64ff53d4c6SPeter Chubb 
65ff53d4c6SPeter Chubb     flags = new & s->is_fiq;
66ff53d4c6SPeter Chubb     qemu_set_irq(s->fiq, !!flags);
67ff53d4c6SPeter Chubb 
68ff53d4c6SPeter Chubb     flags = new & ~s->is_fiq;
69ff53d4c6SPeter Chubb     if (!flags || (s->intmask == 0x1f)) {
70ff53d4c6SPeter Chubb         qemu_set_irq(s->irq, !!flags);
71ff53d4c6SPeter Chubb         return;
72ff53d4c6SPeter Chubb     }
73ff53d4c6SPeter Chubb 
74ff53d4c6SPeter Chubb     /*
75ff53d4c6SPeter Chubb      * Take interrupt if there's a pending interrupt with
76ff53d4c6SPeter Chubb      * priority higher than the value of intmask
77ff53d4c6SPeter Chubb      */
78ff53d4c6SPeter Chubb     for (i = 0; i < IMX_AVIC_NUM_IRQS; i++) {
79ff53d4c6SPeter Chubb         if (flags & (1UL << i)) {
80ff53d4c6SPeter Chubb             if (imx_avic_prio(s, i) > s->intmask) {
81ff53d4c6SPeter Chubb                 qemu_set_irq(s->irq, 1);
82ff53d4c6SPeter Chubb                 return;
83ff53d4c6SPeter Chubb             }
84ff53d4c6SPeter Chubb         }
85ff53d4c6SPeter Chubb     }
86ff53d4c6SPeter Chubb     qemu_set_irq(s->irq, 0);
87ff53d4c6SPeter Chubb }
88ff53d4c6SPeter Chubb 
89ff53d4c6SPeter Chubb static void imx_avic_set_irq(void *opaque, int irq, int level)
90ff53d4c6SPeter Chubb {
91ff53d4c6SPeter Chubb     IMXAVICState *s = (IMXAVICState *)opaque;
92ff53d4c6SPeter Chubb 
93ff53d4c6SPeter Chubb     if (level) {
94ff53d4c6SPeter Chubb         DPRINTF("Raising IRQ %d, prio %d\n",
95ff53d4c6SPeter Chubb                 irq, imx_avic_prio(s, irq));
96ff53d4c6SPeter Chubb         s->pending |= (1ULL << irq);
97ff53d4c6SPeter Chubb     } else {
98ff53d4c6SPeter Chubb         DPRINTF("Clearing IRQ %d, prio %d\n",
99ff53d4c6SPeter Chubb                 irq, imx_avic_prio(s, irq));
100ff53d4c6SPeter Chubb         s->pending &= ~(1ULL << irq);
101ff53d4c6SPeter Chubb     }
102ff53d4c6SPeter Chubb 
103ff53d4c6SPeter Chubb     imx_avic_update(s);
104ff53d4c6SPeter Chubb }
105ff53d4c6SPeter Chubb 
106ff53d4c6SPeter Chubb 
107ff53d4c6SPeter Chubb static uint64_t imx_avic_read(void *opaque,
108a8170e5eSAvi Kivity                              hwaddr offset, unsigned size)
109ff53d4c6SPeter Chubb {
110ff53d4c6SPeter Chubb     IMXAVICState *s = (IMXAVICState *)opaque;
111ff53d4c6SPeter Chubb 
112f50ed785SJean-Christophe Dubois     DPRINTF("read(offset = 0x%" HWADDR_PRIx ")\n", offset);
113ff53d4c6SPeter Chubb 
114ff53d4c6SPeter Chubb     switch (offset >> 2) {
115ff53d4c6SPeter Chubb     case 0: /* INTCNTL */
116ff53d4c6SPeter Chubb         return s->intcntl;
117ff53d4c6SPeter Chubb 
118ff53d4c6SPeter Chubb     case 1: /* Normal Interrupt Mask Register, NIMASK */
119ff53d4c6SPeter Chubb         return s->intmask;
120ff53d4c6SPeter Chubb 
121ff53d4c6SPeter Chubb     case 2: /* Interrupt Enable Number Register, INTENNUM */
122ff53d4c6SPeter Chubb     case 3: /* Interrupt Disable Number Register, INTDISNUM */
123ff53d4c6SPeter Chubb         return 0;
124ff53d4c6SPeter Chubb 
125ff53d4c6SPeter Chubb     case 4: /* Interrupt Enabled Number Register High */
126ff53d4c6SPeter Chubb         return s->enabled >> 32;
127ff53d4c6SPeter Chubb 
128ff53d4c6SPeter Chubb     case 5: /* Interrupt Enabled Number Register Low */
129ff53d4c6SPeter Chubb         return s->enabled & 0xffffffffULL;
130ff53d4c6SPeter Chubb 
131ff53d4c6SPeter Chubb     case 6: /* Interrupt Type Register High */
132ff53d4c6SPeter Chubb         return s->is_fiq >> 32;
133ff53d4c6SPeter Chubb 
134ff53d4c6SPeter Chubb     case 7: /* Interrupt Type Register Low */
135ff53d4c6SPeter Chubb         return s->is_fiq & 0xffffffffULL;
136ff53d4c6SPeter Chubb 
137ff53d4c6SPeter Chubb     case 8: /* Normal Interrupt Priority Register 7 */
138ff53d4c6SPeter Chubb     case 9: /* Normal Interrupt Priority Register 6 */
139ff53d4c6SPeter Chubb     case 10:/* Normal Interrupt Priority Register 5 */
140ff53d4c6SPeter Chubb     case 11:/* Normal Interrupt Priority Register 4 */
141ff53d4c6SPeter Chubb     case 12:/* Normal Interrupt Priority Register 3 */
142ff53d4c6SPeter Chubb     case 13:/* Normal Interrupt Priority Register 2 */
143ff53d4c6SPeter Chubb     case 14:/* Normal Interrupt Priority Register 1 */
144ff53d4c6SPeter Chubb     case 15:/* Normal Interrupt Priority Register 0 */
145ff53d4c6SPeter Chubb         return s->prio[15-(offset>>2)];
146ff53d4c6SPeter Chubb 
147ff53d4c6SPeter Chubb     case 16: /* Normal interrupt vector and status register */
148ff53d4c6SPeter Chubb     {
149ff53d4c6SPeter Chubb         /*
150ff53d4c6SPeter Chubb          * This returns the highest priority
151ff53d4c6SPeter Chubb          * outstanding interrupt.  Where there is more than
152ff53d4c6SPeter Chubb          * one pending IRQ with the same priority,
153ff53d4c6SPeter Chubb          * take the highest numbered one.
154ff53d4c6SPeter Chubb          */
155ff53d4c6SPeter Chubb         uint64_t flags = s->pending & s->enabled & ~s->is_fiq;
156ff53d4c6SPeter Chubb         int i;
157ff53d4c6SPeter Chubb         int prio = -1;
158ff53d4c6SPeter Chubb         int irq = -1;
159ff53d4c6SPeter Chubb         for (i = 63; i >= 0; --i) {
160ff53d4c6SPeter Chubb             if (flags & (1ULL<<i)) {
161ff53d4c6SPeter Chubb                 int irq_prio = imx_avic_prio(s, i);
162ff53d4c6SPeter Chubb                 if (irq_prio > prio) {
163ff53d4c6SPeter Chubb                     irq = i;
164ff53d4c6SPeter Chubb                     prio = irq_prio;
165ff53d4c6SPeter Chubb                 }
166ff53d4c6SPeter Chubb             }
167ff53d4c6SPeter Chubb         }
168ff53d4c6SPeter Chubb         if (irq >= 0) {
169ff53d4c6SPeter Chubb             imx_avic_set_irq(s, irq, 0);
170ff53d4c6SPeter Chubb             return irq << 16 | prio;
171ff53d4c6SPeter Chubb         }
172ff53d4c6SPeter Chubb         return 0xffffffffULL;
173ff53d4c6SPeter Chubb     }
174ff53d4c6SPeter Chubb     case 17:/* Fast Interrupt vector and status register */
175ff53d4c6SPeter Chubb     {
176ff53d4c6SPeter Chubb         uint64_t flags = s->pending & s->enabled & s->is_fiq;
177ff53d4c6SPeter Chubb         int i = ctz64(flags);
178ff53d4c6SPeter Chubb         if (i < 64) {
179ff53d4c6SPeter Chubb             imx_avic_set_irq(opaque, i, 0);
180ff53d4c6SPeter Chubb             return i;
181ff53d4c6SPeter Chubb         }
182ff53d4c6SPeter Chubb         return 0xffffffffULL;
183ff53d4c6SPeter Chubb     }
184ff53d4c6SPeter Chubb     case 18:/* Interrupt source register high */
185ff53d4c6SPeter Chubb         return s->pending >> 32;
186ff53d4c6SPeter Chubb 
187ff53d4c6SPeter Chubb     case 19:/* Interrupt source register low */
188ff53d4c6SPeter Chubb         return s->pending & 0xffffffffULL;
189ff53d4c6SPeter Chubb 
190ff53d4c6SPeter Chubb     case 20:/* Interrupt Force Register high */
191ff53d4c6SPeter Chubb     case 21:/* Interrupt Force Register low */
192ff53d4c6SPeter Chubb         return 0;
193ff53d4c6SPeter Chubb 
194ff53d4c6SPeter Chubb     case 22:/* Normal Interrupt Pending Register High */
195ff53d4c6SPeter Chubb         return (s->pending & s->enabled & ~s->is_fiq) >> 32;
196ff53d4c6SPeter Chubb 
197ff53d4c6SPeter Chubb     case 23:/* Normal Interrupt Pending Register Low */
198ff53d4c6SPeter Chubb         return (s->pending & s->enabled & ~s->is_fiq) & 0xffffffffULL;
199ff53d4c6SPeter Chubb 
200ff53d4c6SPeter Chubb     case 24: /* Fast Interrupt Pending Register High  */
201ff53d4c6SPeter Chubb         return (s->pending & s->enabled & s->is_fiq) >> 32;
202ff53d4c6SPeter Chubb 
203ff53d4c6SPeter Chubb     case 25: /* Fast Interrupt Pending Register Low  */
204ff53d4c6SPeter Chubb         return (s->pending & s->enabled & s->is_fiq) & 0xffffffffULL;
205ff53d4c6SPeter Chubb 
206ff53d4c6SPeter Chubb     case 0x40:            /* AVIC vector 0, use for WFI WAR */
207ff53d4c6SPeter Chubb         return 0x4;
208ff53d4c6SPeter Chubb 
209ff53d4c6SPeter Chubb     default:
210f50ed785SJean-Christophe Dubois         qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%"
211f50ed785SJean-Christophe Dubois                       HWADDR_PRIx "\n", TYPE_IMX_AVIC, __func__, offset);
212ff53d4c6SPeter Chubb         return 0;
213ff53d4c6SPeter Chubb     }
214ff53d4c6SPeter Chubb }
215ff53d4c6SPeter Chubb 
216a8170e5eSAvi Kivity static void imx_avic_write(void *opaque, hwaddr offset,
217ff53d4c6SPeter Chubb                           uint64_t val, unsigned size)
218ff53d4c6SPeter Chubb {
219ff53d4c6SPeter Chubb     IMXAVICState *s = (IMXAVICState *)opaque;
220ff53d4c6SPeter Chubb 
221ff53d4c6SPeter Chubb     /* Vector Registers not yet supported */
222ff53d4c6SPeter Chubb     if (offset >= 0x100 && offset <= 0x2fc) {
223f50ed785SJean-Christophe Dubois         qemu_log_mask(LOG_UNIMP, "[%s]%s: vector %d ignored\n",
224f50ed785SJean-Christophe Dubois                       TYPE_IMX_AVIC, __func__, (int)((offset - 0x100) >> 2));
225ff53d4c6SPeter Chubb         return;
226ff53d4c6SPeter Chubb     }
227ff53d4c6SPeter Chubb 
228f50ed785SJean-Christophe Dubois     DPRINTF("(0x%" HWADDR_PRIx ") = 0x%x\n", offset, (unsigned int)val);
229f50ed785SJean-Christophe Dubois 
230ff53d4c6SPeter Chubb     switch (offset >> 2) {
231ff53d4c6SPeter Chubb     case 0: /* Interrupt Control Register, INTCNTL */
232ff53d4c6SPeter Chubb         s->intcntl = val & (ABFEN | NIDIS | FIDIS | NIAD | FIAD | NM);
233ff53d4c6SPeter Chubb         if (s->intcntl & ABFEN) {
234ff53d4c6SPeter Chubb             s->intcntl &= ~(val & ABFLAG);
235ff53d4c6SPeter Chubb         }
236ff53d4c6SPeter Chubb         break;
237ff53d4c6SPeter Chubb 
238ff53d4c6SPeter Chubb     case 1: /* Normal Interrupt Mask Register, NIMASK */
239ff53d4c6SPeter Chubb         s->intmask = val & 0x1f;
240ff53d4c6SPeter Chubb         break;
241ff53d4c6SPeter Chubb 
242ff53d4c6SPeter Chubb     case 2: /* Interrupt Enable Number Register, INTENNUM */
243ff53d4c6SPeter Chubb         DPRINTF("enable(%d)\n", (int)val);
244ff53d4c6SPeter Chubb         val &= 0x3f;
245ff53d4c6SPeter Chubb         s->enabled |= (1ULL << val);
246ff53d4c6SPeter Chubb         break;
247ff53d4c6SPeter Chubb 
248ff53d4c6SPeter Chubb     case 3: /* Interrupt Disable Number Register, INTDISNUM */
249ff53d4c6SPeter Chubb         DPRINTF("disable(%d)\n", (int)val);
250ff53d4c6SPeter Chubb         val &= 0x3f;
251ff53d4c6SPeter Chubb         s->enabled &= ~(1ULL << val);
252ff53d4c6SPeter Chubb         break;
253ff53d4c6SPeter Chubb 
254ff53d4c6SPeter Chubb     case 4: /* Interrupt Enable Number Register High */
255ff53d4c6SPeter Chubb         s->enabled = (s->enabled & 0xffffffffULL) | (val << 32);
256ff53d4c6SPeter Chubb         break;
257ff53d4c6SPeter Chubb 
258ff53d4c6SPeter Chubb     case 5: /* Interrupt Enable Number Register Low */
259ff53d4c6SPeter Chubb         s->enabled = (s->enabled & 0xffffffff00000000ULL) | val;
260ff53d4c6SPeter Chubb         break;
261ff53d4c6SPeter Chubb 
262ff53d4c6SPeter Chubb     case 6: /* Interrupt Type Register High */
263ff53d4c6SPeter Chubb         s->is_fiq = (s->is_fiq & 0xffffffffULL) | (val << 32);
264ff53d4c6SPeter Chubb         break;
265ff53d4c6SPeter Chubb 
266ff53d4c6SPeter Chubb     case 7: /* Interrupt Type Register Low */
267ff53d4c6SPeter Chubb         s->is_fiq = (s->is_fiq & 0xffffffff00000000ULL) | val;
268ff53d4c6SPeter Chubb         break;
269ff53d4c6SPeter Chubb 
270ff53d4c6SPeter Chubb     case 8: /* Normal Interrupt Priority Register 7 */
271ff53d4c6SPeter Chubb     case 9: /* Normal Interrupt Priority Register 6 */
272ff53d4c6SPeter Chubb     case 10:/* Normal Interrupt Priority Register 5 */
273ff53d4c6SPeter Chubb     case 11:/* Normal Interrupt Priority Register 4 */
274ff53d4c6SPeter Chubb     case 12:/* Normal Interrupt Priority Register 3 */
275ff53d4c6SPeter Chubb     case 13:/* Normal Interrupt Priority Register 2 */
276ff53d4c6SPeter Chubb     case 14:/* Normal Interrupt Priority Register 1 */
277ff53d4c6SPeter Chubb     case 15:/* Normal Interrupt Priority Register 0 */
278ff53d4c6SPeter Chubb         s->prio[15-(offset>>2)] = val;
279ff53d4c6SPeter Chubb         break;
280ff53d4c6SPeter Chubb 
281ff53d4c6SPeter Chubb         /* Read-only registers, writes ignored */
282ff53d4c6SPeter Chubb     case 16:/* Normal Interrupt Vector and Status register */
283ff53d4c6SPeter Chubb     case 17:/* Fast Interrupt vector and status register */
284ff53d4c6SPeter Chubb     case 18:/* Interrupt source register high */
285ff53d4c6SPeter Chubb     case 19:/* Interrupt source register low */
286ff53d4c6SPeter Chubb         return;
287ff53d4c6SPeter Chubb 
288ff53d4c6SPeter Chubb     case 20:/* Interrupt Force Register high */
289ff53d4c6SPeter Chubb         s->pending = (s->pending & 0xffffffffULL) | (val << 32);
290ff53d4c6SPeter Chubb         break;
291ff53d4c6SPeter Chubb 
292ff53d4c6SPeter Chubb     case 21:/* Interrupt Force Register low */
293ff53d4c6SPeter Chubb         s->pending = (s->pending & 0xffffffff00000000ULL) | val;
294ff53d4c6SPeter Chubb         break;
295ff53d4c6SPeter Chubb 
296ff53d4c6SPeter Chubb     case 22:/* Normal Interrupt Pending Register High */
297ff53d4c6SPeter Chubb     case 23:/* Normal Interrupt Pending Register Low */
298ff53d4c6SPeter Chubb     case 24: /* Fast Interrupt Pending Register High  */
299ff53d4c6SPeter Chubb     case 25: /* Fast Interrupt Pending Register Low  */
300ff53d4c6SPeter Chubb         return;
301ff53d4c6SPeter Chubb 
302ff53d4c6SPeter Chubb     default:
303f50ed785SJean-Christophe Dubois         qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%"
304f50ed785SJean-Christophe Dubois                       HWADDR_PRIx "\n", TYPE_IMX_AVIC, __func__, offset);
305ff53d4c6SPeter Chubb     }
306ff53d4c6SPeter Chubb     imx_avic_update(s);
307ff53d4c6SPeter Chubb }
308ff53d4c6SPeter Chubb 
309ff53d4c6SPeter Chubb static const MemoryRegionOps imx_avic_ops = {
310ff53d4c6SPeter Chubb     .read = imx_avic_read,
311ff53d4c6SPeter Chubb     .write = imx_avic_write,
312ff53d4c6SPeter Chubb     .endianness = DEVICE_NATIVE_ENDIAN,
313ff53d4c6SPeter Chubb };
314ff53d4c6SPeter Chubb 
315ff53d4c6SPeter Chubb static void imx_avic_reset(DeviceState *dev)
316ff53d4c6SPeter Chubb {
3175ff94a61SAndreas Färber     IMXAVICState *s = IMX_AVIC(dev);
3185ff94a61SAndreas Färber 
319ff53d4c6SPeter Chubb     s->pending = 0;
320ff53d4c6SPeter Chubb     s->enabled = 0;
321ff53d4c6SPeter Chubb     s->is_fiq = 0;
322ff53d4c6SPeter Chubb     s->intmask = 0x1f;
323ff53d4c6SPeter Chubb     s->intcntl = 0;
324ff53d4c6SPeter Chubb     memset(s->prio, 0, sizeof s->prio);
325ff53d4c6SPeter Chubb }
326ff53d4c6SPeter Chubb 
327f777bda6Sxiaoqiang.zhao static void imx_avic_init(Object *obj)
328ff53d4c6SPeter Chubb {
329f777bda6Sxiaoqiang.zhao     DeviceState *dev = DEVICE(obj);
330f777bda6Sxiaoqiang.zhao     IMXAVICState *s = IMX_AVIC(obj);
331f777bda6Sxiaoqiang.zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
332ff53d4c6SPeter Chubb 
333f777bda6Sxiaoqiang.zhao     memory_region_init_io(&s->iomem, obj, &imx_avic_ops, s,
334f250c6a7SJean-Christophe Dubois                           TYPE_IMX_AVIC, 0x1000);
3355ff94a61SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
336ff53d4c6SPeter Chubb 
3375ff94a61SAndreas Färber     qdev_init_gpio_in(dev, imx_avic_set_irq, IMX_AVIC_NUM_IRQS);
3385ff94a61SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
3395ff94a61SAndreas Färber     sysbus_init_irq(sbd, &s->fiq);
340ff53d4c6SPeter Chubb }
341ff53d4c6SPeter Chubb 
342ff53d4c6SPeter Chubb 
343ff53d4c6SPeter Chubb static void imx_avic_class_init(ObjectClass *klass, void *data)
344ff53d4c6SPeter Chubb {
345ff53d4c6SPeter Chubb     DeviceClass *dc = DEVICE_CLASS(klass);
346f777bda6Sxiaoqiang.zhao 
347ff53d4c6SPeter Chubb     dc->vmsd = &vmstate_imx_avic;
348ff53d4c6SPeter Chubb     dc->reset = imx_avic_reset;
349ff53d4c6SPeter Chubb     dc->desc = "i.MX Advanced Vector Interrupt Controller";
350ff53d4c6SPeter Chubb }
351ff53d4c6SPeter Chubb 
352ff53d4c6SPeter Chubb static const TypeInfo imx_avic_info = {
3535ff94a61SAndreas Färber     .name = TYPE_IMX_AVIC,
354ff53d4c6SPeter Chubb     .parent = TYPE_SYS_BUS_DEVICE,
355ff53d4c6SPeter Chubb     .instance_size = sizeof(IMXAVICState),
356f777bda6Sxiaoqiang.zhao     .instance_init = imx_avic_init,
357ff53d4c6SPeter Chubb     .class_init = imx_avic_class_init,
358ff53d4c6SPeter Chubb };
359ff53d4c6SPeter Chubb 
360ff53d4c6SPeter Chubb static void imx_avic_register_types(void)
361ff53d4c6SPeter Chubb {
362ff53d4c6SPeter Chubb     type_register_static(&imx_avic_info);
363ff53d4c6SPeter Chubb }
364ff53d4c6SPeter Chubb 
365ff53d4c6SPeter Chubb type_init(imx_avic_register_types)
366