xref: /qemu/hw/intc/imx_avic.c (revision 1437c94b2689c2010362f84d14f14feaa1d8dba3)
1ff53d4c6SPeter Chubb /*
2ff53d4c6SPeter Chubb  * i.MX31 Vectored Interrupt Controller
3ff53d4c6SPeter Chubb  *
4ff53d4c6SPeter Chubb  * Note this is NOT the PL192 provided by ARM, but
5ff53d4c6SPeter Chubb  * a custom implementation by Freescale.
6ff53d4c6SPeter Chubb  *
7ff53d4c6SPeter Chubb  * Copyright (c) 2008 OKL
8ff53d4c6SPeter Chubb  * Copyright (c) 2011 NICTA Pty Ltd
9aade7b91SStefan Weil  * Originally written by Hans Jiang
10ff53d4c6SPeter Chubb  *
11aade7b91SStefan Weil  * This code is licensed under the GPL version 2 or later.  See
12ff53d4c6SPeter Chubb  * the COPYING file in the top-level directory.
13ff53d4c6SPeter Chubb  *
14ff53d4c6SPeter Chubb  * TODO: implement vectors.
15ff53d4c6SPeter Chubb  */
16ff53d4c6SPeter Chubb 
1783c9f4caSPaolo Bonzini #include "hw/hw.h"
1883c9f4caSPaolo Bonzini #include "hw/sysbus.h"
191de7afc9SPaolo Bonzini #include "qemu/host-utils.h"
20ff53d4c6SPeter Chubb 
21ff53d4c6SPeter Chubb #define DEBUG_INT 1
22ff53d4c6SPeter Chubb #undef DEBUG_INT /* comment out for debugging */
23ff53d4c6SPeter Chubb 
24ff53d4c6SPeter Chubb #ifdef DEBUG_INT
25ff53d4c6SPeter Chubb #define DPRINTF(fmt, args...) \
26ff53d4c6SPeter Chubb do { printf("imx_avic: " fmt , ##args); } while (0)
27ff53d4c6SPeter Chubb #else
28ff53d4c6SPeter Chubb #define DPRINTF(fmt, args...) do {} while (0)
29ff53d4c6SPeter Chubb #endif
30ff53d4c6SPeter Chubb 
31ff53d4c6SPeter Chubb /*
32ff53d4c6SPeter Chubb  * Define to 1 for messages about attempts to
33ff53d4c6SPeter Chubb  * access unimplemented registers or similar.
34ff53d4c6SPeter Chubb  */
35ff53d4c6SPeter Chubb #define DEBUG_IMPLEMENTATION 1
36ff53d4c6SPeter Chubb #if DEBUG_IMPLEMENTATION
37ff53d4c6SPeter Chubb #  define IPRINTF(fmt, args...) \
38ff53d4c6SPeter Chubb     do  { fprintf(stderr, "imx_avic: " fmt, ##args); } while (0)
39ff53d4c6SPeter Chubb #else
40ff53d4c6SPeter Chubb #  define IPRINTF(fmt, args...) do {} while (0)
41ff53d4c6SPeter Chubb #endif
42ff53d4c6SPeter Chubb 
43ff53d4c6SPeter Chubb #define IMX_AVIC_NUM_IRQS 64
44ff53d4c6SPeter Chubb 
45ff53d4c6SPeter Chubb /* Interrupt Control Bits */
46ff53d4c6SPeter Chubb #define ABFLAG (1<<25)
47ff53d4c6SPeter Chubb #define ABFEN (1<<24)
48ff53d4c6SPeter Chubb #define NIDIS (1<<22) /* Normal Interrupt disable */
49ff53d4c6SPeter Chubb #define FIDIS (1<<21) /* Fast interrupt disable */
50ff53d4c6SPeter Chubb #define NIAD  (1<<20) /* Normal Interrupt Arbiter Rise ARM level */
51ff53d4c6SPeter Chubb #define FIAD  (1<<19) /* Fast Interrupt Arbiter Rise ARM level */
52ff53d4c6SPeter Chubb #define NM    (1<<18) /* Normal interrupt mode */
53ff53d4c6SPeter Chubb 
54ff53d4c6SPeter Chubb 
55ff53d4c6SPeter Chubb #define PRIO_PER_WORD (sizeof(uint32_t) * 8 / 4)
56ff53d4c6SPeter Chubb #define PRIO_WORDS (IMX_AVIC_NUM_IRQS/PRIO_PER_WORD)
57ff53d4c6SPeter Chubb 
58ff53d4c6SPeter Chubb typedef struct {
59ff53d4c6SPeter Chubb     SysBusDevice busdev;
60ff53d4c6SPeter Chubb     MemoryRegion iomem;
61ff53d4c6SPeter Chubb     uint64_t pending;
62ff53d4c6SPeter Chubb     uint64_t enabled;
63ff53d4c6SPeter Chubb     uint64_t is_fiq;
64ff53d4c6SPeter Chubb     uint32_t intcntl;
65ff53d4c6SPeter Chubb     uint32_t intmask;
66ff53d4c6SPeter Chubb     qemu_irq irq;
67ff53d4c6SPeter Chubb     qemu_irq fiq;
68ff53d4c6SPeter Chubb     uint32_t prio[PRIO_WORDS]; /* Priorities are 4-bits each */
69ff53d4c6SPeter Chubb } IMXAVICState;
70ff53d4c6SPeter Chubb 
71ff53d4c6SPeter Chubb static const VMStateDescription vmstate_imx_avic = {
72ff53d4c6SPeter Chubb     .name = "imx-avic",
73ff53d4c6SPeter Chubb     .version_id = 1,
74ff53d4c6SPeter Chubb     .minimum_version_id = 1,
75ff53d4c6SPeter Chubb     .minimum_version_id_old = 1,
76ff53d4c6SPeter Chubb     .fields = (VMStateField[]) {
77ff53d4c6SPeter Chubb         VMSTATE_UINT64(pending, IMXAVICState),
78ff53d4c6SPeter Chubb         VMSTATE_UINT64(enabled, IMXAVICState),
79ff53d4c6SPeter Chubb         VMSTATE_UINT64(is_fiq, IMXAVICState),
80ff53d4c6SPeter Chubb         VMSTATE_UINT32(intcntl, IMXAVICState),
81ff53d4c6SPeter Chubb         VMSTATE_UINT32(intmask, IMXAVICState),
82ff53d4c6SPeter Chubb         VMSTATE_UINT32_ARRAY(prio, IMXAVICState, PRIO_WORDS),
83ff53d4c6SPeter Chubb         VMSTATE_END_OF_LIST()
84ff53d4c6SPeter Chubb     },
85ff53d4c6SPeter Chubb };
86ff53d4c6SPeter Chubb 
87ff53d4c6SPeter Chubb 
88ff53d4c6SPeter Chubb 
89ff53d4c6SPeter Chubb static inline int imx_avic_prio(IMXAVICState *s, int irq)
90ff53d4c6SPeter Chubb {
91ff53d4c6SPeter Chubb     uint32_t word = irq / PRIO_PER_WORD;
92ff53d4c6SPeter Chubb     uint32_t part = 4 * (irq % PRIO_PER_WORD);
93ff53d4c6SPeter Chubb     return 0xf & (s->prio[word] >> part);
94ff53d4c6SPeter Chubb }
95ff53d4c6SPeter Chubb 
96ff53d4c6SPeter Chubb static inline void imx_avic_set_prio(IMXAVICState *s, int irq, int prio)
97ff53d4c6SPeter Chubb {
98ff53d4c6SPeter Chubb     uint32_t word = irq / PRIO_PER_WORD;
99ff53d4c6SPeter Chubb     uint32_t part = 4 * (irq % PRIO_PER_WORD);
100ff53d4c6SPeter Chubb     uint32_t mask = ~(0xf << part);
101ff53d4c6SPeter Chubb     s->prio[word] &= mask;
102ff53d4c6SPeter Chubb     s->prio[word] |= prio << part;
103ff53d4c6SPeter Chubb }
104ff53d4c6SPeter Chubb 
105ff53d4c6SPeter Chubb /* Update interrupts.  */
106ff53d4c6SPeter Chubb static void imx_avic_update(IMXAVICState *s)
107ff53d4c6SPeter Chubb {
108ff53d4c6SPeter Chubb     int i;
109ff53d4c6SPeter Chubb     uint64_t new = s->pending & s->enabled;
110ff53d4c6SPeter Chubb     uint64_t flags;
111ff53d4c6SPeter Chubb 
112ff53d4c6SPeter Chubb     flags = new & s->is_fiq;
113ff53d4c6SPeter Chubb     qemu_set_irq(s->fiq, !!flags);
114ff53d4c6SPeter Chubb 
115ff53d4c6SPeter Chubb     flags = new & ~s->is_fiq;
116ff53d4c6SPeter Chubb     if (!flags || (s->intmask == 0x1f)) {
117ff53d4c6SPeter Chubb         qemu_set_irq(s->irq, !!flags);
118ff53d4c6SPeter Chubb         return;
119ff53d4c6SPeter Chubb     }
120ff53d4c6SPeter Chubb 
121ff53d4c6SPeter Chubb     /*
122ff53d4c6SPeter Chubb      * Take interrupt if there's a pending interrupt with
123ff53d4c6SPeter Chubb      * priority higher than the value of intmask
124ff53d4c6SPeter Chubb      */
125ff53d4c6SPeter Chubb     for (i = 0; i < IMX_AVIC_NUM_IRQS; i++) {
126ff53d4c6SPeter Chubb         if (flags & (1UL << i)) {
127ff53d4c6SPeter Chubb             if (imx_avic_prio(s, i) > s->intmask) {
128ff53d4c6SPeter Chubb                 qemu_set_irq(s->irq, 1);
129ff53d4c6SPeter Chubb                 return;
130ff53d4c6SPeter Chubb             }
131ff53d4c6SPeter Chubb         }
132ff53d4c6SPeter Chubb     }
133ff53d4c6SPeter Chubb     qemu_set_irq(s->irq, 0);
134ff53d4c6SPeter Chubb }
135ff53d4c6SPeter Chubb 
136ff53d4c6SPeter Chubb static void imx_avic_set_irq(void *opaque, int irq, int level)
137ff53d4c6SPeter Chubb {
138ff53d4c6SPeter Chubb     IMXAVICState *s = (IMXAVICState *)opaque;
139ff53d4c6SPeter Chubb 
140ff53d4c6SPeter Chubb     if (level) {
141ff53d4c6SPeter Chubb         DPRINTF("Raising IRQ %d, prio %d\n",
142ff53d4c6SPeter Chubb                 irq, imx_avic_prio(s, irq));
143ff53d4c6SPeter Chubb         s->pending |= (1ULL << irq);
144ff53d4c6SPeter Chubb     } else {
145ff53d4c6SPeter Chubb         DPRINTF("Clearing IRQ %d, prio %d\n",
146ff53d4c6SPeter Chubb                 irq, imx_avic_prio(s, irq));
147ff53d4c6SPeter Chubb         s->pending &= ~(1ULL << irq);
148ff53d4c6SPeter Chubb     }
149ff53d4c6SPeter Chubb 
150ff53d4c6SPeter Chubb     imx_avic_update(s);
151ff53d4c6SPeter Chubb }
152ff53d4c6SPeter Chubb 
153ff53d4c6SPeter Chubb 
154ff53d4c6SPeter Chubb static uint64_t imx_avic_read(void *opaque,
155a8170e5eSAvi Kivity                              hwaddr offset, unsigned size)
156ff53d4c6SPeter Chubb {
157ff53d4c6SPeter Chubb     IMXAVICState *s = (IMXAVICState *)opaque;
158ff53d4c6SPeter Chubb 
159ff53d4c6SPeter Chubb 
160ff53d4c6SPeter Chubb     DPRINTF("read(offset = 0x%x)\n", offset >> 2);
161ff53d4c6SPeter Chubb     switch (offset >> 2) {
162ff53d4c6SPeter Chubb     case 0: /* INTCNTL */
163ff53d4c6SPeter Chubb         return s->intcntl;
164ff53d4c6SPeter Chubb 
165ff53d4c6SPeter Chubb     case 1: /* Normal Interrupt Mask Register, NIMASK */
166ff53d4c6SPeter Chubb         return s->intmask;
167ff53d4c6SPeter Chubb 
168ff53d4c6SPeter Chubb     case 2: /* Interrupt Enable Number Register, INTENNUM */
169ff53d4c6SPeter Chubb     case 3: /* Interrupt Disable Number Register, INTDISNUM */
170ff53d4c6SPeter Chubb         return 0;
171ff53d4c6SPeter Chubb 
172ff53d4c6SPeter Chubb     case 4: /* Interrupt Enabled Number Register High */
173ff53d4c6SPeter Chubb         return s->enabled >> 32;
174ff53d4c6SPeter Chubb 
175ff53d4c6SPeter Chubb     case 5: /* Interrupt Enabled Number Register Low */
176ff53d4c6SPeter Chubb         return s->enabled & 0xffffffffULL;
177ff53d4c6SPeter Chubb 
178ff53d4c6SPeter Chubb     case 6: /* Interrupt Type Register High */
179ff53d4c6SPeter Chubb         return s->is_fiq >> 32;
180ff53d4c6SPeter Chubb 
181ff53d4c6SPeter Chubb     case 7: /* Interrupt Type Register Low */
182ff53d4c6SPeter Chubb         return s->is_fiq & 0xffffffffULL;
183ff53d4c6SPeter Chubb 
184ff53d4c6SPeter Chubb     case 8: /* Normal Interrupt Priority Register 7 */
185ff53d4c6SPeter Chubb     case 9: /* Normal Interrupt Priority Register 6 */
186ff53d4c6SPeter Chubb     case 10:/* Normal Interrupt Priority Register 5 */
187ff53d4c6SPeter Chubb     case 11:/* Normal Interrupt Priority Register 4 */
188ff53d4c6SPeter Chubb     case 12:/* Normal Interrupt Priority Register 3 */
189ff53d4c6SPeter Chubb     case 13:/* Normal Interrupt Priority Register 2 */
190ff53d4c6SPeter Chubb     case 14:/* Normal Interrupt Priority Register 1 */
191ff53d4c6SPeter Chubb     case 15:/* Normal Interrupt Priority Register 0 */
192ff53d4c6SPeter Chubb         return s->prio[15-(offset>>2)];
193ff53d4c6SPeter Chubb 
194ff53d4c6SPeter Chubb     case 16: /* Normal interrupt vector and status register */
195ff53d4c6SPeter Chubb     {
196ff53d4c6SPeter Chubb         /*
197ff53d4c6SPeter Chubb          * This returns the highest priority
198ff53d4c6SPeter Chubb          * outstanding interrupt.  Where there is more than
199ff53d4c6SPeter Chubb          * one pending IRQ with the same priority,
200ff53d4c6SPeter Chubb          * take the highest numbered one.
201ff53d4c6SPeter Chubb          */
202ff53d4c6SPeter Chubb         uint64_t flags = s->pending & s->enabled & ~s->is_fiq;
203ff53d4c6SPeter Chubb         int i;
204ff53d4c6SPeter Chubb         int prio = -1;
205ff53d4c6SPeter Chubb         int irq = -1;
206ff53d4c6SPeter Chubb         for (i = 63; i >= 0; --i) {
207ff53d4c6SPeter Chubb             if (flags & (1ULL<<i)) {
208ff53d4c6SPeter Chubb                 int irq_prio = imx_avic_prio(s, i);
209ff53d4c6SPeter Chubb                 if (irq_prio > prio) {
210ff53d4c6SPeter Chubb                     irq = i;
211ff53d4c6SPeter Chubb                     prio = irq_prio;
212ff53d4c6SPeter Chubb                 }
213ff53d4c6SPeter Chubb             }
214ff53d4c6SPeter Chubb         }
215ff53d4c6SPeter Chubb         if (irq >= 0) {
216ff53d4c6SPeter Chubb             imx_avic_set_irq(s, irq, 0);
217ff53d4c6SPeter Chubb             return irq << 16 | prio;
218ff53d4c6SPeter Chubb         }
219ff53d4c6SPeter Chubb         return 0xffffffffULL;
220ff53d4c6SPeter Chubb     }
221ff53d4c6SPeter Chubb     case 17:/* Fast Interrupt vector and status register */
222ff53d4c6SPeter Chubb     {
223ff53d4c6SPeter Chubb         uint64_t flags = s->pending & s->enabled & s->is_fiq;
224ff53d4c6SPeter Chubb         int i = ctz64(flags);
225ff53d4c6SPeter Chubb         if (i < 64) {
226ff53d4c6SPeter Chubb             imx_avic_set_irq(opaque, i, 0);
227ff53d4c6SPeter Chubb             return i;
228ff53d4c6SPeter Chubb         }
229ff53d4c6SPeter Chubb         return 0xffffffffULL;
230ff53d4c6SPeter Chubb     }
231ff53d4c6SPeter Chubb     case 18:/* Interrupt source register high */
232ff53d4c6SPeter Chubb         return s->pending >> 32;
233ff53d4c6SPeter Chubb 
234ff53d4c6SPeter Chubb     case 19:/* Interrupt source register low */
235ff53d4c6SPeter Chubb         return s->pending & 0xffffffffULL;
236ff53d4c6SPeter Chubb 
237ff53d4c6SPeter Chubb     case 20:/* Interrupt Force Register high */
238ff53d4c6SPeter Chubb     case 21:/* Interrupt Force Register low */
239ff53d4c6SPeter Chubb         return 0;
240ff53d4c6SPeter Chubb 
241ff53d4c6SPeter Chubb     case 22:/* Normal Interrupt Pending Register High */
242ff53d4c6SPeter Chubb         return (s->pending & s->enabled & ~s->is_fiq) >> 32;
243ff53d4c6SPeter Chubb 
244ff53d4c6SPeter Chubb     case 23:/* Normal Interrupt Pending Register Low */
245ff53d4c6SPeter Chubb         return (s->pending & s->enabled & ~s->is_fiq) & 0xffffffffULL;
246ff53d4c6SPeter Chubb 
247ff53d4c6SPeter Chubb     case 24: /* Fast Interrupt Pending Register High  */
248ff53d4c6SPeter Chubb         return (s->pending & s->enabled & s->is_fiq) >> 32;
249ff53d4c6SPeter Chubb 
250ff53d4c6SPeter Chubb     case 25: /* Fast Interrupt Pending Register Low  */
251ff53d4c6SPeter Chubb         return (s->pending & s->enabled & s->is_fiq) & 0xffffffffULL;
252ff53d4c6SPeter Chubb 
253ff53d4c6SPeter Chubb     case 0x40:            /* AVIC vector 0, use for WFI WAR */
254ff53d4c6SPeter Chubb         return 0x4;
255ff53d4c6SPeter Chubb 
256ff53d4c6SPeter Chubb     default:
257ff53d4c6SPeter Chubb         IPRINTF("imx_avic_read: Bad offset 0x%x\n", (int)offset);
258ff53d4c6SPeter Chubb         return 0;
259ff53d4c6SPeter Chubb     }
260ff53d4c6SPeter Chubb }
261ff53d4c6SPeter Chubb 
262a8170e5eSAvi Kivity static void imx_avic_write(void *opaque, hwaddr offset,
263ff53d4c6SPeter Chubb                           uint64_t val, unsigned size)
264ff53d4c6SPeter Chubb {
265ff53d4c6SPeter Chubb     IMXAVICState *s = (IMXAVICState *)opaque;
266ff53d4c6SPeter Chubb 
267ff53d4c6SPeter Chubb     /* Vector Registers not yet supported */
268ff53d4c6SPeter Chubb     if (offset >= 0x100 && offset <= 0x2fc) {
269ff53d4c6SPeter Chubb         IPRINTF("imx_avic_write to vector register %d ignored\n",
27040291d61SPeter Maydell                 (unsigned int)((offset - 0x100) >> 2));
271ff53d4c6SPeter Chubb         return;
272ff53d4c6SPeter Chubb     }
273ff53d4c6SPeter Chubb 
274ff53d4c6SPeter Chubb     DPRINTF("imx_avic_write(0x%x) = %x\n",
275ff53d4c6SPeter Chubb             (unsigned int)offset>>2, (unsigned int)val);
276ff53d4c6SPeter Chubb     switch (offset >> 2) {
277ff53d4c6SPeter Chubb     case 0: /* Interrupt Control Register, INTCNTL */
278ff53d4c6SPeter Chubb         s->intcntl = val & (ABFEN | NIDIS | FIDIS | NIAD | FIAD | NM);
279ff53d4c6SPeter Chubb         if (s->intcntl & ABFEN) {
280ff53d4c6SPeter Chubb             s->intcntl &= ~(val & ABFLAG);
281ff53d4c6SPeter Chubb         }
282ff53d4c6SPeter Chubb         break;
283ff53d4c6SPeter Chubb 
284ff53d4c6SPeter Chubb     case 1: /* Normal Interrupt Mask Register, NIMASK */
285ff53d4c6SPeter Chubb         s->intmask = val & 0x1f;
286ff53d4c6SPeter Chubb         break;
287ff53d4c6SPeter Chubb 
288ff53d4c6SPeter Chubb     case 2: /* Interrupt Enable Number Register, INTENNUM */
289ff53d4c6SPeter Chubb         DPRINTF("enable(%d)\n", (int)val);
290ff53d4c6SPeter Chubb         val &= 0x3f;
291ff53d4c6SPeter Chubb         s->enabled |= (1ULL << val);
292ff53d4c6SPeter Chubb         break;
293ff53d4c6SPeter Chubb 
294ff53d4c6SPeter Chubb     case 3: /* Interrupt Disable Number Register, INTDISNUM */
295ff53d4c6SPeter Chubb         DPRINTF("disable(%d)\n", (int)val);
296ff53d4c6SPeter Chubb         val &= 0x3f;
297ff53d4c6SPeter Chubb         s->enabled &= ~(1ULL << val);
298ff53d4c6SPeter Chubb         break;
299ff53d4c6SPeter Chubb 
300ff53d4c6SPeter Chubb     case 4: /* Interrupt Enable Number Register High */
301ff53d4c6SPeter Chubb         s->enabled = (s->enabled & 0xffffffffULL) | (val << 32);
302ff53d4c6SPeter Chubb         break;
303ff53d4c6SPeter Chubb 
304ff53d4c6SPeter Chubb     case 5: /* Interrupt Enable Number Register Low */
305ff53d4c6SPeter Chubb         s->enabled = (s->enabled & 0xffffffff00000000ULL) | val;
306ff53d4c6SPeter Chubb         break;
307ff53d4c6SPeter Chubb 
308ff53d4c6SPeter Chubb     case 6: /* Interrupt Type Register High */
309ff53d4c6SPeter Chubb         s->is_fiq = (s->is_fiq & 0xffffffffULL) | (val << 32);
310ff53d4c6SPeter Chubb         break;
311ff53d4c6SPeter Chubb 
312ff53d4c6SPeter Chubb     case 7: /* Interrupt Type Register Low */
313ff53d4c6SPeter Chubb         s->is_fiq = (s->is_fiq & 0xffffffff00000000ULL) | val;
314ff53d4c6SPeter Chubb         break;
315ff53d4c6SPeter Chubb 
316ff53d4c6SPeter Chubb     case 8: /* Normal Interrupt Priority Register 7 */
317ff53d4c6SPeter Chubb     case 9: /* Normal Interrupt Priority Register 6 */
318ff53d4c6SPeter Chubb     case 10:/* Normal Interrupt Priority Register 5 */
319ff53d4c6SPeter Chubb     case 11:/* Normal Interrupt Priority Register 4 */
320ff53d4c6SPeter Chubb     case 12:/* Normal Interrupt Priority Register 3 */
321ff53d4c6SPeter Chubb     case 13:/* Normal Interrupt Priority Register 2 */
322ff53d4c6SPeter Chubb     case 14:/* Normal Interrupt Priority Register 1 */
323ff53d4c6SPeter Chubb     case 15:/* Normal Interrupt Priority Register 0 */
324ff53d4c6SPeter Chubb         s->prio[15-(offset>>2)] = val;
325ff53d4c6SPeter Chubb         break;
326ff53d4c6SPeter Chubb 
327ff53d4c6SPeter Chubb         /* Read-only registers, writes ignored */
328ff53d4c6SPeter Chubb     case 16:/* Normal Interrupt Vector and Status register */
329ff53d4c6SPeter Chubb     case 17:/* Fast Interrupt vector and status register */
330ff53d4c6SPeter Chubb     case 18:/* Interrupt source register high */
331ff53d4c6SPeter Chubb     case 19:/* Interrupt source register low */
332ff53d4c6SPeter Chubb         return;
333ff53d4c6SPeter Chubb 
334ff53d4c6SPeter Chubb     case 20:/* Interrupt Force Register high */
335ff53d4c6SPeter Chubb         s->pending = (s->pending & 0xffffffffULL) | (val << 32);
336ff53d4c6SPeter Chubb         break;
337ff53d4c6SPeter Chubb 
338ff53d4c6SPeter Chubb     case 21:/* Interrupt Force Register low */
339ff53d4c6SPeter Chubb         s->pending = (s->pending & 0xffffffff00000000ULL) | val;
340ff53d4c6SPeter Chubb         break;
341ff53d4c6SPeter Chubb 
342ff53d4c6SPeter Chubb     case 22:/* Normal Interrupt Pending Register High */
343ff53d4c6SPeter Chubb     case 23:/* Normal Interrupt Pending Register Low */
344ff53d4c6SPeter Chubb     case 24: /* Fast Interrupt Pending Register High  */
345ff53d4c6SPeter Chubb     case 25: /* Fast Interrupt Pending Register Low  */
346ff53d4c6SPeter Chubb         return;
347ff53d4c6SPeter Chubb 
348ff53d4c6SPeter Chubb     default:
349ff53d4c6SPeter Chubb         IPRINTF("imx_avic_write: Bad offset %x\n", (int)offset);
350ff53d4c6SPeter Chubb     }
351ff53d4c6SPeter Chubb     imx_avic_update(s);
352ff53d4c6SPeter Chubb }
353ff53d4c6SPeter Chubb 
354ff53d4c6SPeter Chubb static const MemoryRegionOps imx_avic_ops = {
355ff53d4c6SPeter Chubb     .read = imx_avic_read,
356ff53d4c6SPeter Chubb     .write = imx_avic_write,
357ff53d4c6SPeter Chubb     .endianness = DEVICE_NATIVE_ENDIAN,
358ff53d4c6SPeter Chubb };
359ff53d4c6SPeter Chubb 
360ff53d4c6SPeter Chubb static void imx_avic_reset(DeviceState *dev)
361ff53d4c6SPeter Chubb {
362ff53d4c6SPeter Chubb     IMXAVICState *s = container_of(dev, IMXAVICState, busdev.qdev);
363ff53d4c6SPeter Chubb     s->pending = 0;
364ff53d4c6SPeter Chubb     s->enabled = 0;
365ff53d4c6SPeter Chubb     s->is_fiq = 0;
366ff53d4c6SPeter Chubb     s->intmask = 0x1f;
367ff53d4c6SPeter Chubb     s->intcntl = 0;
368ff53d4c6SPeter Chubb     memset(s->prio, 0, sizeof s->prio);
369ff53d4c6SPeter Chubb }
370ff53d4c6SPeter Chubb 
371ff53d4c6SPeter Chubb static int imx_avic_init(SysBusDevice *dev)
372ff53d4c6SPeter Chubb {
373c7e775e4SDong Xu Wang     IMXAVICState *s = FROM_SYSBUS(IMXAVICState, dev);
374ff53d4c6SPeter Chubb 
375*1437c94bSPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &imx_avic_ops, s,
376*1437c94bSPaolo Bonzini                           "imx_avic", 0x1000);
377ff53d4c6SPeter Chubb     sysbus_init_mmio(dev, &s->iomem);
378ff53d4c6SPeter Chubb 
379ff53d4c6SPeter Chubb     qdev_init_gpio_in(&dev->qdev, imx_avic_set_irq, IMX_AVIC_NUM_IRQS);
380ff53d4c6SPeter Chubb     sysbus_init_irq(dev, &s->irq);
381ff53d4c6SPeter Chubb     sysbus_init_irq(dev, &s->fiq);
382ff53d4c6SPeter Chubb 
383ff53d4c6SPeter Chubb     return 0;
384ff53d4c6SPeter Chubb }
385ff53d4c6SPeter Chubb 
386ff53d4c6SPeter Chubb 
387ff53d4c6SPeter Chubb static void imx_avic_class_init(ObjectClass *klass, void *data)
388ff53d4c6SPeter Chubb {
389ff53d4c6SPeter Chubb     DeviceClass *dc = DEVICE_CLASS(klass);
390ff53d4c6SPeter Chubb     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
391ff53d4c6SPeter Chubb     k->init = imx_avic_init;
392ff53d4c6SPeter Chubb     dc->vmsd = &vmstate_imx_avic;
393ff53d4c6SPeter Chubb     dc->reset = imx_avic_reset;
394ff53d4c6SPeter Chubb     dc->desc = "i.MX Advanced Vector Interrupt Controller";
395ff53d4c6SPeter Chubb }
396ff53d4c6SPeter Chubb 
397ff53d4c6SPeter Chubb static const TypeInfo imx_avic_info = {
398ff53d4c6SPeter Chubb     .name = "imx_avic",
399ff53d4c6SPeter Chubb     .parent = TYPE_SYS_BUS_DEVICE,
400ff53d4c6SPeter Chubb     .instance_size = sizeof(IMXAVICState),
401ff53d4c6SPeter Chubb     .class_init = imx_avic_class_init,
402ff53d4c6SPeter Chubb };
403ff53d4c6SPeter Chubb 
404ff53d4c6SPeter Chubb static void imx_avic_register_types(void)
405ff53d4c6SPeter Chubb {
406ff53d4c6SPeter Chubb     type_register_static(&imx_avic_info);
407ff53d4c6SPeter Chubb }
408ff53d4c6SPeter Chubb 
409ff53d4c6SPeter Chubb type_init(imx_avic_register_types)
410