xref: /qemu/hw/intc/imx_avic.c (revision 06b40d250ecfa1633209c2e431a7a38acfd03a98)
1ff53d4c6SPeter Chubb /*
2ff53d4c6SPeter Chubb  * i.MX31 Vectored Interrupt Controller
3ff53d4c6SPeter Chubb  *
4ff53d4c6SPeter Chubb  * Note this is NOT the PL192 provided by ARM, but
5ff53d4c6SPeter Chubb  * a custom implementation by Freescale.
6ff53d4c6SPeter Chubb  *
7ff53d4c6SPeter Chubb  * Copyright (c) 2008 OKL
8ff53d4c6SPeter Chubb  * Copyright (c) 2011 NICTA Pty Ltd
9aade7b91SStefan Weil  * Originally written by Hans Jiang
10f250c6a7SJean-Christophe Dubois  * Updated by Jean-Christophe Dubois <jcd@tribudubois.net>
11ff53d4c6SPeter Chubb  *
12aade7b91SStefan Weil  * This code is licensed under the GPL version 2 or later.  See
13ff53d4c6SPeter Chubb  * the COPYING file in the top-level directory.
14ff53d4c6SPeter Chubb  *
15ff53d4c6SPeter Chubb  * TODO: implement vectors.
16ff53d4c6SPeter Chubb  */
17ff53d4c6SPeter Chubb 
188ef94f0bSPeter Maydell #include "qemu/osdep.h"
19f250c6a7SJean-Christophe Dubois #include "hw/intc/imx_avic.h"
2064552b6bSMarkus Armbruster #include "hw/irq.h"
21d6454270SMarkus Armbruster #include "migration/vmstate.h"
2203dd024fSPaolo Bonzini #include "qemu/log.h"
230b8fa32fSMarkus Armbruster #include "qemu/module.h"
24ff53d4c6SPeter Chubb 
25f50ed785SJean-Christophe Dubois #ifndef DEBUG_IMX_AVIC
26f50ed785SJean-Christophe Dubois #define DEBUG_IMX_AVIC 0
27f50ed785SJean-Christophe Dubois #endif
28ff53d4c6SPeter Chubb 
29ff53d4c6SPeter Chubb #define DPRINTF(fmt, args...) \
30f50ed785SJean-Christophe Dubois     do { \
31f50ed785SJean-Christophe Dubois         if (DEBUG_IMX_AVIC) { \
32f50ed785SJean-Christophe Dubois             fprintf(stderr, "[%s]%s: " fmt , TYPE_IMX_AVIC, \
33f50ed785SJean-Christophe Dubois                                              __func__, ##args); \
34f50ed785SJean-Christophe Dubois         } \
35f50ed785SJean-Christophe Dubois     } while (0)
36ff53d4c6SPeter Chubb 
37ff53d4c6SPeter Chubb static const VMStateDescription vmstate_imx_avic = {
38dbeedce7SJean-Christophe Dubois     .name = TYPE_IMX_AVIC,
39ff53d4c6SPeter Chubb     .version_id = 1,
40ff53d4c6SPeter Chubb     .minimum_version_id = 1,
4145b1f81dSRichard Henderson     .fields = (const VMStateField[]) {
42ff53d4c6SPeter Chubb         VMSTATE_UINT64(pending, IMXAVICState),
43ff53d4c6SPeter Chubb         VMSTATE_UINT64(enabled, IMXAVICState),
44ff53d4c6SPeter Chubb         VMSTATE_UINT64(is_fiq, IMXAVICState),
45ff53d4c6SPeter Chubb         VMSTATE_UINT32(intcntl, IMXAVICState),
46ff53d4c6SPeter Chubb         VMSTATE_UINT32(intmask, IMXAVICState),
47ff53d4c6SPeter Chubb         VMSTATE_UINT32_ARRAY(prio, IMXAVICState, PRIO_WORDS),
48ff53d4c6SPeter Chubb         VMSTATE_END_OF_LIST()
49ff53d4c6SPeter Chubb     },
50ff53d4c6SPeter Chubb };
51ff53d4c6SPeter Chubb 
imx_avic_prio(IMXAVICState * s,int irq)52ff53d4c6SPeter Chubb static inline int imx_avic_prio(IMXAVICState *s, int irq)
53ff53d4c6SPeter Chubb {
54ff53d4c6SPeter Chubb     uint32_t word = irq / PRIO_PER_WORD;
55ff53d4c6SPeter Chubb     uint32_t part = 4 * (irq % PRIO_PER_WORD);
56ff53d4c6SPeter Chubb     return 0xf & (s->prio[word] >> part);
57ff53d4c6SPeter Chubb }
58ff53d4c6SPeter Chubb 
59ff53d4c6SPeter Chubb /* Update interrupts.  */
imx_avic_update(IMXAVICState * s)60ff53d4c6SPeter Chubb static void imx_avic_update(IMXAVICState *s)
61ff53d4c6SPeter Chubb {
62ff53d4c6SPeter Chubb     int i;
63ff53d4c6SPeter Chubb     uint64_t new = s->pending & s->enabled;
64ff53d4c6SPeter Chubb     uint64_t flags;
65ff53d4c6SPeter Chubb 
66ff53d4c6SPeter Chubb     flags = new & s->is_fiq;
67ff53d4c6SPeter Chubb     qemu_set_irq(s->fiq, !!flags);
68ff53d4c6SPeter Chubb 
69ff53d4c6SPeter Chubb     flags = new & ~s->is_fiq;
70ff53d4c6SPeter Chubb     if (!flags || (s->intmask == 0x1f)) {
71ff53d4c6SPeter Chubb         qemu_set_irq(s->irq, !!flags);
72ff53d4c6SPeter Chubb         return;
73ff53d4c6SPeter Chubb     }
74ff53d4c6SPeter Chubb 
75ff53d4c6SPeter Chubb     /*
76ff53d4c6SPeter Chubb      * Take interrupt if there's a pending interrupt with
77ff53d4c6SPeter Chubb      * priority higher than the value of intmask
78ff53d4c6SPeter Chubb      */
79ff53d4c6SPeter Chubb     for (i = 0; i < IMX_AVIC_NUM_IRQS; i++) {
80ff53d4c6SPeter Chubb         if (flags & (1UL << i)) {
81ff53d4c6SPeter Chubb             if (imx_avic_prio(s, i) > s->intmask) {
82ff53d4c6SPeter Chubb                 qemu_set_irq(s->irq, 1);
83ff53d4c6SPeter Chubb                 return;
84ff53d4c6SPeter Chubb             }
85ff53d4c6SPeter Chubb         }
86ff53d4c6SPeter Chubb     }
87ff53d4c6SPeter Chubb     qemu_set_irq(s->irq, 0);
88ff53d4c6SPeter Chubb }
89ff53d4c6SPeter Chubb 
imx_avic_set_irq(void * opaque,int irq,int level)90ff53d4c6SPeter Chubb static void imx_avic_set_irq(void *opaque, int irq, int level)
91ff53d4c6SPeter Chubb {
92ff53d4c6SPeter Chubb     IMXAVICState *s = (IMXAVICState *)opaque;
93ff53d4c6SPeter Chubb 
94ff53d4c6SPeter Chubb     if (level) {
95ff53d4c6SPeter Chubb         DPRINTF("Raising IRQ %d, prio %d\n",
96ff53d4c6SPeter Chubb                 irq, imx_avic_prio(s, irq));
97ff53d4c6SPeter Chubb         s->pending |= (1ULL << irq);
98ff53d4c6SPeter Chubb     } else {
99ff53d4c6SPeter Chubb         DPRINTF("Clearing IRQ %d, prio %d\n",
100ff53d4c6SPeter Chubb                 irq, imx_avic_prio(s, irq));
101ff53d4c6SPeter Chubb         s->pending &= ~(1ULL << irq);
102ff53d4c6SPeter Chubb     }
103ff53d4c6SPeter Chubb 
104ff53d4c6SPeter Chubb     imx_avic_update(s);
105ff53d4c6SPeter Chubb }
106ff53d4c6SPeter Chubb 
107ff53d4c6SPeter Chubb 
imx_avic_read(void * opaque,hwaddr offset,unsigned size)108ff53d4c6SPeter Chubb static uint64_t imx_avic_read(void *opaque,
109a8170e5eSAvi Kivity                              hwaddr offset, unsigned size)
110ff53d4c6SPeter Chubb {
111ff53d4c6SPeter Chubb     IMXAVICState *s = (IMXAVICState *)opaque;
112ff53d4c6SPeter Chubb 
113f50ed785SJean-Christophe Dubois     DPRINTF("read(offset = 0x%" HWADDR_PRIx ")\n", offset);
114ff53d4c6SPeter Chubb 
115ff53d4c6SPeter Chubb     switch (offset >> 2) {
116ff53d4c6SPeter Chubb     case 0: /* INTCNTL */
117ff53d4c6SPeter Chubb         return s->intcntl;
118ff53d4c6SPeter Chubb 
119ff53d4c6SPeter Chubb     case 1: /* Normal Interrupt Mask Register, NIMASK */
120ff53d4c6SPeter Chubb         return s->intmask;
121ff53d4c6SPeter Chubb 
122ff53d4c6SPeter Chubb     case 2: /* Interrupt Enable Number Register, INTENNUM */
123ff53d4c6SPeter Chubb     case 3: /* Interrupt Disable Number Register, INTDISNUM */
124ff53d4c6SPeter Chubb         return 0;
125ff53d4c6SPeter Chubb 
126ff53d4c6SPeter Chubb     case 4: /* Interrupt Enabled Number Register High */
127ff53d4c6SPeter Chubb         return s->enabled >> 32;
128ff53d4c6SPeter Chubb 
129ff53d4c6SPeter Chubb     case 5: /* Interrupt Enabled Number Register Low */
130ff53d4c6SPeter Chubb         return s->enabled & 0xffffffffULL;
131ff53d4c6SPeter Chubb 
132ff53d4c6SPeter Chubb     case 6: /* Interrupt Type Register High */
133ff53d4c6SPeter Chubb         return s->is_fiq >> 32;
134ff53d4c6SPeter Chubb 
135ff53d4c6SPeter Chubb     case 7: /* Interrupt Type Register Low */
136ff53d4c6SPeter Chubb         return s->is_fiq & 0xffffffffULL;
137ff53d4c6SPeter Chubb 
138ff53d4c6SPeter Chubb     case 8: /* Normal Interrupt Priority Register 7 */
139ff53d4c6SPeter Chubb     case 9: /* Normal Interrupt Priority Register 6 */
140ff53d4c6SPeter Chubb     case 10:/* Normal Interrupt Priority Register 5 */
141ff53d4c6SPeter Chubb     case 11:/* Normal Interrupt Priority Register 4 */
142ff53d4c6SPeter Chubb     case 12:/* Normal Interrupt Priority Register 3 */
143ff53d4c6SPeter Chubb     case 13:/* Normal Interrupt Priority Register 2 */
144ff53d4c6SPeter Chubb     case 14:/* Normal Interrupt Priority Register 1 */
145ff53d4c6SPeter Chubb     case 15:/* Normal Interrupt Priority Register 0 */
146ff53d4c6SPeter Chubb         return s->prio[15-(offset>>2)];
147ff53d4c6SPeter Chubb 
148ff53d4c6SPeter Chubb     case 16: /* Normal interrupt vector and status register */
149ff53d4c6SPeter Chubb     {
150ff53d4c6SPeter Chubb         /*
151ff53d4c6SPeter Chubb          * This returns the highest priority
152ff53d4c6SPeter Chubb          * outstanding interrupt.  Where there is more than
153ff53d4c6SPeter Chubb          * one pending IRQ with the same priority,
154ff53d4c6SPeter Chubb          * take the highest numbered one.
155ff53d4c6SPeter Chubb          */
156ff53d4c6SPeter Chubb         uint64_t flags = s->pending & s->enabled & ~s->is_fiq;
157ff53d4c6SPeter Chubb         int i;
158ff53d4c6SPeter Chubb         int prio = -1;
159ff53d4c6SPeter Chubb         int irq = -1;
160ff53d4c6SPeter Chubb         for (i = 63; i >= 0; --i) {
161ff53d4c6SPeter Chubb             if (flags & (1ULL<<i)) {
162ff53d4c6SPeter Chubb                 int irq_prio = imx_avic_prio(s, i);
163ff53d4c6SPeter Chubb                 if (irq_prio > prio) {
164ff53d4c6SPeter Chubb                     irq = i;
165ff53d4c6SPeter Chubb                     prio = irq_prio;
166ff53d4c6SPeter Chubb                 }
167ff53d4c6SPeter Chubb             }
168ff53d4c6SPeter Chubb         }
169ff53d4c6SPeter Chubb         if (irq >= 0) {
170ff53d4c6SPeter Chubb             imx_avic_set_irq(s, irq, 0);
171ff53d4c6SPeter Chubb             return irq << 16 | prio;
172ff53d4c6SPeter Chubb         }
173ff53d4c6SPeter Chubb         return 0xffffffffULL;
174ff53d4c6SPeter Chubb     }
175ff53d4c6SPeter Chubb     case 17:/* Fast Interrupt vector and status register */
176ff53d4c6SPeter Chubb     {
177ff53d4c6SPeter Chubb         uint64_t flags = s->pending & s->enabled & s->is_fiq;
178ff53d4c6SPeter Chubb         int i = ctz64(flags);
179ff53d4c6SPeter Chubb         if (i < 64) {
180ff53d4c6SPeter Chubb             imx_avic_set_irq(opaque, i, 0);
181ff53d4c6SPeter Chubb             return i;
182ff53d4c6SPeter Chubb         }
183ff53d4c6SPeter Chubb         return 0xffffffffULL;
184ff53d4c6SPeter Chubb     }
185ff53d4c6SPeter Chubb     case 18:/* Interrupt source register high */
186ff53d4c6SPeter Chubb         return s->pending >> 32;
187ff53d4c6SPeter Chubb 
188ff53d4c6SPeter Chubb     case 19:/* Interrupt source register low */
189ff53d4c6SPeter Chubb         return s->pending & 0xffffffffULL;
190ff53d4c6SPeter Chubb 
191ff53d4c6SPeter Chubb     case 20:/* Interrupt Force Register high */
192ff53d4c6SPeter Chubb     case 21:/* Interrupt Force Register low */
193ff53d4c6SPeter Chubb         return 0;
194ff53d4c6SPeter Chubb 
195ff53d4c6SPeter Chubb     case 22:/* Normal Interrupt Pending Register High */
196ff53d4c6SPeter Chubb         return (s->pending & s->enabled & ~s->is_fiq) >> 32;
197ff53d4c6SPeter Chubb 
198ff53d4c6SPeter Chubb     case 23:/* Normal Interrupt Pending Register Low */
199ff53d4c6SPeter Chubb         return (s->pending & s->enabled & ~s->is_fiq) & 0xffffffffULL;
200ff53d4c6SPeter Chubb 
201ff53d4c6SPeter Chubb     case 24: /* Fast Interrupt Pending Register High  */
202ff53d4c6SPeter Chubb         return (s->pending & s->enabled & s->is_fiq) >> 32;
203ff53d4c6SPeter Chubb 
204ff53d4c6SPeter Chubb     case 25: /* Fast Interrupt Pending Register Low  */
205ff53d4c6SPeter Chubb         return (s->pending & s->enabled & s->is_fiq) & 0xffffffffULL;
206ff53d4c6SPeter Chubb 
207ff53d4c6SPeter Chubb     case 0x40:            /* AVIC vector 0, use for WFI WAR */
208ff53d4c6SPeter Chubb         return 0x4;
209ff53d4c6SPeter Chubb 
210ff53d4c6SPeter Chubb     default:
211f50ed785SJean-Christophe Dubois         qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%"
212f50ed785SJean-Christophe Dubois                       HWADDR_PRIx "\n", TYPE_IMX_AVIC, __func__, offset);
213ff53d4c6SPeter Chubb         return 0;
214ff53d4c6SPeter Chubb     }
215ff53d4c6SPeter Chubb }
216ff53d4c6SPeter Chubb 
imx_avic_write(void * opaque,hwaddr offset,uint64_t val,unsigned size)217a8170e5eSAvi Kivity static void imx_avic_write(void *opaque, hwaddr offset,
218ff53d4c6SPeter Chubb                           uint64_t val, unsigned size)
219ff53d4c6SPeter Chubb {
220ff53d4c6SPeter Chubb     IMXAVICState *s = (IMXAVICState *)opaque;
221ff53d4c6SPeter Chubb 
222ff53d4c6SPeter Chubb     /* Vector Registers not yet supported */
223ff53d4c6SPeter Chubb     if (offset >= 0x100 && offset <= 0x2fc) {
224f50ed785SJean-Christophe Dubois         qemu_log_mask(LOG_UNIMP, "[%s]%s: vector %d ignored\n",
225f50ed785SJean-Christophe Dubois                       TYPE_IMX_AVIC, __func__, (int)((offset - 0x100) >> 2));
226ff53d4c6SPeter Chubb         return;
227ff53d4c6SPeter Chubb     }
228ff53d4c6SPeter Chubb 
229f50ed785SJean-Christophe Dubois     DPRINTF("(0x%" HWADDR_PRIx ") = 0x%x\n", offset, (unsigned int)val);
230f50ed785SJean-Christophe Dubois 
231ff53d4c6SPeter Chubb     switch (offset >> 2) {
232ff53d4c6SPeter Chubb     case 0: /* Interrupt Control Register, INTCNTL */
233ff53d4c6SPeter Chubb         s->intcntl = val & (ABFEN | NIDIS | FIDIS | NIAD | FIAD | NM);
234ff53d4c6SPeter Chubb         if (s->intcntl & ABFEN) {
235ff53d4c6SPeter Chubb             s->intcntl &= ~(val & ABFLAG);
236ff53d4c6SPeter Chubb         }
237ff53d4c6SPeter Chubb         break;
238ff53d4c6SPeter Chubb 
239ff53d4c6SPeter Chubb     case 1: /* Normal Interrupt Mask Register, NIMASK */
240ff53d4c6SPeter Chubb         s->intmask = val & 0x1f;
241ff53d4c6SPeter Chubb         break;
242ff53d4c6SPeter Chubb 
243ff53d4c6SPeter Chubb     case 2: /* Interrupt Enable Number Register, INTENNUM */
244ff53d4c6SPeter Chubb         DPRINTF("enable(%d)\n", (int)val);
245ff53d4c6SPeter Chubb         val &= 0x3f;
246ff53d4c6SPeter Chubb         s->enabled |= (1ULL << val);
247ff53d4c6SPeter Chubb         break;
248ff53d4c6SPeter Chubb 
249ff53d4c6SPeter Chubb     case 3: /* Interrupt Disable Number Register, INTDISNUM */
250ff53d4c6SPeter Chubb         DPRINTF("disable(%d)\n", (int)val);
251ff53d4c6SPeter Chubb         val &= 0x3f;
252ff53d4c6SPeter Chubb         s->enabled &= ~(1ULL << val);
253ff53d4c6SPeter Chubb         break;
254ff53d4c6SPeter Chubb 
255ff53d4c6SPeter Chubb     case 4: /* Interrupt Enable Number Register High */
256ff53d4c6SPeter Chubb         s->enabled = (s->enabled & 0xffffffffULL) | (val << 32);
257ff53d4c6SPeter Chubb         break;
258ff53d4c6SPeter Chubb 
259ff53d4c6SPeter Chubb     case 5: /* Interrupt Enable Number Register Low */
260ff53d4c6SPeter Chubb         s->enabled = (s->enabled & 0xffffffff00000000ULL) | val;
261ff53d4c6SPeter Chubb         break;
262ff53d4c6SPeter Chubb 
263ff53d4c6SPeter Chubb     case 6: /* Interrupt Type Register High */
264ff53d4c6SPeter Chubb         s->is_fiq = (s->is_fiq & 0xffffffffULL) | (val << 32);
265ff53d4c6SPeter Chubb         break;
266ff53d4c6SPeter Chubb 
267ff53d4c6SPeter Chubb     case 7: /* Interrupt Type Register Low */
268ff53d4c6SPeter Chubb         s->is_fiq = (s->is_fiq & 0xffffffff00000000ULL) | val;
269ff53d4c6SPeter Chubb         break;
270ff53d4c6SPeter Chubb 
271ff53d4c6SPeter Chubb     case 8: /* Normal Interrupt Priority Register 7 */
272ff53d4c6SPeter Chubb     case 9: /* Normal Interrupt Priority Register 6 */
273ff53d4c6SPeter Chubb     case 10:/* Normal Interrupt Priority Register 5 */
274ff53d4c6SPeter Chubb     case 11:/* Normal Interrupt Priority Register 4 */
275ff53d4c6SPeter Chubb     case 12:/* Normal Interrupt Priority Register 3 */
276ff53d4c6SPeter Chubb     case 13:/* Normal Interrupt Priority Register 2 */
277ff53d4c6SPeter Chubb     case 14:/* Normal Interrupt Priority Register 1 */
278ff53d4c6SPeter Chubb     case 15:/* Normal Interrupt Priority Register 0 */
279ff53d4c6SPeter Chubb         s->prio[15-(offset>>2)] = val;
280ff53d4c6SPeter Chubb         break;
281ff53d4c6SPeter Chubb 
282ff53d4c6SPeter Chubb         /* Read-only registers, writes ignored */
283ff53d4c6SPeter Chubb     case 16:/* Normal Interrupt Vector and Status register */
284ff53d4c6SPeter Chubb     case 17:/* Fast Interrupt vector and status register */
285ff53d4c6SPeter Chubb     case 18:/* Interrupt source register high */
286ff53d4c6SPeter Chubb     case 19:/* Interrupt source register low */
287ff53d4c6SPeter Chubb         return;
288ff53d4c6SPeter Chubb 
289ff53d4c6SPeter Chubb     case 20:/* Interrupt Force Register high */
290ff53d4c6SPeter Chubb         s->pending = (s->pending & 0xffffffffULL) | (val << 32);
291ff53d4c6SPeter Chubb         break;
292ff53d4c6SPeter Chubb 
293ff53d4c6SPeter Chubb     case 21:/* Interrupt Force Register low */
294ff53d4c6SPeter Chubb         s->pending = (s->pending & 0xffffffff00000000ULL) | val;
295ff53d4c6SPeter Chubb         break;
296ff53d4c6SPeter Chubb 
297ff53d4c6SPeter Chubb     case 22:/* Normal Interrupt Pending Register High */
298ff53d4c6SPeter Chubb     case 23:/* Normal Interrupt Pending Register Low */
299ff53d4c6SPeter Chubb     case 24: /* Fast Interrupt Pending Register High  */
300ff53d4c6SPeter Chubb     case 25: /* Fast Interrupt Pending Register Low  */
301ff53d4c6SPeter Chubb         return;
302ff53d4c6SPeter Chubb 
303ff53d4c6SPeter Chubb     default:
304f50ed785SJean-Christophe Dubois         qemu_log_mask(LOG_GUEST_ERROR, "[%s]%s: Bad register at offset 0x%"
305f50ed785SJean-Christophe Dubois                       HWADDR_PRIx "\n", TYPE_IMX_AVIC, __func__, offset);
306ff53d4c6SPeter Chubb     }
307ff53d4c6SPeter Chubb     imx_avic_update(s);
308ff53d4c6SPeter Chubb }
309ff53d4c6SPeter Chubb 
310ff53d4c6SPeter Chubb static const MemoryRegionOps imx_avic_ops = {
311ff53d4c6SPeter Chubb     .read = imx_avic_read,
312ff53d4c6SPeter Chubb     .write = imx_avic_write,
313ff53d4c6SPeter Chubb     .endianness = DEVICE_NATIVE_ENDIAN,
314ff53d4c6SPeter Chubb };
315ff53d4c6SPeter Chubb 
imx_avic_reset(DeviceState * dev)316ff53d4c6SPeter Chubb static void imx_avic_reset(DeviceState *dev)
317ff53d4c6SPeter Chubb {
3185ff94a61SAndreas Färber     IMXAVICState *s = IMX_AVIC(dev);
3195ff94a61SAndreas Färber 
320ff53d4c6SPeter Chubb     s->pending = 0;
321ff53d4c6SPeter Chubb     s->enabled = 0;
322ff53d4c6SPeter Chubb     s->is_fiq = 0;
323ff53d4c6SPeter Chubb     s->intmask = 0x1f;
324ff53d4c6SPeter Chubb     s->intcntl = 0;
325ff53d4c6SPeter Chubb     memset(s->prio, 0, sizeof s->prio);
326ff53d4c6SPeter Chubb }
327ff53d4c6SPeter Chubb 
imx_avic_init(Object * obj)328f777bda6Sxiaoqiang.zhao static void imx_avic_init(Object *obj)
329ff53d4c6SPeter Chubb {
330f777bda6Sxiaoqiang.zhao     DeviceState *dev = DEVICE(obj);
331f777bda6Sxiaoqiang.zhao     IMXAVICState *s = IMX_AVIC(obj);
332f777bda6Sxiaoqiang.zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
333ff53d4c6SPeter Chubb 
334f777bda6Sxiaoqiang.zhao     memory_region_init_io(&s->iomem, obj, &imx_avic_ops, s,
335f250c6a7SJean-Christophe Dubois                           TYPE_IMX_AVIC, 0x1000);
3365ff94a61SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
337ff53d4c6SPeter Chubb 
3385ff94a61SAndreas Färber     qdev_init_gpio_in(dev, imx_avic_set_irq, IMX_AVIC_NUM_IRQS);
3395ff94a61SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
3405ff94a61SAndreas Färber     sysbus_init_irq(sbd, &s->fiq);
341ff53d4c6SPeter Chubb }
342ff53d4c6SPeter Chubb 
343ff53d4c6SPeter Chubb 
imx_avic_class_init(ObjectClass * klass,const void * data)344*12d1a768SPhilippe Mathieu-Daudé static void imx_avic_class_init(ObjectClass *klass, const void *data)
345ff53d4c6SPeter Chubb {
346ff53d4c6SPeter Chubb     DeviceClass *dc = DEVICE_CLASS(klass);
347f777bda6Sxiaoqiang.zhao 
348ff53d4c6SPeter Chubb     dc->vmsd = &vmstate_imx_avic;
349e3d08143SPeter Maydell     device_class_set_legacy_reset(dc, imx_avic_reset);
350ff53d4c6SPeter Chubb     dc->desc = "i.MX Advanced Vector Interrupt Controller";
351ff53d4c6SPeter Chubb }
352ff53d4c6SPeter Chubb 
353ff53d4c6SPeter Chubb static const TypeInfo imx_avic_info = {
3545ff94a61SAndreas Färber     .name = TYPE_IMX_AVIC,
355ff53d4c6SPeter Chubb     .parent = TYPE_SYS_BUS_DEVICE,
356ff53d4c6SPeter Chubb     .instance_size = sizeof(IMXAVICState),
357f777bda6Sxiaoqiang.zhao     .instance_init = imx_avic_init,
358ff53d4c6SPeter Chubb     .class_init = imx_avic_class_init,
359ff53d4c6SPeter Chubb };
360ff53d4c6SPeter Chubb 
imx_avic_register_types(void)361ff53d4c6SPeter Chubb static void imx_avic_register_types(void)
362ff53d4c6SPeter Chubb {
363ff53d4c6SPeter Chubb     type_register_static(&imx_avic_info);
364ff53d4c6SPeter Chubb }
365ff53d4c6SPeter Chubb 
366ff53d4c6SPeter Chubb type_init(imx_avic_register_types)
367