107e2034dSPavel Fedin /* 207e2034dSPavel Fedin * ARM GICv3 support - internal interfaces 307e2034dSPavel Fedin * 407e2034dSPavel Fedin * Copyright (c) 2012 Linaro Limited 507e2034dSPavel Fedin * Copyright (c) 2015 Huawei. 607e2034dSPavel Fedin * Copyright (c) 2015 Samsung Electronics Co., Ltd. 707e2034dSPavel Fedin * Written by Peter Maydell 807e2034dSPavel Fedin * Reworked for GICv3 by Shlomo Pongratz and Pavel Fedin 907e2034dSPavel Fedin * 1007e2034dSPavel Fedin * This program is free software; you can redistribute it and/or modify 1107e2034dSPavel Fedin * it under the terms of the GNU General Public License as published by 1207e2034dSPavel Fedin * the Free Software Foundation, either version 2 of the License, or 1307e2034dSPavel Fedin * (at your option) any later version. 1407e2034dSPavel Fedin * 1507e2034dSPavel Fedin * This program is distributed in the hope that it will be useful, 1607e2034dSPavel Fedin * but WITHOUT ANY WARRANTY; without even the implied warranty of 1707e2034dSPavel Fedin * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1807e2034dSPavel Fedin * GNU General Public License for more details. 1907e2034dSPavel Fedin * 2007e2034dSPavel Fedin * You should have received a copy of the GNU General Public License along 2107e2034dSPavel Fedin * with this program; if not, see <http://www.gnu.org/licenses/>. 2207e2034dSPavel Fedin */ 2307e2034dSPavel Fedin 2407e2034dSPavel Fedin #ifndef QEMU_ARM_GICV3_INTERNAL_H 2507e2034dSPavel Fedin #define QEMU_ARM_GICV3_INTERNAL_H 2607e2034dSPavel Fedin 2707e2034dSPavel Fedin #include "hw/intc/arm_gicv3_common.h" 2807e2034dSPavel Fedin 2907e2034dSPavel Fedin /* Distributor registers, as offsets from the distributor base address */ 3007e2034dSPavel Fedin #define GICD_CTLR 0x0000 3107e2034dSPavel Fedin #define GICD_TYPER 0x0004 3207e2034dSPavel Fedin #define GICD_IIDR 0x0008 3307e2034dSPavel Fedin #define GICD_STATUSR 0x0010 3407e2034dSPavel Fedin #define GICD_SETSPI_NSR 0x0040 3507e2034dSPavel Fedin #define GICD_CLRSPI_NSR 0x0048 3607e2034dSPavel Fedin #define GICD_SETSPI_SR 0x0050 3707e2034dSPavel Fedin #define GICD_CLRSPI_SR 0x0058 3807e2034dSPavel Fedin #define GICD_SEIR 0x0068 3907e2034dSPavel Fedin #define GICD_IGROUPR 0x0080 4007e2034dSPavel Fedin #define GICD_ISENABLER 0x0100 4107e2034dSPavel Fedin #define GICD_ICENABLER 0x0180 4207e2034dSPavel Fedin #define GICD_ISPENDR 0x0200 4307e2034dSPavel Fedin #define GICD_ICPENDR 0x0280 4407e2034dSPavel Fedin #define GICD_ISACTIVER 0x0300 4507e2034dSPavel Fedin #define GICD_ICACTIVER 0x0380 4607e2034dSPavel Fedin #define GICD_IPRIORITYR 0x0400 4707e2034dSPavel Fedin #define GICD_ITARGETSR 0x0800 4807e2034dSPavel Fedin #define GICD_ICFGR 0x0C00 4907e2034dSPavel Fedin #define GICD_IGRPMODR 0x0D00 5007e2034dSPavel Fedin #define GICD_NSACR 0x0E00 5107e2034dSPavel Fedin #define GICD_SGIR 0x0F00 5207e2034dSPavel Fedin #define GICD_CPENDSGIR 0x0F10 5307e2034dSPavel Fedin #define GICD_SPENDSGIR 0x0F20 5407e2034dSPavel Fedin #define GICD_IROUTER 0x6000 5507e2034dSPavel Fedin #define GICD_IDREGS 0xFFD0 5607e2034dSPavel Fedin 5707e2034dSPavel Fedin /* GICD_CTLR fields */ 5807e2034dSPavel Fedin #define GICD_CTLR_EN_GRP0 (1U << 0) 5907e2034dSPavel Fedin #define GICD_CTLR_EN_GRP1NS (1U << 1) /* GICv3 5.3.20 */ 6007e2034dSPavel Fedin #define GICD_CTLR_EN_GRP1S (1U << 2) 6107e2034dSPavel Fedin #define GICD_CTLR_EN_GRP1_ALL (GICD_CTLR_EN_GRP1NS | GICD_CTLR_EN_GRP1S) 6207e2034dSPavel Fedin /* Bit 4 is ARE if the system doesn't support TrustZone, ARE_S otherwise */ 6307e2034dSPavel Fedin #define GICD_CTLR_ARE (1U << 4) 6407e2034dSPavel Fedin #define GICD_CTLR_ARE_S (1U << 4) 6507e2034dSPavel Fedin #define GICD_CTLR_ARE_NS (1U << 5) 6607e2034dSPavel Fedin #define GICD_CTLR_DS (1U << 6) 6707e2034dSPavel Fedin #define GICD_CTLR_E1NWF (1U << 7) 6807e2034dSPavel Fedin #define GICD_CTLR_RWP (1U << 31) 6907e2034dSPavel Fedin 7007e2034dSPavel Fedin /* 7107e2034dSPavel Fedin * Redistributor frame offsets from RD_base 7207e2034dSPavel Fedin */ 7307e2034dSPavel Fedin #define GICR_SGI_OFFSET 0x10000 7407e2034dSPavel Fedin 7507e2034dSPavel Fedin /* 7607e2034dSPavel Fedin * Redistributor registers, offsets from RD_base 7707e2034dSPavel Fedin */ 7807e2034dSPavel Fedin #define GICR_CTLR 0x0000 7907e2034dSPavel Fedin #define GICR_IIDR 0x0004 8007e2034dSPavel Fedin #define GICR_TYPER 0x0008 8107e2034dSPavel Fedin #define GICR_STATUSR 0x0010 8207e2034dSPavel Fedin #define GICR_WAKER 0x0014 8307e2034dSPavel Fedin #define GICR_SETLPIR 0x0040 8407e2034dSPavel Fedin #define GICR_CLRLPIR 0x0048 8507e2034dSPavel Fedin #define GICR_PROPBASER 0x0070 8607e2034dSPavel Fedin #define GICR_PENDBASER 0x0078 8707e2034dSPavel Fedin #define GICR_INVLPIR 0x00A0 8807e2034dSPavel Fedin #define GICR_INVALLR 0x00B0 8907e2034dSPavel Fedin #define GICR_SYNCR 0x00C0 9007e2034dSPavel Fedin #define GICR_IDREGS 0xFFD0 9107e2034dSPavel Fedin 9207e2034dSPavel Fedin /* SGI and PPI Redistributor registers, offsets from RD_base */ 9307e2034dSPavel Fedin #define GICR_IGROUPR0 (GICR_SGI_OFFSET + 0x0080) 9407e2034dSPavel Fedin #define GICR_ISENABLER0 (GICR_SGI_OFFSET + 0x0100) 9507e2034dSPavel Fedin #define GICR_ICENABLER0 (GICR_SGI_OFFSET + 0x0180) 9607e2034dSPavel Fedin #define GICR_ISPENDR0 (GICR_SGI_OFFSET + 0x0200) 9707e2034dSPavel Fedin #define GICR_ICPENDR0 (GICR_SGI_OFFSET + 0x0280) 9807e2034dSPavel Fedin #define GICR_ISACTIVER0 (GICR_SGI_OFFSET + 0x0300) 9907e2034dSPavel Fedin #define GICR_ICACTIVER0 (GICR_SGI_OFFSET + 0x0380) 10007e2034dSPavel Fedin #define GICR_IPRIORITYR (GICR_SGI_OFFSET + 0x0400) 10107e2034dSPavel Fedin #define GICR_ICFGR0 (GICR_SGI_OFFSET + 0x0C00) 10207e2034dSPavel Fedin #define GICR_ICFGR1 (GICR_SGI_OFFSET + 0x0C04) 10307e2034dSPavel Fedin #define GICR_IGRPMODR0 (GICR_SGI_OFFSET + 0x0D00) 10407e2034dSPavel Fedin #define GICR_NSACR (GICR_SGI_OFFSET + 0x0E00) 10507e2034dSPavel Fedin 10607e2034dSPavel Fedin #define GICR_CTLR_ENABLE_LPIS (1U << 0) 10707e2034dSPavel Fedin #define GICR_CTLR_RWP (1U << 3) 10807e2034dSPavel Fedin #define GICR_CTLR_DPG0 (1U << 24) 10907e2034dSPavel Fedin #define GICR_CTLR_DPG1NS (1U << 25) 11007e2034dSPavel Fedin #define GICR_CTLR_DPG1S (1U << 26) 11107e2034dSPavel Fedin #define GICR_CTLR_UWP (1U << 31) 11207e2034dSPavel Fedin 11307e2034dSPavel Fedin #define GICR_TYPER_PLPIS (1U << 0) 11407e2034dSPavel Fedin #define GICR_TYPER_VLPIS (1U << 1) 11507e2034dSPavel Fedin #define GICR_TYPER_DIRECTLPI (1U << 3) 11607e2034dSPavel Fedin #define GICR_TYPER_LAST (1U << 4) 11707e2034dSPavel Fedin #define GICR_TYPER_DPGS (1U << 5) 11807e2034dSPavel Fedin #define GICR_TYPER_PROCNUM (0xFFFFU << 8) 11907e2034dSPavel Fedin #define GICR_TYPER_COMMONLPIAFF (0x3 << 24) 12007e2034dSPavel Fedin #define GICR_TYPER_AFFINITYVALUE (0xFFFFFFFFULL << 32) 12107e2034dSPavel Fedin 12207e2034dSPavel Fedin #define GICR_WAKER_ProcessorSleep (1U << 1) 12307e2034dSPavel Fedin #define GICR_WAKER_ChildrenAsleep (1U << 2) 12407e2034dSPavel Fedin 12507e2034dSPavel Fedin #define GICR_PROPBASER_OUTER_CACHEABILITY_MASK (7ULL << 56) 12607e2034dSPavel Fedin #define GICR_PROPBASER_ADDR_MASK (0xfffffffffULL << 12) 12707e2034dSPavel Fedin #define GICR_PROPBASER_SHAREABILITY_MASK (3U << 10) 12807e2034dSPavel Fedin #define GICR_PROPBASER_CACHEABILITY_MASK (7U << 7) 12907e2034dSPavel Fedin #define GICR_PROPBASER_IDBITS_MASK (0x1f) 13007e2034dSPavel Fedin 13107e2034dSPavel Fedin #define GICR_PENDBASER_PTZ (1ULL << 62) 13207e2034dSPavel Fedin #define GICR_PENDBASER_OUTER_CACHEABILITY_MASK (7ULL << 56) 13307e2034dSPavel Fedin #define GICR_PENDBASER_ADDR_MASK (0xffffffffULL << 16) 13407e2034dSPavel Fedin #define GICR_PENDBASER_SHAREABILITY_MASK (3U << 10) 13507e2034dSPavel Fedin #define GICR_PENDBASER_CACHEABILITY_MASK (7U << 7) 13607e2034dSPavel Fedin 13707e2034dSPavel Fedin #define ICC_CTLR_EL1_CBPR (1U << 0) 13807e2034dSPavel Fedin #define ICC_CTLR_EL1_EOIMODE (1U << 1) 13907e2034dSPavel Fedin #define ICC_CTLR_EL1_PMHE (1U << 6) 14007e2034dSPavel Fedin #define ICC_CTLR_EL1_PRIBITS_SHIFT 8 141367b9f52SVijaya Kumar K #define ICC_CTLR_EL1_PRIBITS_MASK (7U << ICC_CTLR_EL1_PRIBITS_SHIFT) 14207e2034dSPavel Fedin #define ICC_CTLR_EL1_IDBITS_SHIFT 11 14307e2034dSPavel Fedin #define ICC_CTLR_EL1_SEIS (1U << 14) 14407e2034dSPavel Fedin #define ICC_CTLR_EL1_A3V (1U << 15) 14507e2034dSPavel Fedin 14607e2034dSPavel Fedin #define ICC_PMR_PRIORITY_MASK 0xff 14707e2034dSPavel Fedin #define ICC_BPR_BINARYPOINT_MASK 0x07 14807e2034dSPavel Fedin #define ICC_IGRPEN_ENABLE 0x01 14907e2034dSPavel Fedin 15007e2034dSPavel Fedin #define ICC_CTLR_EL3_CBPR_EL1S (1U << 0) 15107e2034dSPavel Fedin #define ICC_CTLR_EL3_CBPR_EL1NS (1U << 1) 15207e2034dSPavel Fedin #define ICC_CTLR_EL3_EOIMODE_EL3 (1U << 2) 15307e2034dSPavel Fedin #define ICC_CTLR_EL3_EOIMODE_EL1S (1U << 3) 15407e2034dSPavel Fedin #define ICC_CTLR_EL3_EOIMODE_EL1NS (1U << 4) 15507e2034dSPavel Fedin #define ICC_CTLR_EL3_RM (1U << 5) 15607e2034dSPavel Fedin #define ICC_CTLR_EL3_PMHE (1U << 6) 15707e2034dSPavel Fedin #define ICC_CTLR_EL3_PRIBITS_SHIFT 8 15807e2034dSPavel Fedin #define ICC_CTLR_EL3_IDBITS_SHIFT 11 15907e2034dSPavel Fedin #define ICC_CTLR_EL3_SEIS (1U << 14) 16007e2034dSPavel Fedin #define ICC_CTLR_EL3_A3V (1U << 15) 16107e2034dSPavel Fedin #define ICC_CTLR_EL3_NDS (1U << 17) 16207e2034dSPavel Fedin 163e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VENG0_SHIFT 0 164e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VENG0 (1U << ICH_VMCR_EL2_VENG0_SHIFT) 165e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VENG1_SHIFT 1 166e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VENG1 (1U << ICH_VMCR_EL2_VENG1_SHIFT) 167e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VACKCTL (1U << 2) 168e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VFIQEN (1U << 3) 169e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VCBPR_SHIFT 4 170e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VCBPR (1U << ICH_VMCR_EL2_VCBPR_SHIFT) 171e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VEOIM_SHIFT 9 172e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VEOIM (1U << ICH_VMCR_EL2_VEOIM_SHIFT) 173e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VBPR1_SHIFT 18 174e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VBPR1_LENGTH 3 175e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VBPR1_MASK (0x7U << ICH_VMCR_EL2_VBPR1_SHIFT) 176e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VBPR0_SHIFT 21 177e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VBPR0_LENGTH 3 178e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VBPR0_MASK (0x7U << ICH_VMCR_EL2_VBPR0_SHIFT) 179e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VPMR_SHIFT 24 180e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VPMR_LENGTH 8 181e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VPMR_MASK (0xffU << ICH_VMCR_EL2_VPMR_SHIFT) 182e69d2fa0SPeter Maydell 183e69d2fa0SPeter Maydell #define ICH_HCR_EL2_EN (1U << 0) 184e69d2fa0SPeter Maydell #define ICH_HCR_EL2_UIE (1U << 1) 185e69d2fa0SPeter Maydell #define ICH_HCR_EL2_LRENPIE (1U << 2) 186e69d2fa0SPeter Maydell #define ICH_HCR_EL2_NPIE (1U << 3) 187e69d2fa0SPeter Maydell #define ICH_HCR_EL2_VGRP0EIE (1U << 4) 188e69d2fa0SPeter Maydell #define ICH_HCR_EL2_VGRP0DIE (1U << 5) 189e69d2fa0SPeter Maydell #define ICH_HCR_EL2_VGRP1EIE (1U << 6) 190e69d2fa0SPeter Maydell #define ICH_HCR_EL2_VGRP1DIE (1U << 7) 191e69d2fa0SPeter Maydell #define ICH_HCR_EL2_TC (1U << 10) 192e69d2fa0SPeter Maydell #define ICH_HCR_EL2_TALL0 (1U << 11) 193e69d2fa0SPeter Maydell #define ICH_HCR_EL2_TALL1 (1U << 12) 194e69d2fa0SPeter Maydell #define ICH_HCR_EL2_TSEI (1U << 13) 195e69d2fa0SPeter Maydell #define ICH_HCR_EL2_TDIR (1U << 14) 196e69d2fa0SPeter Maydell #define ICH_HCR_EL2_EOICOUNT_SHIFT 27 197e69d2fa0SPeter Maydell #define ICH_HCR_EL2_EOICOUNT_LENGTH 5 198e69d2fa0SPeter Maydell #define ICH_HCR_EL2_EOICOUNT_MASK (0x1fU << ICH_HCR_EL2_EOICOUNT_SHIFT) 199e69d2fa0SPeter Maydell 200e69d2fa0SPeter Maydell #define ICH_LR_EL2_VINTID_SHIFT 0 201e69d2fa0SPeter Maydell #define ICH_LR_EL2_VINTID_LENGTH 32 202e69d2fa0SPeter Maydell #define ICH_LR_EL2_VINTID_MASK (0xffffffffULL << ICH_LR_EL2_VINTID_SHIFT) 203e69d2fa0SPeter Maydell #define ICH_LR_EL2_PINTID_SHIFT 32 204e69d2fa0SPeter Maydell #define ICH_LR_EL2_PINTID_LENGTH 10 205e69d2fa0SPeter Maydell #define ICH_LR_EL2_PINTID_MASK (0x3ffULL << ICH_LR_EL2_PINTID_SHIFT) 206e69d2fa0SPeter Maydell /* Note that EOI shares with the top bit of the pINTID field */ 207e69d2fa0SPeter Maydell #define ICH_LR_EL2_EOI (1ULL << 41) 208e69d2fa0SPeter Maydell #define ICH_LR_EL2_PRIORITY_SHIFT 48 209e69d2fa0SPeter Maydell #define ICH_LR_EL2_PRIORITY_LENGTH 8 210e69d2fa0SPeter Maydell #define ICH_LR_EL2_PRIORITY_MASK (0xffULL << ICH_LR_EL2_PRIORITY_SHIFT) 211e69d2fa0SPeter Maydell #define ICH_LR_EL2_GROUP (1ULL << 60) 212e69d2fa0SPeter Maydell #define ICH_LR_EL2_HW (1ULL << 61) 213e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_SHIFT 62 214e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_LENGTH 2 215e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_MASK (3ULL << ICH_LR_EL2_STATE_SHIFT) 216e69d2fa0SPeter Maydell /* values for the state field: */ 217e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_INVALID 0 218e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_PENDING 1 219e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_ACTIVE 2 220e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_ACTIVE_PENDING 3 221e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_PENDING_BIT (1ULL << ICH_LR_EL2_STATE_SHIFT) 222e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_ACTIVE_BIT (2ULL << ICH_LR_EL2_STATE_SHIFT) 223e69d2fa0SPeter Maydell 224e69d2fa0SPeter Maydell #define ICH_MISR_EL2_EOI (1U << 0) 225e69d2fa0SPeter Maydell #define ICH_MISR_EL2_U (1U << 1) 226e69d2fa0SPeter Maydell #define ICH_MISR_EL2_LRENP (1U << 2) 227e69d2fa0SPeter Maydell #define ICH_MISR_EL2_NP (1U << 3) 228e69d2fa0SPeter Maydell #define ICH_MISR_EL2_VGRP0E (1U << 4) 229e69d2fa0SPeter Maydell #define ICH_MISR_EL2_VGRP0D (1U << 5) 230e69d2fa0SPeter Maydell #define ICH_MISR_EL2_VGRP1E (1U << 6) 231e69d2fa0SPeter Maydell #define ICH_MISR_EL2_VGRP1D (1U << 7) 232e69d2fa0SPeter Maydell 233e69d2fa0SPeter Maydell #define ICH_VTR_EL2_LISTREGS_SHIFT 0 234e69d2fa0SPeter Maydell #define ICH_VTR_EL2_TDS (1U << 19) 235e69d2fa0SPeter Maydell #define ICH_VTR_EL2_NV4 (1U << 20) 236e69d2fa0SPeter Maydell #define ICH_VTR_EL2_A3V (1U << 21) 237e69d2fa0SPeter Maydell #define ICH_VTR_EL2_SEIS (1U << 22) 238e69d2fa0SPeter Maydell #define ICH_VTR_EL2_IDBITS_SHIFT 23 239e69d2fa0SPeter Maydell #define ICH_VTR_EL2_PREBITS_SHIFT 26 240e69d2fa0SPeter Maydell #define ICH_VTR_EL2_PRIBITS_SHIFT 29 241e69d2fa0SPeter Maydell 242227a8653SPeter Maydell /* Special interrupt IDs */ 243227a8653SPeter Maydell #define INTID_SECURE 1020 244227a8653SPeter Maydell #define INTID_NONSECURE 1021 245227a8653SPeter Maydell #define INTID_SPURIOUS 1023 246227a8653SPeter Maydell 247ce187c3cSPeter Maydell /* Functions internal to the emulated GICv3 */ 248ce187c3cSPeter Maydell 249ce187c3cSPeter Maydell /** 250ce187c3cSPeter Maydell * gicv3_redist_update: 251ce187c3cSPeter Maydell * @cs: GICv3CPUState for this redistributor 252ce187c3cSPeter Maydell * 253ce187c3cSPeter Maydell * Recalculate the highest priority pending interrupt after a 254ce187c3cSPeter Maydell * change to redistributor state, and inform the CPU accordingly. 255ce187c3cSPeter Maydell */ 256ce187c3cSPeter Maydell void gicv3_redist_update(GICv3CPUState *cs); 257ce187c3cSPeter Maydell 258ce187c3cSPeter Maydell /** 259ce187c3cSPeter Maydell * gicv3_update: 260ce187c3cSPeter Maydell * @s: GICv3State 261ce187c3cSPeter Maydell * @start: first interrupt whose state changed 262ce187c3cSPeter Maydell * @len: length of the range of interrupts whose state changed 263ce187c3cSPeter Maydell * 264ce187c3cSPeter Maydell * Recalculate the highest priority pending interrupts after a 265ce187c3cSPeter Maydell * change to the distributor state affecting @len interrupts 266ce187c3cSPeter Maydell * starting at @start, and inform the CPUs accordingly. 267ce187c3cSPeter Maydell */ 268ce187c3cSPeter Maydell void gicv3_update(GICv3State *s, int start, int len); 269ce187c3cSPeter Maydell 270ce187c3cSPeter Maydell /** 271ce187c3cSPeter Maydell * gicv3_full_update_noirqset: 272ce187c3cSPeter Maydell * @s: GICv3State 273ce187c3cSPeter Maydell * 274ce187c3cSPeter Maydell * Recalculate the cached information about highest priority 275ce187c3cSPeter Maydell * pending interrupts, but don't inform the CPUs. This should be 276ce187c3cSPeter Maydell * called after an incoming migration has loaded new state. 277ce187c3cSPeter Maydell */ 278ce187c3cSPeter Maydell void gicv3_full_update_noirqset(GICv3State *s); 279ce187c3cSPeter Maydell 280ce187c3cSPeter Maydell /** 281ce187c3cSPeter Maydell * gicv3_full_update: 282ce187c3cSPeter Maydell * @s: GICv3State 283ce187c3cSPeter Maydell * 284ce187c3cSPeter Maydell * Recalculate the highest priority pending interrupts after 285ce187c3cSPeter Maydell * a change that could affect the status of all interrupts, 286ce187c3cSPeter Maydell * and inform the CPUs accordingly. 287ce187c3cSPeter Maydell */ 288ce187c3cSPeter Maydell void gicv3_full_update(GICv3State *s); 289e52af513SShlomo Pongratz MemTxResult gicv3_dist_read(void *opaque, hwaddr offset, uint64_t *data, 290e52af513SShlomo Pongratz unsigned size, MemTxAttrs attrs); 291e52af513SShlomo Pongratz MemTxResult gicv3_dist_write(void *opaque, hwaddr addr, uint64_t data, 292e52af513SShlomo Pongratz unsigned size, MemTxAttrs attrs); 293cec93a93SShlomo Pongratz MemTxResult gicv3_redist_read(void *opaque, hwaddr offset, uint64_t *data, 294cec93a93SShlomo Pongratz unsigned size, MemTxAttrs attrs); 295cec93a93SShlomo Pongratz MemTxResult gicv3_redist_write(void *opaque, hwaddr offset, uint64_t data, 296cec93a93SShlomo Pongratz unsigned size, MemTxAttrs attrs); 297c84428b3SPeter Maydell void gicv3_dist_set_irq(GICv3State *s, int irq, int level); 298c84428b3SPeter Maydell void gicv3_redist_set_irq(GICv3CPUState *cs, int irq, int level); 299b1a0eb77SPeter Maydell void gicv3_redist_send_sgi(GICv3CPUState *cs, int grp, int irq, bool ns); 300359fbe65SPeter Maydell void gicv3_init_cpuif(GICv3State *s); 301ce187c3cSPeter Maydell 302ce187c3cSPeter Maydell /** 303ce187c3cSPeter Maydell * gicv3_cpuif_update: 304ce187c3cSPeter Maydell * @cs: GICv3CPUState for the CPU to update 305ce187c3cSPeter Maydell * 306ce187c3cSPeter Maydell * Recalculate whether to assert the IRQ or FIQ lines after a change 307ce187c3cSPeter Maydell * to the current highest priority pending interrupt, the CPU's 308ce187c3cSPeter Maydell * current running priority or the CPU's current exception level or 309ce187c3cSPeter Maydell * security state. 310ce187c3cSPeter Maydell */ 311f7b9358eSPeter Maydell void gicv3_cpuif_update(GICv3CPUState *cs); 312ce187c3cSPeter Maydell 31356992670SShlomo Pongratz static inline uint32_t gicv3_iidr(void) 31456992670SShlomo Pongratz { 31556992670SShlomo Pongratz /* Return the Implementer Identification Register value 31656992670SShlomo Pongratz * for the emulated GICv3, as reported in GICD_IIDR and GICR_IIDR. 31756992670SShlomo Pongratz * 31856992670SShlomo Pongratz * We claim to be an ARM r0p0 with a zero ProductID. 31956992670SShlomo Pongratz * This is the same as an r0p0 GIC-500. 32056992670SShlomo Pongratz */ 32156992670SShlomo Pongratz return 0x43b; 32256992670SShlomo Pongratz } 32356992670SShlomo Pongratz 32456992670SShlomo Pongratz static inline uint32_t gicv3_idreg(int regoffset) 32556992670SShlomo Pongratz { 32656992670SShlomo Pongratz /* Return the value of the CoreSight ID register at the specified 32756992670SShlomo Pongratz * offset from the first ID register (as found in the distributor 32856992670SShlomo Pongratz * and redistributor register banks). 32956992670SShlomo Pongratz * These values indicate an ARM implementation of a GICv3. 33056992670SShlomo Pongratz */ 33156992670SShlomo Pongratz static const uint8_t gicd_ids[] = { 33256992670SShlomo Pongratz 0x44, 0x00, 0x00, 0x00, 0x92, 0xB4, 0x3B, 0x00, 0x0D, 0xF0, 0x05, 0xB1 33356992670SShlomo Pongratz }; 33456992670SShlomo Pongratz return gicd_ids[regoffset / 4]; 33556992670SShlomo Pongratz } 33656992670SShlomo Pongratz 33707e2034dSPavel Fedin /** 338ce187c3cSPeter Maydell * gicv3_irq_group: 339ce187c3cSPeter Maydell * 340ce187c3cSPeter Maydell * Return the group which this interrupt is configured as (GICV3_G0, 341ce187c3cSPeter Maydell * GICV3_G1 or GICV3_G1NS). 342ce187c3cSPeter Maydell */ 343ce187c3cSPeter Maydell static inline int gicv3_irq_group(GICv3State *s, GICv3CPUState *cs, int irq) 344ce187c3cSPeter Maydell { 345ce187c3cSPeter Maydell bool grpbit, grpmodbit; 346ce187c3cSPeter Maydell 347ce187c3cSPeter Maydell if (irq < GIC_INTERNAL) { 348ce187c3cSPeter Maydell grpbit = extract32(cs->gicr_igroupr0, irq, 1); 349ce187c3cSPeter Maydell grpmodbit = extract32(cs->gicr_igrpmodr0, irq, 1); 350ce187c3cSPeter Maydell } else { 351ce187c3cSPeter Maydell grpbit = gicv3_gicd_group_test(s, irq); 352ce187c3cSPeter Maydell grpmodbit = gicv3_gicd_grpmod_test(s, irq); 353ce187c3cSPeter Maydell } 354ce187c3cSPeter Maydell if (grpbit) { 355ce187c3cSPeter Maydell return GICV3_G1NS; 356ce187c3cSPeter Maydell } 357ce187c3cSPeter Maydell if (s->gicd_ctlr & GICD_CTLR_DS) { 358ce187c3cSPeter Maydell return GICV3_G0; 359ce187c3cSPeter Maydell } 360ce187c3cSPeter Maydell return grpmodbit ? GICV3_G1 : GICV3_G0; 361ce187c3cSPeter Maydell } 362ce187c3cSPeter Maydell 363ce187c3cSPeter Maydell /** 36407e2034dSPavel Fedin * gicv3_redist_affid: 36507e2034dSPavel Fedin * 36607e2034dSPavel Fedin * Return the 32-bit affinity ID of the CPU connected to this redistributor 36707e2034dSPavel Fedin */ 36807e2034dSPavel Fedin static inline uint32_t gicv3_redist_affid(GICv3CPUState *cs) 36907e2034dSPavel Fedin { 37007e2034dSPavel Fedin return cs->gicr_typer >> 32; 37107e2034dSPavel Fedin } 37207e2034dSPavel Fedin 373ce187c3cSPeter Maydell /** 374ce187c3cSPeter Maydell * gicv3_cache_target_cpustate: 375ce187c3cSPeter Maydell * 376ce187c3cSPeter Maydell * Update the cached CPU state corresponding to the target for this interrupt 377ce187c3cSPeter Maydell * (which is kept in s->gicd_irouter_target[]). 378ce187c3cSPeter Maydell */ 379ce187c3cSPeter Maydell static inline void gicv3_cache_target_cpustate(GICv3State *s, int irq) 380ce187c3cSPeter Maydell { 381ce187c3cSPeter Maydell GICv3CPUState *cs = NULL; 382ce187c3cSPeter Maydell int i; 383ce187c3cSPeter Maydell uint32_t tgtaff = extract64(s->gicd_irouter[irq], 0, 24) | 384ce187c3cSPeter Maydell extract64(s->gicd_irouter[irq], 32, 8) << 24; 385ce187c3cSPeter Maydell 386ce187c3cSPeter Maydell for (i = 0; i < s->num_cpu; i++) { 387ce187c3cSPeter Maydell if (s->cpu[i].gicr_typer >> 32 == tgtaff) { 388ce187c3cSPeter Maydell cs = &s->cpu[i]; 389ce187c3cSPeter Maydell break; 390ce187c3cSPeter Maydell } 391ce187c3cSPeter Maydell } 392ce187c3cSPeter Maydell 393ce187c3cSPeter Maydell s->gicd_irouter_target[irq] = cs; 394ce187c3cSPeter Maydell } 395ce187c3cSPeter Maydell 396ce187c3cSPeter Maydell /** 397ce187c3cSPeter Maydell * gicv3_cache_all_target_cpustates: 398ce187c3cSPeter Maydell * 399ce187c3cSPeter Maydell * Populate the entire cache of CPU state pointers for interrupt targets 400ce187c3cSPeter Maydell * (eg after inbound migration or CPU reset) 401ce187c3cSPeter Maydell */ 402ce187c3cSPeter Maydell static inline void gicv3_cache_all_target_cpustates(GICv3State *s) 403ce187c3cSPeter Maydell { 404ce187c3cSPeter Maydell int irq; 405ce187c3cSPeter Maydell 406ce187c3cSPeter Maydell for (irq = GIC_INTERNAL; irq < GICV3_MAXIRQ; irq++) { 407ce187c3cSPeter Maydell gicv3_cache_target_cpustate(s, irq); 408ce187c3cSPeter Maydell } 409ce187c3cSPeter Maydell } 410ce187c3cSPeter Maydell 411*d3a3e529SVijaya Kumar K void gicv3_set_gicv3state(CPUState *cpu, GICv3CPUState *s); 412*d3a3e529SVijaya Kumar K 413175de524SMarkus Armbruster #endif /* QEMU_ARM_GICV3_INTERNAL_H */ 414