107e2034dSPavel Fedin /* 207e2034dSPavel Fedin * ARM GICv3 support - internal interfaces 307e2034dSPavel Fedin * 407e2034dSPavel Fedin * Copyright (c) 2012 Linaro Limited 507e2034dSPavel Fedin * Copyright (c) 2015 Huawei. 607e2034dSPavel Fedin * Copyright (c) 2015 Samsung Electronics Co., Ltd. 707e2034dSPavel Fedin * Written by Peter Maydell 807e2034dSPavel Fedin * Reworked for GICv3 by Shlomo Pongratz and Pavel Fedin 907e2034dSPavel Fedin * 1007e2034dSPavel Fedin * This program is free software; you can redistribute it and/or modify 1107e2034dSPavel Fedin * it under the terms of the GNU General Public License as published by 1207e2034dSPavel Fedin * the Free Software Foundation, either version 2 of the License, or 1307e2034dSPavel Fedin * (at your option) any later version. 1407e2034dSPavel Fedin * 1507e2034dSPavel Fedin * This program is distributed in the hope that it will be useful, 1607e2034dSPavel Fedin * but WITHOUT ANY WARRANTY; without even the implied warranty of 1707e2034dSPavel Fedin * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1807e2034dSPavel Fedin * GNU General Public License for more details. 1907e2034dSPavel Fedin * 2007e2034dSPavel Fedin * You should have received a copy of the GNU General Public License along 2107e2034dSPavel Fedin * with this program; if not, see <http://www.gnu.org/licenses/>. 2207e2034dSPavel Fedin */ 2307e2034dSPavel Fedin 2407e2034dSPavel Fedin #ifndef QEMU_ARM_GICV3_INTERNAL_H 2507e2034dSPavel Fedin #define QEMU_ARM_GICV3_INTERNAL_H 2607e2034dSPavel Fedin 2707e2034dSPavel Fedin #include "hw/intc/arm_gicv3_common.h" 2807e2034dSPavel Fedin 2907e2034dSPavel Fedin /* Distributor registers, as offsets from the distributor base address */ 3007e2034dSPavel Fedin #define GICD_CTLR 0x0000 3107e2034dSPavel Fedin #define GICD_TYPER 0x0004 3207e2034dSPavel Fedin #define GICD_IIDR 0x0008 3307e2034dSPavel Fedin #define GICD_STATUSR 0x0010 3407e2034dSPavel Fedin #define GICD_SETSPI_NSR 0x0040 3507e2034dSPavel Fedin #define GICD_CLRSPI_NSR 0x0048 3607e2034dSPavel Fedin #define GICD_SETSPI_SR 0x0050 3707e2034dSPavel Fedin #define GICD_CLRSPI_SR 0x0058 3807e2034dSPavel Fedin #define GICD_SEIR 0x0068 3907e2034dSPavel Fedin #define GICD_IGROUPR 0x0080 4007e2034dSPavel Fedin #define GICD_ISENABLER 0x0100 4107e2034dSPavel Fedin #define GICD_ICENABLER 0x0180 4207e2034dSPavel Fedin #define GICD_ISPENDR 0x0200 4307e2034dSPavel Fedin #define GICD_ICPENDR 0x0280 4407e2034dSPavel Fedin #define GICD_ISACTIVER 0x0300 4507e2034dSPavel Fedin #define GICD_ICACTIVER 0x0380 4607e2034dSPavel Fedin #define GICD_IPRIORITYR 0x0400 4707e2034dSPavel Fedin #define GICD_ITARGETSR 0x0800 4807e2034dSPavel Fedin #define GICD_ICFGR 0x0C00 4907e2034dSPavel Fedin #define GICD_IGRPMODR 0x0D00 5007e2034dSPavel Fedin #define GICD_NSACR 0x0E00 5107e2034dSPavel Fedin #define GICD_SGIR 0x0F00 5207e2034dSPavel Fedin #define GICD_CPENDSGIR 0x0F10 5307e2034dSPavel Fedin #define GICD_SPENDSGIR 0x0F20 5407e2034dSPavel Fedin #define GICD_IROUTER 0x6000 5507e2034dSPavel Fedin #define GICD_IDREGS 0xFFD0 5607e2034dSPavel Fedin 5707e2034dSPavel Fedin /* GICD_CTLR fields */ 5807e2034dSPavel Fedin #define GICD_CTLR_EN_GRP0 (1U << 0) 5907e2034dSPavel Fedin #define GICD_CTLR_EN_GRP1NS (1U << 1) /* GICv3 5.3.20 */ 6007e2034dSPavel Fedin #define GICD_CTLR_EN_GRP1S (1U << 2) 6107e2034dSPavel Fedin #define GICD_CTLR_EN_GRP1_ALL (GICD_CTLR_EN_GRP1NS | GICD_CTLR_EN_GRP1S) 6207e2034dSPavel Fedin /* Bit 4 is ARE if the system doesn't support TrustZone, ARE_S otherwise */ 6307e2034dSPavel Fedin #define GICD_CTLR_ARE (1U << 4) 6407e2034dSPavel Fedin #define GICD_CTLR_ARE_S (1U << 4) 6507e2034dSPavel Fedin #define GICD_CTLR_ARE_NS (1U << 5) 6607e2034dSPavel Fedin #define GICD_CTLR_DS (1U << 6) 6707e2034dSPavel Fedin #define GICD_CTLR_E1NWF (1U << 7) 6807e2034dSPavel Fedin #define GICD_CTLR_RWP (1U << 31) 6907e2034dSPavel Fedin 7007e2034dSPavel Fedin /* 7107e2034dSPavel Fedin * Redistributor frame offsets from RD_base 7207e2034dSPavel Fedin */ 7307e2034dSPavel Fedin #define GICR_SGI_OFFSET 0x10000 7407e2034dSPavel Fedin 7507e2034dSPavel Fedin /* 7607e2034dSPavel Fedin * Redistributor registers, offsets from RD_base 7707e2034dSPavel Fedin */ 7807e2034dSPavel Fedin #define GICR_CTLR 0x0000 7907e2034dSPavel Fedin #define GICR_IIDR 0x0004 8007e2034dSPavel Fedin #define GICR_TYPER 0x0008 8107e2034dSPavel Fedin #define GICR_STATUSR 0x0010 8207e2034dSPavel Fedin #define GICR_WAKER 0x0014 8307e2034dSPavel Fedin #define GICR_SETLPIR 0x0040 8407e2034dSPavel Fedin #define GICR_CLRLPIR 0x0048 8507e2034dSPavel Fedin #define GICR_PROPBASER 0x0070 8607e2034dSPavel Fedin #define GICR_PENDBASER 0x0078 8707e2034dSPavel Fedin #define GICR_INVLPIR 0x00A0 8807e2034dSPavel Fedin #define GICR_INVALLR 0x00B0 8907e2034dSPavel Fedin #define GICR_SYNCR 0x00C0 9007e2034dSPavel Fedin #define GICR_IDREGS 0xFFD0 9107e2034dSPavel Fedin 9207e2034dSPavel Fedin /* SGI and PPI Redistributor registers, offsets from RD_base */ 9307e2034dSPavel Fedin #define GICR_IGROUPR0 (GICR_SGI_OFFSET + 0x0080) 9407e2034dSPavel Fedin #define GICR_ISENABLER0 (GICR_SGI_OFFSET + 0x0100) 9507e2034dSPavel Fedin #define GICR_ICENABLER0 (GICR_SGI_OFFSET + 0x0180) 9607e2034dSPavel Fedin #define GICR_ISPENDR0 (GICR_SGI_OFFSET + 0x0200) 9707e2034dSPavel Fedin #define GICR_ICPENDR0 (GICR_SGI_OFFSET + 0x0280) 9807e2034dSPavel Fedin #define GICR_ISACTIVER0 (GICR_SGI_OFFSET + 0x0300) 9907e2034dSPavel Fedin #define GICR_ICACTIVER0 (GICR_SGI_OFFSET + 0x0380) 10007e2034dSPavel Fedin #define GICR_IPRIORITYR (GICR_SGI_OFFSET + 0x0400) 10107e2034dSPavel Fedin #define GICR_ICFGR0 (GICR_SGI_OFFSET + 0x0C00) 10207e2034dSPavel Fedin #define GICR_ICFGR1 (GICR_SGI_OFFSET + 0x0C04) 10307e2034dSPavel Fedin #define GICR_IGRPMODR0 (GICR_SGI_OFFSET + 0x0D00) 10407e2034dSPavel Fedin #define GICR_NSACR (GICR_SGI_OFFSET + 0x0E00) 10507e2034dSPavel Fedin 10607e2034dSPavel Fedin #define GICR_CTLR_ENABLE_LPIS (1U << 0) 10707e2034dSPavel Fedin #define GICR_CTLR_RWP (1U << 3) 10807e2034dSPavel Fedin #define GICR_CTLR_DPG0 (1U << 24) 10907e2034dSPavel Fedin #define GICR_CTLR_DPG1NS (1U << 25) 11007e2034dSPavel Fedin #define GICR_CTLR_DPG1S (1U << 26) 11107e2034dSPavel Fedin #define GICR_CTLR_UWP (1U << 31) 11207e2034dSPavel Fedin 11307e2034dSPavel Fedin #define GICR_TYPER_PLPIS (1U << 0) 11407e2034dSPavel Fedin #define GICR_TYPER_VLPIS (1U << 1) 11507e2034dSPavel Fedin #define GICR_TYPER_DIRECTLPI (1U << 3) 11607e2034dSPavel Fedin #define GICR_TYPER_LAST (1U << 4) 11707e2034dSPavel Fedin #define GICR_TYPER_DPGS (1U << 5) 11807e2034dSPavel Fedin #define GICR_TYPER_PROCNUM (0xFFFFU << 8) 11907e2034dSPavel Fedin #define GICR_TYPER_COMMONLPIAFF (0x3 << 24) 12007e2034dSPavel Fedin #define GICR_TYPER_AFFINITYVALUE (0xFFFFFFFFULL << 32) 12107e2034dSPavel Fedin 12207e2034dSPavel Fedin #define GICR_WAKER_ProcessorSleep (1U << 1) 12307e2034dSPavel Fedin #define GICR_WAKER_ChildrenAsleep (1U << 2) 12407e2034dSPavel Fedin 12507e2034dSPavel Fedin #define GICR_PROPBASER_OUTER_CACHEABILITY_MASK (7ULL << 56) 12607e2034dSPavel Fedin #define GICR_PROPBASER_ADDR_MASK (0xfffffffffULL << 12) 12707e2034dSPavel Fedin #define GICR_PROPBASER_SHAREABILITY_MASK (3U << 10) 12807e2034dSPavel Fedin #define GICR_PROPBASER_CACHEABILITY_MASK (7U << 7) 12907e2034dSPavel Fedin #define GICR_PROPBASER_IDBITS_MASK (0x1f) 13007e2034dSPavel Fedin 13107e2034dSPavel Fedin #define GICR_PENDBASER_PTZ (1ULL << 62) 13207e2034dSPavel Fedin #define GICR_PENDBASER_OUTER_CACHEABILITY_MASK (7ULL << 56) 13307e2034dSPavel Fedin #define GICR_PENDBASER_ADDR_MASK (0xffffffffULL << 16) 13407e2034dSPavel Fedin #define GICR_PENDBASER_SHAREABILITY_MASK (3U << 10) 13507e2034dSPavel Fedin #define GICR_PENDBASER_CACHEABILITY_MASK (7U << 7) 13607e2034dSPavel Fedin 13707e2034dSPavel Fedin #define ICC_CTLR_EL1_CBPR (1U << 0) 13807e2034dSPavel Fedin #define ICC_CTLR_EL1_EOIMODE (1U << 1) 13907e2034dSPavel Fedin #define ICC_CTLR_EL1_PMHE (1U << 6) 14007e2034dSPavel Fedin #define ICC_CTLR_EL1_PRIBITS_SHIFT 8 14107e2034dSPavel Fedin #define ICC_CTLR_EL1_IDBITS_SHIFT 11 14207e2034dSPavel Fedin #define ICC_CTLR_EL1_SEIS (1U << 14) 14307e2034dSPavel Fedin #define ICC_CTLR_EL1_A3V (1U << 15) 14407e2034dSPavel Fedin 14507e2034dSPavel Fedin #define ICC_PMR_PRIORITY_MASK 0xff 14607e2034dSPavel Fedin #define ICC_BPR_BINARYPOINT_MASK 0x07 14707e2034dSPavel Fedin #define ICC_IGRPEN_ENABLE 0x01 14807e2034dSPavel Fedin 14907e2034dSPavel Fedin #define ICC_CTLR_EL3_CBPR_EL1S (1U << 0) 15007e2034dSPavel Fedin #define ICC_CTLR_EL3_CBPR_EL1NS (1U << 1) 15107e2034dSPavel Fedin #define ICC_CTLR_EL3_EOIMODE_EL3 (1U << 2) 15207e2034dSPavel Fedin #define ICC_CTLR_EL3_EOIMODE_EL1S (1U << 3) 15307e2034dSPavel Fedin #define ICC_CTLR_EL3_EOIMODE_EL1NS (1U << 4) 15407e2034dSPavel Fedin #define ICC_CTLR_EL3_RM (1U << 5) 15507e2034dSPavel Fedin #define ICC_CTLR_EL3_PMHE (1U << 6) 15607e2034dSPavel Fedin #define ICC_CTLR_EL3_PRIBITS_SHIFT 8 15707e2034dSPavel Fedin #define ICC_CTLR_EL3_IDBITS_SHIFT 11 15807e2034dSPavel Fedin #define ICC_CTLR_EL3_SEIS (1U << 14) 15907e2034dSPavel Fedin #define ICC_CTLR_EL3_A3V (1U << 15) 16007e2034dSPavel Fedin #define ICC_CTLR_EL3_NDS (1U << 17) 16107e2034dSPavel Fedin 162*ce187c3cSPeter Maydell /* Functions internal to the emulated GICv3 */ 163*ce187c3cSPeter Maydell 164*ce187c3cSPeter Maydell /** 165*ce187c3cSPeter Maydell * gicv3_redist_update: 166*ce187c3cSPeter Maydell * @cs: GICv3CPUState for this redistributor 167*ce187c3cSPeter Maydell * 168*ce187c3cSPeter Maydell * Recalculate the highest priority pending interrupt after a 169*ce187c3cSPeter Maydell * change to redistributor state, and inform the CPU accordingly. 170*ce187c3cSPeter Maydell */ 171*ce187c3cSPeter Maydell void gicv3_redist_update(GICv3CPUState *cs); 172*ce187c3cSPeter Maydell 173*ce187c3cSPeter Maydell /** 174*ce187c3cSPeter Maydell * gicv3_update: 175*ce187c3cSPeter Maydell * @s: GICv3State 176*ce187c3cSPeter Maydell * @start: first interrupt whose state changed 177*ce187c3cSPeter Maydell * @len: length of the range of interrupts whose state changed 178*ce187c3cSPeter Maydell * 179*ce187c3cSPeter Maydell * Recalculate the highest priority pending interrupts after a 180*ce187c3cSPeter Maydell * change to the distributor state affecting @len interrupts 181*ce187c3cSPeter Maydell * starting at @start, and inform the CPUs accordingly. 182*ce187c3cSPeter Maydell */ 183*ce187c3cSPeter Maydell void gicv3_update(GICv3State *s, int start, int len); 184*ce187c3cSPeter Maydell 185*ce187c3cSPeter Maydell /** 186*ce187c3cSPeter Maydell * gicv3_full_update_noirqset: 187*ce187c3cSPeter Maydell * @s: GICv3State 188*ce187c3cSPeter Maydell * 189*ce187c3cSPeter Maydell * Recalculate the cached information about highest priority 190*ce187c3cSPeter Maydell * pending interrupts, but don't inform the CPUs. This should be 191*ce187c3cSPeter Maydell * called after an incoming migration has loaded new state. 192*ce187c3cSPeter Maydell */ 193*ce187c3cSPeter Maydell void gicv3_full_update_noirqset(GICv3State *s); 194*ce187c3cSPeter Maydell 195*ce187c3cSPeter Maydell /** 196*ce187c3cSPeter Maydell * gicv3_full_update: 197*ce187c3cSPeter Maydell * @s: GICv3State 198*ce187c3cSPeter Maydell * 199*ce187c3cSPeter Maydell * Recalculate the highest priority pending interrupts after 200*ce187c3cSPeter Maydell * a change that could affect the status of all interrupts, 201*ce187c3cSPeter Maydell * and inform the CPUs accordingly. 202*ce187c3cSPeter Maydell */ 203*ce187c3cSPeter Maydell void gicv3_full_update(GICv3State *s); 204*ce187c3cSPeter Maydell 205*ce187c3cSPeter Maydell /** 206*ce187c3cSPeter Maydell * gicv3_cpuif_update: 207*ce187c3cSPeter Maydell * @cs: GICv3CPUState for the CPU to update 208*ce187c3cSPeter Maydell * 209*ce187c3cSPeter Maydell * Recalculate whether to assert the IRQ or FIQ lines after a change 210*ce187c3cSPeter Maydell * to the current highest priority pending interrupt, the CPU's 211*ce187c3cSPeter Maydell * current running priority or the CPU's current exception level or 212*ce187c3cSPeter Maydell * security state. 213*ce187c3cSPeter Maydell */ 214*ce187c3cSPeter Maydell static inline void gicv3_cpuif_update(GICv3CPUState *cs) 215*ce187c3cSPeter Maydell { 216*ce187c3cSPeter Maydell /* This will be implemented in a later commit. */ 217*ce187c3cSPeter Maydell } 218*ce187c3cSPeter Maydell 21956992670SShlomo Pongratz static inline uint32_t gicv3_iidr(void) 22056992670SShlomo Pongratz { 22156992670SShlomo Pongratz /* Return the Implementer Identification Register value 22256992670SShlomo Pongratz * for the emulated GICv3, as reported in GICD_IIDR and GICR_IIDR. 22356992670SShlomo Pongratz * 22456992670SShlomo Pongratz * We claim to be an ARM r0p0 with a zero ProductID. 22556992670SShlomo Pongratz * This is the same as an r0p0 GIC-500. 22656992670SShlomo Pongratz */ 22756992670SShlomo Pongratz return 0x43b; 22856992670SShlomo Pongratz } 22956992670SShlomo Pongratz 23056992670SShlomo Pongratz static inline uint32_t gicv3_idreg(int regoffset) 23156992670SShlomo Pongratz { 23256992670SShlomo Pongratz /* Return the value of the CoreSight ID register at the specified 23356992670SShlomo Pongratz * offset from the first ID register (as found in the distributor 23456992670SShlomo Pongratz * and redistributor register banks). 23556992670SShlomo Pongratz * These values indicate an ARM implementation of a GICv3. 23656992670SShlomo Pongratz */ 23756992670SShlomo Pongratz static const uint8_t gicd_ids[] = { 23856992670SShlomo Pongratz 0x44, 0x00, 0x00, 0x00, 0x92, 0xB4, 0x3B, 0x00, 0x0D, 0xF0, 0x05, 0xB1 23956992670SShlomo Pongratz }; 24056992670SShlomo Pongratz return gicd_ids[regoffset / 4]; 24156992670SShlomo Pongratz } 24256992670SShlomo Pongratz 24307e2034dSPavel Fedin /** 244*ce187c3cSPeter Maydell * gicv3_irq_group: 245*ce187c3cSPeter Maydell * 246*ce187c3cSPeter Maydell * Return the group which this interrupt is configured as (GICV3_G0, 247*ce187c3cSPeter Maydell * GICV3_G1 or GICV3_G1NS). 248*ce187c3cSPeter Maydell */ 249*ce187c3cSPeter Maydell static inline int gicv3_irq_group(GICv3State *s, GICv3CPUState *cs, int irq) 250*ce187c3cSPeter Maydell { 251*ce187c3cSPeter Maydell bool grpbit, grpmodbit; 252*ce187c3cSPeter Maydell 253*ce187c3cSPeter Maydell if (irq < GIC_INTERNAL) { 254*ce187c3cSPeter Maydell grpbit = extract32(cs->gicr_igroupr0, irq, 1); 255*ce187c3cSPeter Maydell grpmodbit = extract32(cs->gicr_igrpmodr0, irq, 1); 256*ce187c3cSPeter Maydell } else { 257*ce187c3cSPeter Maydell grpbit = gicv3_gicd_group_test(s, irq); 258*ce187c3cSPeter Maydell grpmodbit = gicv3_gicd_grpmod_test(s, irq); 259*ce187c3cSPeter Maydell } 260*ce187c3cSPeter Maydell if (grpbit) { 261*ce187c3cSPeter Maydell return GICV3_G1NS; 262*ce187c3cSPeter Maydell } 263*ce187c3cSPeter Maydell if (s->gicd_ctlr & GICD_CTLR_DS) { 264*ce187c3cSPeter Maydell return GICV3_G0; 265*ce187c3cSPeter Maydell } 266*ce187c3cSPeter Maydell return grpmodbit ? GICV3_G1 : GICV3_G0; 267*ce187c3cSPeter Maydell } 268*ce187c3cSPeter Maydell 269*ce187c3cSPeter Maydell /** 27007e2034dSPavel Fedin * gicv3_redist_affid: 27107e2034dSPavel Fedin * 27207e2034dSPavel Fedin * Return the 32-bit affinity ID of the CPU connected to this redistributor 27307e2034dSPavel Fedin */ 27407e2034dSPavel Fedin static inline uint32_t gicv3_redist_affid(GICv3CPUState *cs) 27507e2034dSPavel Fedin { 27607e2034dSPavel Fedin return cs->gicr_typer >> 32; 27707e2034dSPavel Fedin } 27807e2034dSPavel Fedin 279*ce187c3cSPeter Maydell /** 280*ce187c3cSPeter Maydell * gicv3_cache_target_cpustate: 281*ce187c3cSPeter Maydell * 282*ce187c3cSPeter Maydell * Update the cached CPU state corresponding to the target for this interrupt 283*ce187c3cSPeter Maydell * (which is kept in s->gicd_irouter_target[]). 284*ce187c3cSPeter Maydell */ 285*ce187c3cSPeter Maydell static inline void gicv3_cache_target_cpustate(GICv3State *s, int irq) 286*ce187c3cSPeter Maydell { 287*ce187c3cSPeter Maydell GICv3CPUState *cs = NULL; 288*ce187c3cSPeter Maydell int i; 289*ce187c3cSPeter Maydell uint32_t tgtaff = extract64(s->gicd_irouter[irq], 0, 24) | 290*ce187c3cSPeter Maydell extract64(s->gicd_irouter[irq], 32, 8) << 24; 291*ce187c3cSPeter Maydell 292*ce187c3cSPeter Maydell for (i = 0; i < s->num_cpu; i++) { 293*ce187c3cSPeter Maydell if (s->cpu[i].gicr_typer >> 32 == tgtaff) { 294*ce187c3cSPeter Maydell cs = &s->cpu[i]; 295*ce187c3cSPeter Maydell break; 296*ce187c3cSPeter Maydell } 297*ce187c3cSPeter Maydell } 298*ce187c3cSPeter Maydell 299*ce187c3cSPeter Maydell s->gicd_irouter_target[irq] = cs; 300*ce187c3cSPeter Maydell } 301*ce187c3cSPeter Maydell 302*ce187c3cSPeter Maydell /** 303*ce187c3cSPeter Maydell * gicv3_cache_all_target_cpustates: 304*ce187c3cSPeter Maydell * 305*ce187c3cSPeter Maydell * Populate the entire cache of CPU state pointers for interrupt targets 306*ce187c3cSPeter Maydell * (eg after inbound migration or CPU reset) 307*ce187c3cSPeter Maydell */ 308*ce187c3cSPeter Maydell static inline void gicv3_cache_all_target_cpustates(GICv3State *s) 309*ce187c3cSPeter Maydell { 310*ce187c3cSPeter Maydell int irq; 311*ce187c3cSPeter Maydell 312*ce187c3cSPeter Maydell for (irq = GIC_INTERNAL; irq < GICV3_MAXIRQ; irq++) { 313*ce187c3cSPeter Maydell gicv3_cache_target_cpustate(s, irq); 314*ce187c3cSPeter Maydell } 315*ce187c3cSPeter Maydell } 316*ce187c3cSPeter Maydell 31707e2034dSPavel Fedin #endif /* !QEMU_ARM_GIC_INTERNAL_H */ 318