107e2034dSPavel Fedin /* 207e2034dSPavel Fedin * ARM GICv3 support - internal interfaces 307e2034dSPavel Fedin * 407e2034dSPavel Fedin * Copyright (c) 2012 Linaro Limited 507e2034dSPavel Fedin * Copyright (c) 2015 Huawei. 607e2034dSPavel Fedin * Copyright (c) 2015 Samsung Electronics Co., Ltd. 707e2034dSPavel Fedin * Written by Peter Maydell 807e2034dSPavel Fedin * Reworked for GICv3 by Shlomo Pongratz and Pavel Fedin 907e2034dSPavel Fedin * 1007e2034dSPavel Fedin * This program is free software; you can redistribute it and/or modify 1107e2034dSPavel Fedin * it under the terms of the GNU General Public License as published by 1207e2034dSPavel Fedin * the Free Software Foundation, either version 2 of the License, or 1307e2034dSPavel Fedin * (at your option) any later version. 1407e2034dSPavel Fedin * 1507e2034dSPavel Fedin * This program is distributed in the hope that it will be useful, 1607e2034dSPavel Fedin * but WITHOUT ANY WARRANTY; without even the implied warranty of 1707e2034dSPavel Fedin * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1807e2034dSPavel Fedin * GNU General Public License for more details. 1907e2034dSPavel Fedin * 2007e2034dSPavel Fedin * You should have received a copy of the GNU General Public License along 2107e2034dSPavel Fedin * with this program; if not, see <http://www.gnu.org/licenses/>. 2207e2034dSPavel Fedin */ 2307e2034dSPavel Fedin 2407e2034dSPavel Fedin #ifndef QEMU_ARM_GICV3_INTERNAL_H 2507e2034dSPavel Fedin #define QEMU_ARM_GICV3_INTERNAL_H 2607e2034dSPavel Fedin 2718f6290aSShashi Mallela #include "hw/registerfields.h" 2807e2034dSPavel Fedin #include "hw/intc/arm_gicv3_common.h" 2907e2034dSPavel Fedin 3007e2034dSPavel Fedin /* Distributor registers, as offsets from the distributor base address */ 3107e2034dSPavel Fedin #define GICD_CTLR 0x0000 3207e2034dSPavel Fedin #define GICD_TYPER 0x0004 3307e2034dSPavel Fedin #define GICD_IIDR 0x0008 3407e2034dSPavel Fedin #define GICD_STATUSR 0x0010 3507e2034dSPavel Fedin #define GICD_SETSPI_NSR 0x0040 3607e2034dSPavel Fedin #define GICD_CLRSPI_NSR 0x0048 3707e2034dSPavel Fedin #define GICD_SETSPI_SR 0x0050 3807e2034dSPavel Fedin #define GICD_CLRSPI_SR 0x0058 3907e2034dSPavel Fedin #define GICD_SEIR 0x0068 4007e2034dSPavel Fedin #define GICD_IGROUPR 0x0080 4107e2034dSPavel Fedin #define GICD_ISENABLER 0x0100 4207e2034dSPavel Fedin #define GICD_ICENABLER 0x0180 4307e2034dSPavel Fedin #define GICD_ISPENDR 0x0200 4407e2034dSPavel Fedin #define GICD_ICPENDR 0x0280 4507e2034dSPavel Fedin #define GICD_ISACTIVER 0x0300 4607e2034dSPavel Fedin #define GICD_ICACTIVER 0x0380 4707e2034dSPavel Fedin #define GICD_IPRIORITYR 0x0400 4807e2034dSPavel Fedin #define GICD_ITARGETSR 0x0800 4907e2034dSPavel Fedin #define GICD_ICFGR 0x0C00 5007e2034dSPavel Fedin #define GICD_IGRPMODR 0x0D00 5107e2034dSPavel Fedin #define GICD_NSACR 0x0E00 5207e2034dSPavel Fedin #define GICD_SGIR 0x0F00 5307e2034dSPavel Fedin #define GICD_CPENDSGIR 0x0F10 5407e2034dSPavel Fedin #define GICD_SPENDSGIR 0x0F20 5507e2034dSPavel Fedin #define GICD_IROUTER 0x6000 5607e2034dSPavel Fedin #define GICD_IDREGS 0xFFD0 5707e2034dSPavel Fedin 5807e2034dSPavel Fedin /* GICD_CTLR fields */ 5907e2034dSPavel Fedin #define GICD_CTLR_EN_GRP0 (1U << 0) 6007e2034dSPavel Fedin #define GICD_CTLR_EN_GRP1NS (1U << 1) /* GICv3 5.3.20 */ 6107e2034dSPavel Fedin #define GICD_CTLR_EN_GRP1S (1U << 2) 6207e2034dSPavel Fedin #define GICD_CTLR_EN_GRP1_ALL (GICD_CTLR_EN_GRP1NS | GICD_CTLR_EN_GRP1S) 6307e2034dSPavel Fedin /* Bit 4 is ARE if the system doesn't support TrustZone, ARE_S otherwise */ 6407e2034dSPavel Fedin #define GICD_CTLR_ARE (1U << 4) 6507e2034dSPavel Fedin #define GICD_CTLR_ARE_S (1U << 4) 6607e2034dSPavel Fedin #define GICD_CTLR_ARE_NS (1U << 5) 6707e2034dSPavel Fedin #define GICD_CTLR_DS (1U << 6) 6807e2034dSPavel Fedin #define GICD_CTLR_E1NWF (1U << 7) 6907e2034dSPavel Fedin #define GICD_CTLR_RWP (1U << 31) 7007e2034dSPavel Fedin 71ac30dec3SShashi Mallela #define GICD_TYPER_LPIS_SHIFT 17 72ac30dec3SShashi Mallela 7318f6290aSShashi Mallela /* 16 bits EventId */ 7418f6290aSShashi Mallela #define GICD_TYPER_IDBITS 0xf 7518f6290aSShashi Mallela 7607e2034dSPavel Fedin /* 7707e2034dSPavel Fedin * Redistributor frame offsets from RD_base 7807e2034dSPavel Fedin */ 7907e2034dSPavel Fedin #define GICR_SGI_OFFSET 0x10000 80641be697SPeter Maydell #define GICR_VLPI_OFFSET 0x20000 8107e2034dSPavel Fedin 8207e2034dSPavel Fedin /* 8307e2034dSPavel Fedin * Redistributor registers, offsets from RD_base 8407e2034dSPavel Fedin */ 8507e2034dSPavel Fedin #define GICR_CTLR 0x0000 8607e2034dSPavel Fedin #define GICR_IIDR 0x0004 8707e2034dSPavel Fedin #define GICR_TYPER 0x0008 8807e2034dSPavel Fedin #define GICR_STATUSR 0x0010 8907e2034dSPavel Fedin #define GICR_WAKER 0x0014 9007e2034dSPavel Fedin #define GICR_SETLPIR 0x0040 9107e2034dSPavel Fedin #define GICR_CLRLPIR 0x0048 9207e2034dSPavel Fedin #define GICR_PROPBASER 0x0070 9307e2034dSPavel Fedin #define GICR_PENDBASER 0x0078 9407e2034dSPavel Fedin #define GICR_INVLPIR 0x00A0 9507e2034dSPavel Fedin #define GICR_INVALLR 0x00B0 9607e2034dSPavel Fedin #define GICR_SYNCR 0x00C0 9707e2034dSPavel Fedin #define GICR_IDREGS 0xFFD0 9807e2034dSPavel Fedin 9907e2034dSPavel Fedin /* SGI and PPI Redistributor registers, offsets from RD_base */ 10007e2034dSPavel Fedin #define GICR_IGROUPR0 (GICR_SGI_OFFSET + 0x0080) 10107e2034dSPavel Fedin #define GICR_ISENABLER0 (GICR_SGI_OFFSET + 0x0100) 10207e2034dSPavel Fedin #define GICR_ICENABLER0 (GICR_SGI_OFFSET + 0x0180) 10307e2034dSPavel Fedin #define GICR_ISPENDR0 (GICR_SGI_OFFSET + 0x0200) 10407e2034dSPavel Fedin #define GICR_ICPENDR0 (GICR_SGI_OFFSET + 0x0280) 10507e2034dSPavel Fedin #define GICR_ISACTIVER0 (GICR_SGI_OFFSET + 0x0300) 10607e2034dSPavel Fedin #define GICR_ICACTIVER0 (GICR_SGI_OFFSET + 0x0380) 10707e2034dSPavel Fedin #define GICR_IPRIORITYR (GICR_SGI_OFFSET + 0x0400) 10807e2034dSPavel Fedin #define GICR_ICFGR0 (GICR_SGI_OFFSET + 0x0C00) 10907e2034dSPavel Fedin #define GICR_ICFGR1 (GICR_SGI_OFFSET + 0x0C04) 11007e2034dSPavel Fedin #define GICR_IGRPMODR0 (GICR_SGI_OFFSET + 0x0D00) 11107e2034dSPavel Fedin #define GICR_NSACR (GICR_SGI_OFFSET + 0x0E00) 11207e2034dSPavel Fedin 113641be697SPeter Maydell /* VLPI redistributor registers, offsets from VLPI_base */ 114641be697SPeter Maydell #define GICR_VPROPBASER (GICR_VLPI_OFFSET + 0x70) 115641be697SPeter Maydell #define GICR_VPENDBASER (GICR_VLPI_OFFSET + 0x78) 116641be697SPeter Maydell 11707e2034dSPavel Fedin #define GICR_CTLR_ENABLE_LPIS (1U << 0) 1181611956bSPeter Maydell #define GICR_CTLR_CES (1U << 1) 11907e2034dSPavel Fedin #define GICR_CTLR_RWP (1U << 3) 12007e2034dSPavel Fedin #define GICR_CTLR_DPG0 (1U << 24) 12107e2034dSPavel Fedin #define GICR_CTLR_DPG1NS (1U << 25) 12207e2034dSPavel Fedin #define GICR_CTLR_DPG1S (1U << 26) 12307e2034dSPavel Fedin #define GICR_CTLR_UWP (1U << 31) 12407e2034dSPavel Fedin 12507e2034dSPavel Fedin #define GICR_TYPER_PLPIS (1U << 0) 12607e2034dSPavel Fedin #define GICR_TYPER_VLPIS (1U << 1) 12707e2034dSPavel Fedin #define GICR_TYPER_DIRECTLPI (1U << 3) 12807e2034dSPavel Fedin #define GICR_TYPER_LAST (1U << 4) 12907e2034dSPavel Fedin #define GICR_TYPER_DPGS (1U << 5) 13007e2034dSPavel Fedin #define GICR_TYPER_PROCNUM (0xFFFFU << 8) 13107e2034dSPavel Fedin #define GICR_TYPER_COMMONLPIAFF (0x3 << 24) 13207e2034dSPavel Fedin #define GICR_TYPER_AFFINITYVALUE (0xFFFFFFFFULL << 32) 13307e2034dSPavel Fedin 13407e2034dSPavel Fedin #define GICR_WAKER_ProcessorSleep (1U << 1) 13507e2034dSPavel Fedin #define GICR_WAKER_ChildrenAsleep (1U << 2) 13607e2034dSPavel Fedin 13718f6290aSShashi Mallela FIELD(GICR_PROPBASER, IDBITS, 0, 5) 13818f6290aSShashi Mallela FIELD(GICR_PROPBASER, INNERCACHE, 7, 3) 13918f6290aSShashi Mallela FIELD(GICR_PROPBASER, SHAREABILITY, 10, 2) 14018f6290aSShashi Mallela FIELD(GICR_PROPBASER, PHYADDR, 12, 40) 14118f6290aSShashi Mallela FIELD(GICR_PROPBASER, OUTERCACHE, 56, 3) 14207e2034dSPavel Fedin 14318f6290aSShashi Mallela FIELD(GICR_PENDBASER, INNERCACHE, 7, 3) 14418f6290aSShashi Mallela FIELD(GICR_PENDBASER, SHAREABILITY, 10, 2) 14518f6290aSShashi Mallela FIELD(GICR_PENDBASER, PHYADDR, 16, 36) 14618f6290aSShashi Mallela FIELD(GICR_PENDBASER, OUTERCACHE, 56, 3) 14718f6290aSShashi Mallela FIELD(GICR_PENDBASER, PTZ, 62, 1) 14807e2034dSPavel Fedin 14917fb5e36SShashi Mallela #define GICR_PROPBASER_IDBITS_THRESHOLD 0xd 15017fb5e36SShashi Mallela 151641be697SPeter Maydell /* These are the GICv4 VPROPBASER and VPENDBASER layouts; v4.1 is different */ 152641be697SPeter Maydell FIELD(GICR_VPROPBASER, IDBITS, 0, 5) 153641be697SPeter Maydell FIELD(GICR_VPROPBASER, INNERCACHE, 7, 3) 154641be697SPeter Maydell FIELD(GICR_VPROPBASER, SHAREABILITY, 10, 2) 155641be697SPeter Maydell FIELD(GICR_VPROPBASER, PHYADDR, 12, 40) 156641be697SPeter Maydell FIELD(GICR_VPROPBASER, OUTERCACHE, 56, 3) 157641be697SPeter Maydell 158641be697SPeter Maydell FIELD(GICR_VPENDBASER, INNERCACHE, 7, 3) 159641be697SPeter Maydell FIELD(GICR_VPENDBASER, SHAREABILITY, 10, 2) 160641be697SPeter Maydell FIELD(GICR_VPENDBASER, PHYADDR, 16, 36) 161641be697SPeter Maydell FIELD(GICR_VPENDBASER, OUTERCACHE, 56, 3) 162641be697SPeter Maydell FIELD(GICR_VPENDBASER, DIRTY, 60, 1) 163641be697SPeter Maydell FIELD(GICR_VPENDBASER, PENDINGLAST, 61, 1) 164641be697SPeter Maydell FIELD(GICR_VPENDBASER, IDAI, 62, 1) 165641be697SPeter Maydell FIELD(GICR_VPENDBASER, VALID, 63, 1) 166641be697SPeter Maydell 16707e2034dSPavel Fedin #define ICC_CTLR_EL1_CBPR (1U << 0) 16807e2034dSPavel Fedin #define ICC_CTLR_EL1_EOIMODE (1U << 1) 16907e2034dSPavel Fedin #define ICC_CTLR_EL1_PMHE (1U << 6) 17007e2034dSPavel Fedin #define ICC_CTLR_EL1_PRIBITS_SHIFT 8 171367b9f52SVijaya Kumar K #define ICC_CTLR_EL1_PRIBITS_MASK (7U << ICC_CTLR_EL1_PRIBITS_SHIFT) 17207e2034dSPavel Fedin #define ICC_CTLR_EL1_IDBITS_SHIFT 11 17307e2034dSPavel Fedin #define ICC_CTLR_EL1_SEIS (1U << 14) 17407e2034dSPavel Fedin #define ICC_CTLR_EL1_A3V (1U << 15) 17507e2034dSPavel Fedin 17607e2034dSPavel Fedin #define ICC_PMR_PRIORITY_MASK 0xff 17707e2034dSPavel Fedin #define ICC_BPR_BINARYPOINT_MASK 0x07 17807e2034dSPavel Fedin #define ICC_IGRPEN_ENABLE 0x01 17907e2034dSPavel Fedin 18007e2034dSPavel Fedin #define ICC_CTLR_EL3_CBPR_EL1S (1U << 0) 18107e2034dSPavel Fedin #define ICC_CTLR_EL3_CBPR_EL1NS (1U << 1) 18207e2034dSPavel Fedin #define ICC_CTLR_EL3_EOIMODE_EL3 (1U << 2) 18307e2034dSPavel Fedin #define ICC_CTLR_EL3_EOIMODE_EL1S (1U << 3) 18407e2034dSPavel Fedin #define ICC_CTLR_EL3_EOIMODE_EL1NS (1U << 4) 18507e2034dSPavel Fedin #define ICC_CTLR_EL3_RM (1U << 5) 18607e2034dSPavel Fedin #define ICC_CTLR_EL3_PMHE (1U << 6) 18707e2034dSPavel Fedin #define ICC_CTLR_EL3_PRIBITS_SHIFT 8 18807e2034dSPavel Fedin #define ICC_CTLR_EL3_IDBITS_SHIFT 11 18907e2034dSPavel Fedin #define ICC_CTLR_EL3_SEIS (1U << 14) 19007e2034dSPavel Fedin #define ICC_CTLR_EL3_A3V (1U << 15) 19107e2034dSPavel Fedin #define ICC_CTLR_EL3_NDS (1U << 17) 19207e2034dSPavel Fedin 193e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VENG0_SHIFT 0 194e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VENG0 (1U << ICH_VMCR_EL2_VENG0_SHIFT) 195e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VENG1_SHIFT 1 196e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VENG1 (1U << ICH_VMCR_EL2_VENG1_SHIFT) 197e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VACKCTL (1U << 2) 198e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VFIQEN (1U << 3) 199e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VCBPR_SHIFT 4 200e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VCBPR (1U << ICH_VMCR_EL2_VCBPR_SHIFT) 201e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VEOIM_SHIFT 9 202e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VEOIM (1U << ICH_VMCR_EL2_VEOIM_SHIFT) 203e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VBPR1_SHIFT 18 204e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VBPR1_LENGTH 3 205e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VBPR1_MASK (0x7U << ICH_VMCR_EL2_VBPR1_SHIFT) 206e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VBPR0_SHIFT 21 207e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VBPR0_LENGTH 3 208e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VBPR0_MASK (0x7U << ICH_VMCR_EL2_VBPR0_SHIFT) 209e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VPMR_SHIFT 24 210e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VPMR_LENGTH 8 211e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VPMR_MASK (0xffU << ICH_VMCR_EL2_VPMR_SHIFT) 212e69d2fa0SPeter Maydell 213e69d2fa0SPeter Maydell #define ICH_HCR_EL2_EN (1U << 0) 214e69d2fa0SPeter Maydell #define ICH_HCR_EL2_UIE (1U << 1) 215e69d2fa0SPeter Maydell #define ICH_HCR_EL2_LRENPIE (1U << 2) 216e69d2fa0SPeter Maydell #define ICH_HCR_EL2_NPIE (1U << 3) 217e69d2fa0SPeter Maydell #define ICH_HCR_EL2_VGRP0EIE (1U << 4) 218e69d2fa0SPeter Maydell #define ICH_HCR_EL2_VGRP0DIE (1U << 5) 219e69d2fa0SPeter Maydell #define ICH_HCR_EL2_VGRP1EIE (1U << 6) 220e69d2fa0SPeter Maydell #define ICH_HCR_EL2_VGRP1DIE (1U << 7) 221e69d2fa0SPeter Maydell #define ICH_HCR_EL2_TC (1U << 10) 222e69d2fa0SPeter Maydell #define ICH_HCR_EL2_TALL0 (1U << 11) 223e69d2fa0SPeter Maydell #define ICH_HCR_EL2_TALL1 (1U << 12) 224e69d2fa0SPeter Maydell #define ICH_HCR_EL2_TSEI (1U << 13) 225e69d2fa0SPeter Maydell #define ICH_HCR_EL2_TDIR (1U << 14) 226e69d2fa0SPeter Maydell #define ICH_HCR_EL2_EOICOUNT_SHIFT 27 227e69d2fa0SPeter Maydell #define ICH_HCR_EL2_EOICOUNT_LENGTH 5 228e69d2fa0SPeter Maydell #define ICH_HCR_EL2_EOICOUNT_MASK (0x1fU << ICH_HCR_EL2_EOICOUNT_SHIFT) 229e69d2fa0SPeter Maydell 230e69d2fa0SPeter Maydell #define ICH_LR_EL2_VINTID_SHIFT 0 231e69d2fa0SPeter Maydell #define ICH_LR_EL2_VINTID_LENGTH 32 232e69d2fa0SPeter Maydell #define ICH_LR_EL2_VINTID_MASK (0xffffffffULL << ICH_LR_EL2_VINTID_SHIFT) 233e69d2fa0SPeter Maydell #define ICH_LR_EL2_PINTID_SHIFT 32 234e69d2fa0SPeter Maydell #define ICH_LR_EL2_PINTID_LENGTH 10 235e69d2fa0SPeter Maydell #define ICH_LR_EL2_PINTID_MASK (0x3ffULL << ICH_LR_EL2_PINTID_SHIFT) 236e69d2fa0SPeter Maydell /* Note that EOI shares with the top bit of the pINTID field */ 237e69d2fa0SPeter Maydell #define ICH_LR_EL2_EOI (1ULL << 41) 238e69d2fa0SPeter Maydell #define ICH_LR_EL2_PRIORITY_SHIFT 48 239e69d2fa0SPeter Maydell #define ICH_LR_EL2_PRIORITY_LENGTH 8 240e69d2fa0SPeter Maydell #define ICH_LR_EL2_PRIORITY_MASK (0xffULL << ICH_LR_EL2_PRIORITY_SHIFT) 241e69d2fa0SPeter Maydell #define ICH_LR_EL2_GROUP (1ULL << 60) 242e69d2fa0SPeter Maydell #define ICH_LR_EL2_HW (1ULL << 61) 243e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_SHIFT 62 244e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_LENGTH 2 245e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_MASK (3ULL << ICH_LR_EL2_STATE_SHIFT) 246e69d2fa0SPeter Maydell /* values for the state field: */ 247e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_INVALID 0 248e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_PENDING 1 249e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_ACTIVE 2 250e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_ACTIVE_PENDING 3 251e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_PENDING_BIT (1ULL << ICH_LR_EL2_STATE_SHIFT) 252e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_ACTIVE_BIT (2ULL << ICH_LR_EL2_STATE_SHIFT) 253e69d2fa0SPeter Maydell 254e69d2fa0SPeter Maydell #define ICH_MISR_EL2_EOI (1U << 0) 255e69d2fa0SPeter Maydell #define ICH_MISR_EL2_U (1U << 1) 256e69d2fa0SPeter Maydell #define ICH_MISR_EL2_LRENP (1U << 2) 257e69d2fa0SPeter Maydell #define ICH_MISR_EL2_NP (1U << 3) 258e69d2fa0SPeter Maydell #define ICH_MISR_EL2_VGRP0E (1U << 4) 259e69d2fa0SPeter Maydell #define ICH_MISR_EL2_VGRP0D (1U << 5) 260e69d2fa0SPeter Maydell #define ICH_MISR_EL2_VGRP1E (1U << 6) 261e69d2fa0SPeter Maydell #define ICH_MISR_EL2_VGRP1D (1U << 7) 262e69d2fa0SPeter Maydell 263e69d2fa0SPeter Maydell #define ICH_VTR_EL2_LISTREGS_SHIFT 0 264e69d2fa0SPeter Maydell #define ICH_VTR_EL2_TDS (1U << 19) 265e69d2fa0SPeter Maydell #define ICH_VTR_EL2_NV4 (1U << 20) 266e69d2fa0SPeter Maydell #define ICH_VTR_EL2_A3V (1U << 21) 267e69d2fa0SPeter Maydell #define ICH_VTR_EL2_SEIS (1U << 22) 268e69d2fa0SPeter Maydell #define ICH_VTR_EL2_IDBITS_SHIFT 23 269e69d2fa0SPeter Maydell #define ICH_VTR_EL2_PREBITS_SHIFT 26 270e69d2fa0SPeter Maydell #define ICH_VTR_EL2_PRIBITS_SHIFT 29 271e69d2fa0SPeter Maydell 27218f6290aSShashi Mallela /* ITS Registers */ 27318f6290aSShashi Mallela 27418f6290aSShashi Mallela FIELD(GITS_BASER, SIZE, 0, 8) 27518f6290aSShashi Mallela FIELD(GITS_BASER, PAGESIZE, 8, 2) 27618f6290aSShashi Mallela FIELD(GITS_BASER, SHAREABILITY, 10, 2) 27718f6290aSShashi Mallela FIELD(GITS_BASER, PHYADDR, 12, 36) 27818f6290aSShashi Mallela FIELD(GITS_BASER, PHYADDRL_64K, 16, 32) 27918f6290aSShashi Mallela FIELD(GITS_BASER, PHYADDRH_64K, 12, 4) 28018f6290aSShashi Mallela FIELD(GITS_BASER, ENTRYSIZE, 48, 5) 28118f6290aSShashi Mallela FIELD(GITS_BASER, OUTERCACHE, 53, 3) 28218f6290aSShashi Mallela FIELD(GITS_BASER, TYPE, 56, 3) 28318f6290aSShashi Mallela FIELD(GITS_BASER, INNERCACHE, 59, 3) 28418f6290aSShashi Mallela FIELD(GITS_BASER, INDIRECT, 62, 1) 28518f6290aSShashi Mallela FIELD(GITS_BASER, VALID, 63, 1) 28618f6290aSShashi Mallela 2871b08e436SShashi Mallela FIELD(GITS_CBASER, SIZE, 0, 8) 2881b08e436SShashi Mallela FIELD(GITS_CBASER, SHAREABILITY, 10, 2) 2891b08e436SShashi Mallela FIELD(GITS_CBASER, PHYADDR, 12, 40) 2901b08e436SShashi Mallela FIELD(GITS_CBASER, OUTERCACHE, 53, 3) 2911b08e436SShashi Mallela FIELD(GITS_CBASER, INNERCACHE, 59, 3) 2921b08e436SShashi Mallela FIELD(GITS_CBASER, VALID, 63, 1) 2931b08e436SShashi Mallela 2941b08e436SShashi Mallela FIELD(GITS_CREADR, STALLED, 0, 1) 2951b08e436SShashi Mallela FIELD(GITS_CREADR, OFFSET, 5, 15) 2961b08e436SShashi Mallela 2971b08e436SShashi Mallela FIELD(GITS_CWRITER, RETRY, 0, 1) 2981b08e436SShashi Mallela FIELD(GITS_CWRITER, OFFSET, 5, 15) 2991b08e436SShashi Mallela 3001b08e436SShashi Mallela FIELD(GITS_CTLR, ENABLED, 0, 1) 30118f6290aSShashi Mallela FIELD(GITS_CTLR, QUIESCENT, 31, 1) 30218f6290aSShashi Mallela 30318f6290aSShashi Mallela FIELD(GITS_TYPER, PHYSICAL, 0, 1) 30450d84584SPeter Maydell FIELD(GITS_TYPER, VIRTUAL, 1, 1) 30518f6290aSShashi Mallela FIELD(GITS_TYPER, ITT_ENTRY_SIZE, 4, 4) 30618f6290aSShashi Mallela FIELD(GITS_TYPER, IDBITS, 8, 5) 30718f6290aSShashi Mallela FIELD(GITS_TYPER, DEVBITS, 13, 5) 30818f6290aSShashi Mallela FIELD(GITS_TYPER, SEIS, 18, 1) 30918f6290aSShashi Mallela FIELD(GITS_TYPER, PTA, 19, 1) 31018f6290aSShashi Mallela FIELD(GITS_TYPER, CIDBITS, 32, 4) 31118f6290aSShashi Mallela FIELD(GITS_TYPER, CIL, 36, 1) 31218f6290aSShashi Mallela 3131b08e436SShashi Mallela #define GITS_IDREGS 0xFFD0 3141b08e436SShashi Mallela 3151b08e436SShashi Mallela #define GITS_BASER_RO_MASK (R_GITS_BASER_ENTRYSIZE_MASK | \ 3161b08e436SShashi Mallela R_GITS_BASER_TYPE_MASK) 3171b08e436SShashi Mallela 31818f6290aSShashi Mallela #define GITS_BASER_PAGESIZE_4K 0 31918f6290aSShashi Mallela #define GITS_BASER_PAGESIZE_16K 1 32018f6290aSShashi Mallela #define GITS_BASER_PAGESIZE_64K 2 32118f6290aSShashi Mallela 32218f6290aSShashi Mallela #define GITS_BASER_TYPE_DEVICE 1ULL 32350d84584SPeter Maydell #define GITS_BASER_TYPE_VPE 2ULL 32418f6290aSShashi Mallela #define GITS_BASER_TYPE_COLLECTION 4ULL 32518f6290aSShashi Mallela 3261b08e436SShashi Mallela #define GITS_PAGE_SIZE_4K 0x1000 3271b08e436SShashi Mallela #define GITS_PAGE_SIZE_16K 0x4000 3281b08e436SShashi Mallela #define GITS_PAGE_SIZE_64K 0x10000 3291b08e436SShashi Mallela 3301b08e436SShashi Mallela #define L1TABLE_ENTRY_SIZE 8 3311b08e436SShashi Mallela 33217fb5e36SShashi Mallela #define LPI_CTE_ENABLED TABLE_ENTRY_VALID_MASK 33317fb5e36SShashi Mallela #define LPI_PRIORITY_MASK 0xfc 33417fb5e36SShashi Mallela 335b6f96009SPeter Maydell #define GITS_CMDQ_ENTRY_WORDS 4 336b6f96009SPeter Maydell #define GITS_CMDQ_ENTRY_SIZE (GITS_CMDQ_ENTRY_WORDS * sizeof(uint64_t)) 3377eca39e0SShashi Mallela 3387eca39e0SShashi Mallela #define CMD_MASK 0xff 3397eca39e0SShashi Mallela 3407eca39e0SShashi Mallela /* ITS Commands */ 341961b4912SPeter Maydell #define GITS_CMD_MOVI 0x01 3427eca39e0SShashi Mallela #define GITS_CMD_INT 0x03 343714d8bdeSPeter Maydell #define GITS_CMD_CLEAR 0x04 344714d8bdeSPeter Maydell #define GITS_CMD_SYNC 0x05 3457eca39e0SShashi Mallela #define GITS_CMD_MAPD 0x08 346714d8bdeSPeter Maydell #define GITS_CMD_MAPC 0x09 3477eca39e0SShashi Mallela #define GITS_CMD_MAPTI 0x0A 348714d8bdeSPeter Maydell #define GITS_CMD_MAPI 0x0B 3497eca39e0SShashi Mallela #define GITS_CMD_INV 0x0C 3507eca39e0SShashi Mallela #define GITS_CMD_INVALL 0x0D 351f6d1d9b4SPeter Maydell #define GITS_CMD_MOVALL 0x0E 352714d8bdeSPeter Maydell #define GITS_CMD_DISCARD 0x0F 3533c64a42cSPeter Maydell #define GITS_CMD_VMOVI 0x21 3543851af45SPeter Maydell #define GITS_CMD_VMOVP 0x22 355f76ba95aSPeter Maydell #define GITS_CMD_VSYNC 0x25 3560cdf7a5dSPeter Maydell #define GITS_CMD_VMAPP 0x29 3579de53de6SPeter Maydell #define GITS_CMD_VMAPTI 0x2A 3589de53de6SPeter Maydell #define GITS_CMD_VMAPI 0x2B 359c6dd2f99SPeter Maydell #define GITS_CMD_VINVALL 0x2D 3607eca39e0SShashi Mallela 3617eca39e0SShashi Mallela /* MAPC command fields */ 3627eca39e0SShashi Mallela #define ICID_LENGTH 16 3637eca39e0SShashi Mallela #define ICID_MASK ((1U << ICID_LENGTH) - 1) 3647eca39e0SShashi Mallela FIELD(MAPC, RDBASE, 16, 32) 3657eca39e0SShashi Mallela 3667eca39e0SShashi Mallela #define RDBASE_PROCNUM_LENGTH 16 3677eca39e0SShashi Mallela #define RDBASE_PROCNUM_MASK ((1ULL << RDBASE_PROCNUM_LENGTH) - 1) 3687eca39e0SShashi Mallela 3697eca39e0SShashi Mallela /* MAPD command fields */ 3707eca39e0SShashi Mallela #define ITTADDR_LENGTH 44 3717eca39e0SShashi Mallela #define ITTADDR_SHIFT 8 3727eca39e0SShashi Mallela #define ITTADDR_MASK MAKE_64BIT_MASK(ITTADDR_SHIFT, ITTADDR_LENGTH) 3737eca39e0SShashi Mallela #define SIZE_MASK 0x1f 3747eca39e0SShashi Mallela 375c694cb4cSShashi Mallela /* MAPI command fields */ 376c694cb4cSShashi Mallela #define EVENTID_MASK ((1ULL << 32) - 1) 377c694cb4cSShashi Mallela 378c694cb4cSShashi Mallela /* MAPTI command fields */ 379c694cb4cSShashi Mallela #define pINTID_SHIFT 32 380c694cb4cSShashi Mallela #define pINTID_MASK MAKE_64BIT_MASK(32, 32) 381c694cb4cSShashi Mallela 3827eca39e0SShashi Mallela #define DEVID_SHIFT 32 3837eca39e0SShashi Mallela #define DEVID_MASK MAKE_64BIT_MASK(32, 32) 3847eca39e0SShashi Mallela 3857eca39e0SShashi Mallela #define VALID_SHIFT 63 3867eca39e0SShashi Mallela #define CMD_FIELD_VALID_MASK (1ULL << VALID_SHIFT) 3877eca39e0SShashi Mallela #define L2_TABLE_VALID_MASK CMD_FIELD_VALID_MASK 3887eca39e0SShashi Mallela #define TABLE_ENTRY_VALID_MASK (1ULL << 0) 3891b08e436SShashi Mallela 390f6d1d9b4SPeter Maydell /* MOVALL command fields */ 391f6d1d9b4SPeter Maydell FIELD(MOVALL_2, RDBASE1, 16, 36) 392f6d1d9b4SPeter Maydell FIELD(MOVALL_3, RDBASE2, 16, 36) 393f6d1d9b4SPeter Maydell 394961b4912SPeter Maydell /* MOVI command fields */ 395961b4912SPeter Maydell FIELD(MOVI_0, DEVICEID, 32, 32) 396961b4912SPeter Maydell FIELD(MOVI_1, EVENTID, 0, 32) 397961b4912SPeter Maydell FIELD(MOVI_2, ICID, 0, 16) 398961b4912SPeter Maydell 399a686e85dSPeter Maydell /* INV command fields */ 400a686e85dSPeter Maydell FIELD(INV_0, DEVICEID, 32, 32) 401a686e85dSPeter Maydell FIELD(INV_1, EVENTID, 0, 32) 402a686e85dSPeter Maydell 4039de53de6SPeter Maydell /* VMAPI, VMAPTI command fields */ 4049de53de6SPeter Maydell FIELD(VMAPTI_0, DEVICEID, 32, 32) 4059de53de6SPeter Maydell FIELD(VMAPTI_1, EVENTID, 0, 32) 4069de53de6SPeter Maydell FIELD(VMAPTI_1, VPEID, 32, 16) 4079de53de6SPeter Maydell FIELD(VMAPTI_2, VINTID, 0, 32) /* VMAPTI only */ 4089de53de6SPeter Maydell FIELD(VMAPTI_2, DOORBELL, 32, 32) 4099de53de6SPeter Maydell 4100cdf7a5dSPeter Maydell /* VMAPP command fields */ 4110cdf7a5dSPeter Maydell FIELD(VMAPP_0, ALLOC, 8, 1) /* GICv4.1 only */ 4120cdf7a5dSPeter Maydell FIELD(VMAPP_0, PTZ, 9, 1) /* GICv4.1 only */ 4130cdf7a5dSPeter Maydell FIELD(VMAPP_0, VCONFADDR, 16, 36) /* GICv4.1 only */ 4140cdf7a5dSPeter Maydell FIELD(VMAPP_1, DEFAULT_DOORBELL, 0, 32) /* GICv4.1 only */ 4150cdf7a5dSPeter Maydell FIELD(VMAPP_1, VPEID, 32, 16) 4160cdf7a5dSPeter Maydell FIELD(VMAPP_2, RDBASE, 16, 36) 4170cdf7a5dSPeter Maydell FIELD(VMAPP_2, V, 63, 1) 4180cdf7a5dSPeter Maydell FIELD(VMAPP_3, VPTSIZE, 0, 8) /* For GICv4.0, bits [7:6] are RES0 */ 4190cdf7a5dSPeter Maydell FIELD(VMAPP_3, VPTADDR, 16, 36) 4200cdf7a5dSPeter Maydell 4213851af45SPeter Maydell /* VMOVP command fields */ 4223851af45SPeter Maydell FIELD(VMOVP_0, SEQNUM, 32, 16) /* not used for GITS_TYPER.VMOVP == 1 */ 4233851af45SPeter Maydell FIELD(VMOVP_1, ITSLIST, 0, 16) /* not used for GITS_TYPER.VMOVP == 1 */ 4243851af45SPeter Maydell FIELD(VMOVP_1, VPEID, 32, 16) 4253851af45SPeter Maydell FIELD(VMOVP_2, RDBASE, 16, 36) 4263851af45SPeter Maydell FIELD(VMOVP_2, DB, 63, 1) /* GICv4.1 only */ 4273851af45SPeter Maydell FIELD(VMOVP_3, DEFAULT_DOORBELL, 0, 32) /* GICv4.1 only */ 4283851af45SPeter Maydell 4293c64a42cSPeter Maydell /* VMOVI command fields */ 4303c64a42cSPeter Maydell FIELD(VMOVI_0, DEVICEID, 32, 32) 4313c64a42cSPeter Maydell FIELD(VMOVI_1, EVENTID, 0, 32) 4323c64a42cSPeter Maydell FIELD(VMOVI_1, VPEID, 32, 16) 4333c64a42cSPeter Maydell FIELD(VMOVI_2, D, 0, 1) 4343c64a42cSPeter Maydell FIELD(VMOVI_2, DOORBELL, 32, 32) 4353c64a42cSPeter Maydell 436c6dd2f99SPeter Maydell /* VINVALL command fields */ 437c6dd2f99SPeter Maydell FIELD(VINVALL_1, VPEID, 32, 16) 438c6dd2f99SPeter Maydell 43918f6290aSShashi Mallela /* 44018f6290aSShashi Mallela * 12 bytes Interrupt translation Table Entry size 44118f6290aSShashi Mallela * as per Table 5.3 in GICv3 spec 44218f6290aSShashi Mallela * ITE Lower 8 Bytes 443a1ce993dSPeter Maydell * Bits: | 63 ... 48 | 47 ... 32 | 31 ... 26 | 25 ... 2 | 1 | 0 | 444a1ce993dSPeter Maydell * Values: | vPEID | ICID | unused | IntNum | IntType | Valid | 44518f6290aSShashi Mallela * ITE Higher 4 Bytes 446a1ce993dSPeter Maydell * Bits: | 31 ... 25 | 24 ... 0 | 447a1ce993dSPeter Maydell * Values: | unused | Doorbell | 448a1ce993dSPeter Maydell * (When Doorbell is unused, as it always is for INTYPE_PHYSICAL, 449a1ce993dSPeter Maydell * the value of that field in memory cannot be relied upon -- older 450a1ce993dSPeter Maydell * versions of QEMU did not correctly write to that memory.) 45118f6290aSShashi Mallela */ 45218f6290aSShashi Mallela #define ITS_ITT_ENTRY_SIZE 0xC 453764d6ba1SPeter Maydell 454764d6ba1SPeter Maydell FIELD(ITE_L, VALID, 0, 1) 455764d6ba1SPeter Maydell FIELD(ITE_L, INTTYPE, 1, 1) 456764d6ba1SPeter Maydell FIELD(ITE_L, INTID, 2, 24) 457a1ce993dSPeter Maydell FIELD(ITE_L, ICID, 32, 16) 458a1ce993dSPeter Maydell FIELD(ITE_L, VPEID, 48, 16) 459a1ce993dSPeter Maydell FIELD(ITE_H, DOORBELL, 0, 24) 460764d6ba1SPeter Maydell 461764d6ba1SPeter Maydell /* Possible values for ITE_L INTTYPE */ 462764d6ba1SPeter Maydell #define ITE_INTTYPE_VIRTUAL 0 463764d6ba1SPeter Maydell #define ITE_INTTYPE_PHYSICAL 1 46418f6290aSShashi Mallela 46518f6290aSShashi Mallela /* 16 bits EventId */ 46618f6290aSShashi Mallela #define ITS_IDBITS GICD_TYPER_IDBITS 46718f6290aSShashi Mallela 46818f6290aSShashi Mallela /* 16 bits DeviceId */ 46918f6290aSShashi Mallela #define ITS_DEVBITS 0xF 47018f6290aSShashi Mallela 47118f6290aSShashi Mallela /* 16 bits CollectionId */ 47218f6290aSShashi Mallela #define ITS_CIDBITS 0xF 47318f6290aSShashi Mallela 47418f6290aSShashi Mallela /* 47518f6290aSShashi Mallela * 8 bytes Device Table Entry size 47618f6290aSShashi Mallela * Valid = 1 bit,ITTAddr = 44 bits,Size = 5 bits 47718f6290aSShashi Mallela */ 47818f6290aSShashi Mallela #define GITS_DTE_SIZE (0x8ULL) 479e07f8445SPeter Maydell 480e07f8445SPeter Maydell FIELD(DTE, VALID, 0, 1) 481e07f8445SPeter Maydell FIELD(DTE, SIZE, 1, 5) 482e07f8445SPeter Maydell FIELD(DTE, ITTADDR, 6, 44) 48318f6290aSShashi Mallela 48418f6290aSShashi Mallela /* 48518f6290aSShashi Mallela * 8 bytes Collection Table Entry size 486257bb650SPeter Maydell * Valid = 1 bit, RDBase = 16 bits 48718f6290aSShashi Mallela */ 48818f6290aSShashi Mallela #define GITS_CTE_SIZE (0x8ULL) 489437dc0eaSPeter Maydell FIELD(CTE, VALID, 0, 1) 490437dc0eaSPeter Maydell FIELD(CTE, RDBASE, 1, RDBASE_PROCNUM_LENGTH) 49118f6290aSShashi Mallela 49250d84584SPeter Maydell /* 49350d84584SPeter Maydell * 8 bytes VPE table entry size: 49450d84584SPeter Maydell * Valid = 1 bit, VPTsize = 5 bits, VPTaddr = 36 bits, RDbase = 16 bits 49550d84584SPeter Maydell * 49650d84584SPeter Maydell * Field sizes for Valid and size are mandated; field sizes for RDbase 49750d84584SPeter Maydell * and VPT_addr are IMPDEF. 49850d84584SPeter Maydell */ 49950d84584SPeter Maydell #define GITS_VPE_SIZE 0x8ULL 50050d84584SPeter Maydell 50150d84584SPeter Maydell FIELD(VTE, VALID, 0, 1) 50250d84584SPeter Maydell FIELD(VTE, VPTSIZE, 1, 5) 50350d84584SPeter Maydell FIELD(VTE, VPTADDR, 6, 36) 50450d84584SPeter Maydell FIELD(VTE, RDBASE, 42, RDBASE_PROCNUM_LENGTH) 50550d84584SPeter Maydell 506227a8653SPeter Maydell /* Special interrupt IDs */ 507227a8653SPeter Maydell #define INTID_SECURE 1020 508227a8653SPeter Maydell #define INTID_NONSECURE 1021 509227a8653SPeter Maydell #define INTID_SPURIOUS 1023 510227a8653SPeter Maydell 511ce187c3cSPeter Maydell /* Functions internal to the emulated GICv3 */ 512ce187c3cSPeter Maydell 513ce187c3cSPeter Maydell /** 514ae3b3ba1SPeter Maydell * gicv3_redist_size: 515ae3b3ba1SPeter Maydell * @s: GICv3State 516ae3b3ba1SPeter Maydell * 517ae3b3ba1SPeter Maydell * Return the size of the redistributor register frame in bytes 518ae3b3ba1SPeter Maydell * (which depends on what GIC version this is) 519ae3b3ba1SPeter Maydell */ 520ae3b3ba1SPeter Maydell static inline int gicv3_redist_size(GICv3State *s) 521ae3b3ba1SPeter Maydell { 522ae3b3ba1SPeter Maydell /* 523ae3b3ba1SPeter Maydell * Redistributor size is controlled by the redistributor GICR_TYPER.VLPIS. 524ae3b3ba1SPeter Maydell * It's the same for every redistributor in the GIC, so arbitrarily 525ae3b3ba1SPeter Maydell * use the register field in the first one. 526ae3b3ba1SPeter Maydell */ 527ae3b3ba1SPeter Maydell if (s->cpu[0].gicr_typer & GICR_TYPER_VLPIS) { 528ae3b3ba1SPeter Maydell return GICV4_REDIST_SIZE; 529ae3b3ba1SPeter Maydell } else { 530ae3b3ba1SPeter Maydell return GICV3_REDIST_SIZE; 531ae3b3ba1SPeter Maydell } 532ae3b3ba1SPeter Maydell } 533ae3b3ba1SPeter Maydell 534ae3b3ba1SPeter Maydell /** 535b74d7c0eSPeter Maydell * gicv3_intid_is_special: 536b74d7c0eSPeter Maydell * @intid: interrupt ID 537b74d7c0eSPeter Maydell * 538b74d7c0eSPeter Maydell * Return true if @intid is a special interrupt ID (1020 to 539b74d7c0eSPeter Maydell * 1023 inclusive). This corresponds to the GIC spec pseudocode 540b74d7c0eSPeter Maydell * IsSpecial() function. 541b74d7c0eSPeter Maydell */ 542b74d7c0eSPeter Maydell static inline bool gicv3_intid_is_special(int intid) 543b74d7c0eSPeter Maydell { 544b74d7c0eSPeter Maydell return intid >= INTID_SECURE && intid <= INTID_SPURIOUS; 545b74d7c0eSPeter Maydell } 546b74d7c0eSPeter Maydell 547b74d7c0eSPeter Maydell /** 548ce187c3cSPeter Maydell * gicv3_redist_update: 549ce187c3cSPeter Maydell * @cs: GICv3CPUState for this redistributor 550ce187c3cSPeter Maydell * 551ce187c3cSPeter Maydell * Recalculate the highest priority pending interrupt after a 552ce187c3cSPeter Maydell * change to redistributor state, and inform the CPU accordingly. 553ce187c3cSPeter Maydell */ 554ce187c3cSPeter Maydell void gicv3_redist_update(GICv3CPUState *cs); 555ce187c3cSPeter Maydell 556ce187c3cSPeter Maydell /** 557ce187c3cSPeter Maydell * gicv3_update: 558ce187c3cSPeter Maydell * @s: GICv3State 559ce187c3cSPeter Maydell * @start: first interrupt whose state changed 560ce187c3cSPeter Maydell * @len: length of the range of interrupts whose state changed 561ce187c3cSPeter Maydell * 562ce187c3cSPeter Maydell * Recalculate the highest priority pending interrupts after a 563ce187c3cSPeter Maydell * change to the distributor state affecting @len interrupts 564ce187c3cSPeter Maydell * starting at @start, and inform the CPUs accordingly. 565ce187c3cSPeter Maydell */ 566ce187c3cSPeter Maydell void gicv3_update(GICv3State *s, int start, int len); 567ce187c3cSPeter Maydell 568ce187c3cSPeter Maydell /** 569ce187c3cSPeter Maydell * gicv3_full_update_noirqset: 570ce187c3cSPeter Maydell * @s: GICv3State 571ce187c3cSPeter Maydell * 572ce187c3cSPeter Maydell * Recalculate the cached information about highest priority 573ce187c3cSPeter Maydell * pending interrupts, but don't inform the CPUs. This should be 574ce187c3cSPeter Maydell * called after an incoming migration has loaded new state. 575ce187c3cSPeter Maydell */ 576ce187c3cSPeter Maydell void gicv3_full_update_noirqset(GICv3State *s); 577ce187c3cSPeter Maydell 578ce187c3cSPeter Maydell /** 579ce187c3cSPeter Maydell * gicv3_full_update: 580ce187c3cSPeter Maydell * @s: GICv3State 581ce187c3cSPeter Maydell * 582ce187c3cSPeter Maydell * Recalculate the highest priority pending interrupts after 583ce187c3cSPeter Maydell * a change that could affect the status of all interrupts, 584ce187c3cSPeter Maydell * and inform the CPUs accordingly. 585ce187c3cSPeter Maydell */ 586ce187c3cSPeter Maydell void gicv3_full_update(GICv3State *s); 587e52af513SShlomo Pongratz MemTxResult gicv3_dist_read(void *opaque, hwaddr offset, uint64_t *data, 588e52af513SShlomo Pongratz unsigned size, MemTxAttrs attrs); 589e52af513SShlomo Pongratz MemTxResult gicv3_dist_write(void *opaque, hwaddr addr, uint64_t data, 590e52af513SShlomo Pongratz unsigned size, MemTxAttrs attrs); 591cec93a93SShlomo Pongratz MemTxResult gicv3_redist_read(void *opaque, hwaddr offset, uint64_t *data, 592cec93a93SShlomo Pongratz unsigned size, MemTxAttrs attrs); 593cec93a93SShlomo Pongratz MemTxResult gicv3_redist_write(void *opaque, hwaddr offset, uint64_t data, 594cec93a93SShlomo Pongratz unsigned size, MemTxAttrs attrs); 595c84428b3SPeter Maydell void gicv3_dist_set_irq(GICv3State *s, int irq, int level); 596c84428b3SPeter Maydell void gicv3_redist_set_irq(GICv3CPUState *cs, int irq, int level); 59717fb5e36SShashi Mallela void gicv3_redist_process_lpi(GICv3CPUState *cs, int irq, int level); 598469cf23bSPeter Maydell /** 599469cf23bSPeter Maydell * gicv3_redist_process_vlpi: 600469cf23bSPeter Maydell * @cs: GICv3CPUState 601469cf23bSPeter Maydell * @irq: (virtual) interrupt number 602469cf23bSPeter Maydell * @vptaddr: (guest) address of VLPI table 603469cf23bSPeter Maydell * @doorbell: doorbell (physical) interrupt number (1023 for "no doorbell") 604469cf23bSPeter Maydell * @level: level to set @irq to 605469cf23bSPeter Maydell * 606469cf23bSPeter Maydell * Process a virtual LPI being directly injected by the ITS. This function 607469cf23bSPeter Maydell * will update the VLPI table specified by @vptaddr and @vptsize. If the 608469cf23bSPeter Maydell * vCPU corresponding to that VLPI table is currently running on 609469cf23bSPeter Maydell * the CPU associated with this redistributor, directly inject the VLPI 610469cf23bSPeter Maydell * @irq. If the vCPU is not running on this CPU, raise the doorbell 611469cf23bSPeter Maydell * interrupt instead. 612469cf23bSPeter Maydell */ 613469cf23bSPeter Maydell void gicv3_redist_process_vlpi(GICv3CPUState *cs, int irq, uint64_t vptaddr, 614469cf23bSPeter Maydell int doorbell, int level); 615*c3f21b06SPeter Maydell /** 616*c3f21b06SPeter Maydell * gicv3_redist_vlpi_pending: 617*c3f21b06SPeter Maydell * @cs: GICv3CPUState 618*c3f21b06SPeter Maydell * @irq: (virtual) interrupt number 619*c3f21b06SPeter Maydell * @level: level to set @irq to 620*c3f21b06SPeter Maydell * 621*c3f21b06SPeter Maydell * Set/clear the pending status of a virtual LPI in the vLPI table 622*c3f21b06SPeter Maydell * that this redistributor is currently using. (The difference between 623*c3f21b06SPeter Maydell * this and gicv3_redist_process_vlpi() is that this is called from 624*c3f21b06SPeter Maydell * the cpuif and does not need to do the not-running-on-this-vcpu checks.) 625*c3f21b06SPeter Maydell */ 626*c3f21b06SPeter Maydell void gicv3_redist_vlpi_pending(GICv3CPUState *cs, int irq, int level); 627*c3f21b06SPeter Maydell 62817fb5e36SShashi Mallela void gicv3_redist_lpi_pending(GICv3CPUState *cs, int irq, int level); 629101f27f3SPeter Maydell /** 630101f27f3SPeter Maydell * gicv3_redist_update_lpi: 631101f27f3SPeter Maydell * @cs: GICv3CPUState 632101f27f3SPeter Maydell * 633101f27f3SPeter Maydell * Scan the LPI pending table and recalculate the highest priority 634101f27f3SPeter Maydell * pending LPI and also the overall highest priority pending interrupt. 635101f27f3SPeter Maydell */ 63617fb5e36SShashi Mallela void gicv3_redist_update_lpi(GICv3CPUState *cs); 637101f27f3SPeter Maydell /** 638101f27f3SPeter Maydell * gicv3_redist_update_lpi_only: 639101f27f3SPeter Maydell * @cs: GICv3CPUState 640101f27f3SPeter Maydell * 641101f27f3SPeter Maydell * Scan the LPI pending table and recalculate cs->hpplpi only, 642101f27f3SPeter Maydell * without calling gicv3_redist_update() to recalculate the overall 643101f27f3SPeter Maydell * highest priority pending interrupt. This should be called after 644101f27f3SPeter Maydell * an incoming migration has loaded new state. 645101f27f3SPeter Maydell */ 646101f27f3SPeter Maydell void gicv3_redist_update_lpi_only(GICv3CPUState *cs); 647f6d1d9b4SPeter Maydell /** 648a686e85dSPeter Maydell * gicv3_redist_inv_lpi: 649a686e85dSPeter Maydell * @cs: GICv3CPUState 650a686e85dSPeter Maydell * @irq: LPI to invalidate cached information for 651a686e85dSPeter Maydell * 652a686e85dSPeter Maydell * Forget or update any cached information associated with this LPI. 653a686e85dSPeter Maydell */ 654a686e85dSPeter Maydell void gicv3_redist_inv_lpi(GICv3CPUState *cs, int irq); 655a686e85dSPeter Maydell /** 656d4014320SPeter Maydell * gicv3_redist_inv_vlpi: 657d4014320SPeter Maydell * @cs: GICv3CPUState 658d4014320SPeter Maydell * @irq: vLPI to invalidate cached information for 659d4014320SPeter Maydell * @vptaddr: (guest) address of vLPI table 660d4014320SPeter Maydell * 661d4014320SPeter Maydell * Forget or update any cached information associated with this vLPI. 662d4014320SPeter Maydell */ 663d4014320SPeter Maydell void gicv3_redist_inv_vlpi(GICv3CPUState *cs, int irq, uint64_t vptaddr); 664d4014320SPeter Maydell /** 665961b4912SPeter Maydell * gicv3_redist_mov_lpi: 666961b4912SPeter Maydell * @src: source redistributor 667961b4912SPeter Maydell * @dest: destination redistributor 668961b4912SPeter Maydell * @irq: LPI to update 669961b4912SPeter Maydell * 670961b4912SPeter Maydell * Move the pending state of the specified LPI from @src to @dest, 671961b4912SPeter Maydell * as required by the ITS MOVI command. 672961b4912SPeter Maydell */ 673961b4912SPeter Maydell void gicv3_redist_mov_lpi(GICv3CPUState *src, GICv3CPUState *dest, int irq); 674961b4912SPeter Maydell /** 675f6d1d9b4SPeter Maydell * gicv3_redist_movall_lpis: 676f6d1d9b4SPeter Maydell * @src: source redistributor 677f6d1d9b4SPeter Maydell * @dest: destination redistributor 678f6d1d9b4SPeter Maydell * 679f6d1d9b4SPeter Maydell * Scan the LPI pending table for @src, and for each pending LPI there 680f6d1d9b4SPeter Maydell * mark it as not-pending for @src and pending for @dest, as required 681f6d1d9b4SPeter Maydell * by the ITS MOVALL command. 682f6d1d9b4SPeter Maydell */ 683f6d1d9b4SPeter Maydell void gicv3_redist_movall_lpis(GICv3CPUState *src, GICv3CPUState *dest); 6843c64a42cSPeter Maydell /** 6853c64a42cSPeter Maydell * gicv3_redist_mov_vlpi: 6863c64a42cSPeter Maydell * @src: source redistributor 6873c64a42cSPeter Maydell * @src_vptaddr: (guest) address of source VLPI table 6883c64a42cSPeter Maydell * @dest: destination redistributor 6893c64a42cSPeter Maydell * @dest_vptaddr: (guest) address of destination VLPI table 6903c64a42cSPeter Maydell * @irq: VLPI to update 6913c64a42cSPeter Maydell * @doorbell: doorbell for destination (1023 for "no doorbell") 6923c64a42cSPeter Maydell * 6933c64a42cSPeter Maydell * Move the pending state of the specified VLPI from @src to @dest, 6943c64a42cSPeter Maydell * as required by the ITS VMOVI command. 6953c64a42cSPeter Maydell */ 6963c64a42cSPeter Maydell void gicv3_redist_mov_vlpi(GICv3CPUState *src, uint64_t src_vptaddr, 6973c64a42cSPeter Maydell GICv3CPUState *dest, uint64_t dest_vptaddr, 6983c64a42cSPeter Maydell int irq, int doorbell); 699c6dd2f99SPeter Maydell /** 700c6dd2f99SPeter Maydell * gicv3_redist_vinvall: 701c6dd2f99SPeter Maydell * @cs: GICv3CPUState 702c6dd2f99SPeter Maydell * @vptaddr: address of VLPI pending table 703c6dd2f99SPeter Maydell * 704c6dd2f99SPeter Maydell * On redistributor @cs, invalidate all cached information associated 705c6dd2f99SPeter Maydell * with the vCPU defined by @vptaddr. 706c6dd2f99SPeter Maydell */ 707c6dd2f99SPeter Maydell void gicv3_redist_vinvall(GICv3CPUState *cs, uint64_t vptaddr); 708f6d1d9b4SPeter Maydell 709b1a0eb77SPeter Maydell void gicv3_redist_send_sgi(GICv3CPUState *cs, int grp, int irq, bool ns); 710359fbe65SPeter Maydell void gicv3_init_cpuif(GICv3State *s); 711ce187c3cSPeter Maydell 712ce187c3cSPeter Maydell /** 713ce187c3cSPeter Maydell * gicv3_cpuif_update: 714ce187c3cSPeter Maydell * @cs: GICv3CPUState for the CPU to update 715ce187c3cSPeter Maydell * 716ce187c3cSPeter Maydell * Recalculate whether to assert the IRQ or FIQ lines after a change 717ce187c3cSPeter Maydell * to the current highest priority pending interrupt, the CPU's 718ce187c3cSPeter Maydell * current running priority or the CPU's current exception level or 719ce187c3cSPeter Maydell * security state. 720ce187c3cSPeter Maydell */ 721f7b9358eSPeter Maydell void gicv3_cpuif_update(GICv3CPUState *cs); 722ce187c3cSPeter Maydell 72310337638SPeter Maydell /* 72410337638SPeter Maydell * gicv3_cpuif_virt_irq_fiq_update: 72510337638SPeter Maydell * @cs: GICv3CPUState for the CPU to update 72610337638SPeter Maydell * 72710337638SPeter Maydell * Recalculate whether to assert the virtual IRQ or FIQ lines after 72810337638SPeter Maydell * a change to the current highest priority pending virtual interrupt. 72910337638SPeter Maydell * Note that this does not recalculate and change the maintenance 73010337638SPeter Maydell * interrupt status (for that, see gicv3_cpuif_virt_update()). 73110337638SPeter Maydell */ 73210337638SPeter Maydell void gicv3_cpuif_virt_irq_fiq_update(GICv3CPUState *cs); 73310337638SPeter Maydell 73456992670SShlomo Pongratz static inline uint32_t gicv3_iidr(void) 73556992670SShlomo Pongratz { 73656992670SShlomo Pongratz /* Return the Implementer Identification Register value 73756992670SShlomo Pongratz * for the emulated GICv3, as reported in GICD_IIDR and GICR_IIDR. 73856992670SShlomo Pongratz * 73956992670SShlomo Pongratz * We claim to be an ARM r0p0 with a zero ProductID. 74056992670SShlomo Pongratz * This is the same as an r0p0 GIC-500. 74156992670SShlomo Pongratz */ 74256992670SShlomo Pongratz return 0x43b; 74356992670SShlomo Pongratz } 74456992670SShlomo Pongratz 74550a3a309SPeter Maydell /* CoreSight PIDR0 values for ARM GICv3 implementations */ 74650a3a309SPeter Maydell #define GICV3_PIDR0_DIST 0x92 74750a3a309SPeter Maydell #define GICV3_PIDR0_REDIST 0x93 74850a3a309SPeter Maydell #define GICV3_PIDR0_ITS 0x94 74950a3a309SPeter Maydell 75050a3a309SPeter Maydell static inline uint32_t gicv3_idreg(int regoffset, uint8_t pidr0) 75156992670SShlomo Pongratz { 75256992670SShlomo Pongratz /* Return the value of the CoreSight ID register at the specified 75356992670SShlomo Pongratz * offset from the first ID register (as found in the distributor 75456992670SShlomo Pongratz * and redistributor register banks). 75556992670SShlomo Pongratz * These values indicate an ARM implementation of a GICv3. 75656992670SShlomo Pongratz */ 75756992670SShlomo Pongratz static const uint8_t gicd_ids[] = { 75856992670SShlomo Pongratz 0x44, 0x00, 0x00, 0x00, 0x92, 0xB4, 0x3B, 0x00, 0x0D, 0xF0, 0x05, 0xB1 75956992670SShlomo Pongratz }; 76050a3a309SPeter Maydell 76150a3a309SPeter Maydell regoffset /= 4; 76250a3a309SPeter Maydell 76350a3a309SPeter Maydell if (regoffset == 4) { 76450a3a309SPeter Maydell return pidr0; 76550a3a309SPeter Maydell } 76650a3a309SPeter Maydell return gicd_ids[regoffset]; 76756992670SShlomo Pongratz } 76856992670SShlomo Pongratz 76907e2034dSPavel Fedin /** 770ce187c3cSPeter Maydell * gicv3_irq_group: 771ce187c3cSPeter Maydell * 772ce187c3cSPeter Maydell * Return the group which this interrupt is configured as (GICV3_G0, 773ce187c3cSPeter Maydell * GICV3_G1 or GICV3_G1NS). 774ce187c3cSPeter Maydell */ 775ce187c3cSPeter Maydell static inline int gicv3_irq_group(GICv3State *s, GICv3CPUState *cs, int irq) 776ce187c3cSPeter Maydell { 777ce187c3cSPeter Maydell bool grpbit, grpmodbit; 778ce187c3cSPeter Maydell 779ce187c3cSPeter Maydell if (irq < GIC_INTERNAL) { 780ce187c3cSPeter Maydell grpbit = extract32(cs->gicr_igroupr0, irq, 1); 781ce187c3cSPeter Maydell grpmodbit = extract32(cs->gicr_igrpmodr0, irq, 1); 782ce187c3cSPeter Maydell } else { 783ce187c3cSPeter Maydell grpbit = gicv3_gicd_group_test(s, irq); 784ce187c3cSPeter Maydell grpmodbit = gicv3_gicd_grpmod_test(s, irq); 785ce187c3cSPeter Maydell } 786ce187c3cSPeter Maydell if (grpbit) { 787ce187c3cSPeter Maydell return GICV3_G1NS; 788ce187c3cSPeter Maydell } 789ce187c3cSPeter Maydell if (s->gicd_ctlr & GICD_CTLR_DS) { 790ce187c3cSPeter Maydell return GICV3_G0; 791ce187c3cSPeter Maydell } 792ce187c3cSPeter Maydell return grpmodbit ? GICV3_G1 : GICV3_G0; 793ce187c3cSPeter Maydell } 794ce187c3cSPeter Maydell 795ce187c3cSPeter Maydell /** 79607e2034dSPavel Fedin * gicv3_redist_affid: 79707e2034dSPavel Fedin * 79807e2034dSPavel Fedin * Return the 32-bit affinity ID of the CPU connected to this redistributor 79907e2034dSPavel Fedin */ 80007e2034dSPavel Fedin static inline uint32_t gicv3_redist_affid(GICv3CPUState *cs) 80107e2034dSPavel Fedin { 80207e2034dSPavel Fedin return cs->gicr_typer >> 32; 80307e2034dSPavel Fedin } 80407e2034dSPavel Fedin 805ce187c3cSPeter Maydell /** 806ce187c3cSPeter Maydell * gicv3_cache_target_cpustate: 807ce187c3cSPeter Maydell * 808ce187c3cSPeter Maydell * Update the cached CPU state corresponding to the target for this interrupt 809ce187c3cSPeter Maydell * (which is kept in s->gicd_irouter_target[]). 810ce187c3cSPeter Maydell */ 811ce187c3cSPeter Maydell static inline void gicv3_cache_target_cpustate(GICv3State *s, int irq) 812ce187c3cSPeter Maydell { 813ce187c3cSPeter Maydell GICv3CPUState *cs = NULL; 814ce187c3cSPeter Maydell int i; 815ce187c3cSPeter Maydell uint32_t tgtaff = extract64(s->gicd_irouter[irq], 0, 24) | 816ce187c3cSPeter Maydell extract64(s->gicd_irouter[irq], 32, 8) << 24; 817ce187c3cSPeter Maydell 818ce187c3cSPeter Maydell for (i = 0; i < s->num_cpu; i++) { 819ce187c3cSPeter Maydell if (s->cpu[i].gicr_typer >> 32 == tgtaff) { 820ce187c3cSPeter Maydell cs = &s->cpu[i]; 821ce187c3cSPeter Maydell break; 822ce187c3cSPeter Maydell } 823ce187c3cSPeter Maydell } 824ce187c3cSPeter Maydell 825ce187c3cSPeter Maydell s->gicd_irouter_target[irq] = cs; 826ce187c3cSPeter Maydell } 827ce187c3cSPeter Maydell 828ce187c3cSPeter Maydell /** 829ce187c3cSPeter Maydell * gicv3_cache_all_target_cpustates: 830ce187c3cSPeter Maydell * 831ce187c3cSPeter Maydell * Populate the entire cache of CPU state pointers for interrupt targets 832ce187c3cSPeter Maydell * (eg after inbound migration or CPU reset) 833ce187c3cSPeter Maydell */ 834ce187c3cSPeter Maydell static inline void gicv3_cache_all_target_cpustates(GICv3State *s) 835ce187c3cSPeter Maydell { 836ce187c3cSPeter Maydell int irq; 837ce187c3cSPeter Maydell 838ce187c3cSPeter Maydell for (irq = GIC_INTERNAL; irq < GICV3_MAXIRQ; irq++) { 839ce187c3cSPeter Maydell gicv3_cache_target_cpustate(s, irq); 840ce187c3cSPeter Maydell } 841ce187c3cSPeter Maydell } 842ce187c3cSPeter Maydell 843d3a3e529SVijaya Kumar K void gicv3_set_gicv3state(CPUState *cpu, GICv3CPUState *s); 844d3a3e529SVijaya Kumar K 845175de524SMarkus Armbruster #endif /* QEMU_ARM_GICV3_INTERNAL_H */ 846