xref: /qemu/hw/intc/gicv3_internal.h (revision 28cca59c469b16f1352e784b566fd36ace2be4b4)
107e2034dSPavel Fedin /*
207e2034dSPavel Fedin  * ARM GICv3 support - internal interfaces
307e2034dSPavel Fedin  *
407e2034dSPavel Fedin  * Copyright (c) 2012 Linaro Limited
507e2034dSPavel Fedin  * Copyright (c) 2015 Huawei.
607e2034dSPavel Fedin  * Copyright (c) 2015 Samsung Electronics Co., Ltd.
707e2034dSPavel Fedin  * Written by Peter Maydell
807e2034dSPavel Fedin  * Reworked for GICv3 by Shlomo Pongratz and Pavel Fedin
907e2034dSPavel Fedin  *
1007e2034dSPavel Fedin  * This program is free software; you can redistribute it and/or modify
1107e2034dSPavel Fedin  * it under the terms of the GNU General Public License as published by
1207e2034dSPavel Fedin  * the Free Software Foundation, either version 2 of the License, or
1307e2034dSPavel Fedin  * (at your option) any later version.
1407e2034dSPavel Fedin  *
1507e2034dSPavel Fedin  * This program is distributed in the hope that it will be useful,
1607e2034dSPavel Fedin  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1707e2034dSPavel Fedin  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
1807e2034dSPavel Fedin  * GNU General Public License for more details.
1907e2034dSPavel Fedin  *
2007e2034dSPavel Fedin  * You should have received a copy of the GNU General Public License along
2107e2034dSPavel Fedin  * with this program; if not, see <http://www.gnu.org/licenses/>.
2207e2034dSPavel Fedin  */
2307e2034dSPavel Fedin 
2407e2034dSPavel Fedin #ifndef QEMU_ARM_GICV3_INTERNAL_H
2507e2034dSPavel Fedin #define QEMU_ARM_GICV3_INTERNAL_H
2607e2034dSPavel Fedin 
2718f6290aSShashi Mallela #include "hw/registerfields.h"
2807e2034dSPavel Fedin #include "hw/intc/arm_gicv3_common.h"
2907e2034dSPavel Fedin 
3007e2034dSPavel Fedin /* Distributor registers, as offsets from the distributor base address */
3107e2034dSPavel Fedin #define GICD_CTLR            0x0000
3207e2034dSPavel Fedin #define GICD_TYPER           0x0004
3307e2034dSPavel Fedin #define GICD_IIDR            0x0008
3407e2034dSPavel Fedin #define GICD_STATUSR         0x0010
3507e2034dSPavel Fedin #define GICD_SETSPI_NSR      0x0040
3607e2034dSPavel Fedin #define GICD_CLRSPI_NSR      0x0048
3707e2034dSPavel Fedin #define GICD_SETSPI_SR       0x0050
3807e2034dSPavel Fedin #define GICD_CLRSPI_SR       0x0058
3907e2034dSPavel Fedin #define GICD_SEIR            0x0068
4007e2034dSPavel Fedin #define GICD_IGROUPR         0x0080
4107e2034dSPavel Fedin #define GICD_ISENABLER       0x0100
4207e2034dSPavel Fedin #define GICD_ICENABLER       0x0180
4307e2034dSPavel Fedin #define GICD_ISPENDR         0x0200
4407e2034dSPavel Fedin #define GICD_ICPENDR         0x0280
4507e2034dSPavel Fedin #define GICD_ISACTIVER       0x0300
4607e2034dSPavel Fedin #define GICD_ICACTIVER       0x0380
4707e2034dSPavel Fedin #define GICD_IPRIORITYR      0x0400
4807e2034dSPavel Fedin #define GICD_ITARGETSR       0x0800
4907e2034dSPavel Fedin #define GICD_ICFGR           0x0C00
5007e2034dSPavel Fedin #define GICD_IGRPMODR        0x0D00
5107e2034dSPavel Fedin #define GICD_NSACR           0x0E00
5207e2034dSPavel Fedin #define GICD_SGIR            0x0F00
5307e2034dSPavel Fedin #define GICD_CPENDSGIR       0x0F10
5407e2034dSPavel Fedin #define GICD_SPENDSGIR       0x0F20
5544ed1e4bSJinjie Ruan #define GICD_INMIR           0x0F80
5644ed1e4bSJinjie Ruan #define GICD_INMIRnE         0x3B00
5707e2034dSPavel Fedin #define GICD_IROUTER         0x6000
5807e2034dSPavel Fedin #define GICD_IDREGS          0xFFD0
5907e2034dSPavel Fedin 
6007e2034dSPavel Fedin /* GICD_CTLR fields  */
6107e2034dSPavel Fedin #define GICD_CTLR_EN_GRP0           (1U << 0)
6207e2034dSPavel Fedin #define GICD_CTLR_EN_GRP1NS         (1U << 1) /* GICv3 5.3.20 */
6307e2034dSPavel Fedin #define GICD_CTLR_EN_GRP1S          (1U << 2)
6407e2034dSPavel Fedin #define GICD_CTLR_EN_GRP1_ALL       (GICD_CTLR_EN_GRP1NS | GICD_CTLR_EN_GRP1S)
6507e2034dSPavel Fedin /* Bit 4 is ARE if the system doesn't support TrustZone, ARE_S otherwise */
6607e2034dSPavel Fedin #define GICD_CTLR_ARE               (1U << 4)
6707e2034dSPavel Fedin #define GICD_CTLR_ARE_S             (1U << 4)
6807e2034dSPavel Fedin #define GICD_CTLR_ARE_NS            (1U << 5)
6907e2034dSPavel Fedin #define GICD_CTLR_DS                (1U << 6)
7007e2034dSPavel Fedin #define GICD_CTLR_E1NWF             (1U << 7)
7107e2034dSPavel Fedin #define GICD_CTLR_RWP               (1U << 31)
7207e2034dSPavel Fedin 
73c9e86cbdSJinjie Ruan #define GICD_TYPER_NMI_SHIFT           9
74ac30dec3SShashi Mallela #define GICD_TYPER_LPIS_SHIFT          17
75ac30dec3SShashi Mallela 
7618f6290aSShashi Mallela /* 16 bits EventId */
7718f6290aSShashi Mallela #define GICD_TYPER_IDBITS            0xf
7818f6290aSShashi Mallela 
7907e2034dSPavel Fedin /*
8007e2034dSPavel Fedin  * Redistributor frame offsets from RD_base
8107e2034dSPavel Fedin  */
8207e2034dSPavel Fedin #define GICR_SGI_OFFSET 0x10000
83641be697SPeter Maydell #define GICR_VLPI_OFFSET 0x20000
8407e2034dSPavel Fedin 
8507e2034dSPavel Fedin /*
8607e2034dSPavel Fedin  * Redistributor registers, offsets from RD_base
8707e2034dSPavel Fedin  */
8807e2034dSPavel Fedin #define GICR_CTLR             0x0000
8907e2034dSPavel Fedin #define GICR_IIDR             0x0004
9007e2034dSPavel Fedin #define GICR_TYPER            0x0008
9107e2034dSPavel Fedin #define GICR_STATUSR          0x0010
9207e2034dSPavel Fedin #define GICR_WAKER            0x0014
9307e2034dSPavel Fedin #define GICR_SETLPIR          0x0040
9407e2034dSPavel Fedin #define GICR_CLRLPIR          0x0048
9507e2034dSPavel Fedin #define GICR_PROPBASER        0x0070
9607e2034dSPavel Fedin #define GICR_PENDBASER        0x0078
9707e2034dSPavel Fedin #define GICR_INVLPIR          0x00A0
9807e2034dSPavel Fedin #define GICR_INVALLR          0x00B0
9907e2034dSPavel Fedin #define GICR_SYNCR            0x00C0
10007e2034dSPavel Fedin #define GICR_IDREGS           0xFFD0
10107e2034dSPavel Fedin 
10207e2034dSPavel Fedin /* SGI and PPI Redistributor registers, offsets from RD_base */
10307e2034dSPavel Fedin #define GICR_IGROUPR0         (GICR_SGI_OFFSET + 0x0080)
10407e2034dSPavel Fedin #define GICR_ISENABLER0       (GICR_SGI_OFFSET + 0x0100)
10507e2034dSPavel Fedin #define GICR_ICENABLER0       (GICR_SGI_OFFSET + 0x0180)
10607e2034dSPavel Fedin #define GICR_ISPENDR0         (GICR_SGI_OFFSET + 0x0200)
10707e2034dSPavel Fedin #define GICR_ICPENDR0         (GICR_SGI_OFFSET + 0x0280)
10807e2034dSPavel Fedin #define GICR_ISACTIVER0       (GICR_SGI_OFFSET + 0x0300)
10907e2034dSPavel Fedin #define GICR_ICACTIVER0       (GICR_SGI_OFFSET + 0x0380)
11007e2034dSPavel Fedin #define GICR_IPRIORITYR       (GICR_SGI_OFFSET + 0x0400)
11107e2034dSPavel Fedin #define GICR_ICFGR0           (GICR_SGI_OFFSET + 0x0C00)
11207e2034dSPavel Fedin #define GICR_ICFGR1           (GICR_SGI_OFFSET + 0x0C04)
11307e2034dSPavel Fedin #define GICR_IGRPMODR0        (GICR_SGI_OFFSET + 0x0D00)
11407e2034dSPavel Fedin #define GICR_NSACR            (GICR_SGI_OFFSET + 0x0E00)
1157c79d98dSJinjie Ruan #define GICR_INMIR0           (GICR_SGI_OFFSET + 0x0F80)
11607e2034dSPavel Fedin 
117641be697SPeter Maydell /* VLPI redistributor registers, offsets from VLPI_base */
118641be697SPeter Maydell #define GICR_VPROPBASER       (GICR_VLPI_OFFSET + 0x70)
119641be697SPeter Maydell #define GICR_VPENDBASER       (GICR_VLPI_OFFSET + 0x78)
120641be697SPeter Maydell 
12107e2034dSPavel Fedin #define GICR_CTLR_ENABLE_LPIS        (1U << 0)
1221611956bSPeter Maydell #define GICR_CTLR_CES                (1U << 1)
12307e2034dSPavel Fedin #define GICR_CTLR_RWP                (1U << 3)
12407e2034dSPavel Fedin #define GICR_CTLR_DPG0               (1U << 24)
12507e2034dSPavel Fedin #define GICR_CTLR_DPG1NS             (1U << 25)
12607e2034dSPavel Fedin #define GICR_CTLR_DPG1S              (1U << 26)
12707e2034dSPavel Fedin #define GICR_CTLR_UWP                (1U << 31)
12807e2034dSPavel Fedin 
12907e2034dSPavel Fedin #define GICR_TYPER_PLPIS             (1U << 0)
13007e2034dSPavel Fedin #define GICR_TYPER_VLPIS             (1U << 1)
13107e2034dSPavel Fedin #define GICR_TYPER_DIRECTLPI         (1U << 3)
13207e2034dSPavel Fedin #define GICR_TYPER_LAST              (1U << 4)
13307e2034dSPavel Fedin #define GICR_TYPER_DPGS              (1U << 5)
13407e2034dSPavel Fedin #define GICR_TYPER_PROCNUM           (0xFFFFU << 8)
13507e2034dSPavel Fedin #define GICR_TYPER_COMMONLPIAFF      (0x3 << 24)
13607e2034dSPavel Fedin #define GICR_TYPER_AFFINITYVALUE     (0xFFFFFFFFULL << 32)
13707e2034dSPavel Fedin 
13807e2034dSPavel Fedin #define GICR_WAKER_ProcessorSleep    (1U << 1)
13907e2034dSPavel Fedin #define GICR_WAKER_ChildrenAsleep    (1U << 2)
14007e2034dSPavel Fedin 
14118f6290aSShashi Mallela FIELD(GICR_PROPBASER, IDBITS, 0, 5)
14218f6290aSShashi Mallela FIELD(GICR_PROPBASER, INNERCACHE, 7, 3)
14318f6290aSShashi Mallela FIELD(GICR_PROPBASER, SHAREABILITY, 10, 2)
14418f6290aSShashi Mallela FIELD(GICR_PROPBASER, PHYADDR, 12, 40)
14518f6290aSShashi Mallela FIELD(GICR_PROPBASER, OUTERCACHE, 56, 3)
14607e2034dSPavel Fedin 
14718f6290aSShashi Mallela FIELD(GICR_PENDBASER, INNERCACHE, 7, 3)
14818f6290aSShashi Mallela FIELD(GICR_PENDBASER, SHAREABILITY, 10, 2)
14918f6290aSShashi Mallela FIELD(GICR_PENDBASER, PHYADDR, 16, 36)
15018f6290aSShashi Mallela FIELD(GICR_PENDBASER, OUTERCACHE, 56, 3)
15118f6290aSShashi Mallela FIELD(GICR_PENDBASER, PTZ, 62, 1)
15207e2034dSPavel Fedin 
15317fb5e36SShashi Mallela #define GICR_PROPBASER_IDBITS_THRESHOLD          0xd
15417fb5e36SShashi Mallela 
155641be697SPeter Maydell /* These are the GICv4 VPROPBASER and VPENDBASER layouts; v4.1 is different */
156641be697SPeter Maydell FIELD(GICR_VPROPBASER, IDBITS, 0, 5)
157641be697SPeter Maydell FIELD(GICR_VPROPBASER, INNERCACHE, 7, 3)
158641be697SPeter Maydell FIELD(GICR_VPROPBASER, SHAREABILITY, 10, 2)
159641be697SPeter Maydell FIELD(GICR_VPROPBASER, PHYADDR, 12, 40)
160641be697SPeter Maydell FIELD(GICR_VPROPBASER, OUTERCACHE, 56, 3)
161641be697SPeter Maydell 
162641be697SPeter Maydell FIELD(GICR_VPENDBASER, INNERCACHE, 7, 3)
163641be697SPeter Maydell FIELD(GICR_VPENDBASER, SHAREABILITY, 10, 2)
164641be697SPeter Maydell FIELD(GICR_VPENDBASER, PHYADDR, 16, 36)
165641be697SPeter Maydell FIELD(GICR_VPENDBASER, OUTERCACHE, 56, 3)
166641be697SPeter Maydell FIELD(GICR_VPENDBASER, DIRTY, 60, 1)
167641be697SPeter Maydell FIELD(GICR_VPENDBASER, PENDINGLAST, 61, 1)
168641be697SPeter Maydell FIELD(GICR_VPENDBASER, IDAI, 62, 1)
169641be697SPeter Maydell FIELD(GICR_VPENDBASER, VALID, 63, 1)
170641be697SPeter Maydell 
17107e2034dSPavel Fedin #define ICC_CTLR_EL1_CBPR           (1U << 0)
17207e2034dSPavel Fedin #define ICC_CTLR_EL1_EOIMODE        (1U << 1)
17307e2034dSPavel Fedin #define ICC_CTLR_EL1_PMHE           (1U << 6)
17407e2034dSPavel Fedin #define ICC_CTLR_EL1_PRIBITS_SHIFT 8
175367b9f52SVijaya Kumar K #define ICC_CTLR_EL1_PRIBITS_MASK   (7U << ICC_CTLR_EL1_PRIBITS_SHIFT)
17607e2034dSPavel Fedin #define ICC_CTLR_EL1_IDBITS_SHIFT 11
17707e2034dSPavel Fedin #define ICC_CTLR_EL1_SEIS           (1U << 14)
17807e2034dSPavel Fedin #define ICC_CTLR_EL1_A3V            (1U << 15)
17907e2034dSPavel Fedin 
18007e2034dSPavel Fedin #define ICC_PMR_PRIORITY_MASK    0xff
18107e2034dSPavel Fedin #define ICC_BPR_BINARYPOINT_MASK 0x07
18207e2034dSPavel Fedin #define ICC_IGRPEN_ENABLE        0x01
18307e2034dSPavel Fedin 
18407e2034dSPavel Fedin #define ICC_CTLR_EL3_CBPR_EL1S (1U << 0)
18507e2034dSPavel Fedin #define ICC_CTLR_EL3_CBPR_EL1NS (1U << 1)
18607e2034dSPavel Fedin #define ICC_CTLR_EL3_EOIMODE_EL3 (1U << 2)
18707e2034dSPavel Fedin #define ICC_CTLR_EL3_EOIMODE_EL1S (1U << 3)
18807e2034dSPavel Fedin #define ICC_CTLR_EL3_EOIMODE_EL1NS (1U << 4)
18907e2034dSPavel Fedin #define ICC_CTLR_EL3_RM (1U << 5)
19007e2034dSPavel Fedin #define ICC_CTLR_EL3_PMHE (1U << 6)
19107e2034dSPavel Fedin #define ICC_CTLR_EL3_PRIBITS_SHIFT 8
19207e2034dSPavel Fedin #define ICC_CTLR_EL3_IDBITS_SHIFT 11
19307e2034dSPavel Fedin #define ICC_CTLR_EL3_SEIS (1U << 14)
19407e2034dSPavel Fedin #define ICC_CTLR_EL3_A3V (1U << 15)
19507e2034dSPavel Fedin #define ICC_CTLR_EL3_NDS (1U << 17)
19607e2034dSPavel Fedin 
197*28cca59cSPeter Maydell #define ICC_AP1R_EL1_NMI (1ULL << 63)
198*28cca59cSPeter Maydell #define ICC_RPR_EL1_NSNMI (1ULL << 62)
199*28cca59cSPeter Maydell #define ICC_RPR_EL1_NMI (1ULL << 63)
200*28cca59cSPeter Maydell 
201e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VENG0_SHIFT 0
202e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VENG0 (1U << ICH_VMCR_EL2_VENG0_SHIFT)
203e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VENG1_SHIFT 1
204e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VENG1 (1U << ICH_VMCR_EL2_VENG1_SHIFT)
205e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VACKCTL (1U << 2)
206e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VFIQEN (1U << 3)
207e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VCBPR_SHIFT 4
208e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VCBPR (1U << ICH_VMCR_EL2_VCBPR_SHIFT)
209e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VEOIM_SHIFT 9
210e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VEOIM (1U << ICH_VMCR_EL2_VEOIM_SHIFT)
211e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VBPR1_SHIFT 18
212e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VBPR1_LENGTH 3
213e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VBPR1_MASK (0x7U << ICH_VMCR_EL2_VBPR1_SHIFT)
214e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VBPR0_SHIFT 21
215e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VBPR0_LENGTH 3
216e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VBPR0_MASK (0x7U << ICH_VMCR_EL2_VBPR0_SHIFT)
217e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VPMR_SHIFT 24
218e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VPMR_LENGTH 8
219e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VPMR_MASK (0xffU << ICH_VMCR_EL2_VPMR_SHIFT)
220e69d2fa0SPeter Maydell 
221e69d2fa0SPeter Maydell #define ICH_HCR_EL2_EN (1U << 0)
222e69d2fa0SPeter Maydell #define ICH_HCR_EL2_UIE (1U << 1)
223e69d2fa0SPeter Maydell #define ICH_HCR_EL2_LRENPIE (1U << 2)
224e69d2fa0SPeter Maydell #define ICH_HCR_EL2_NPIE (1U << 3)
225e69d2fa0SPeter Maydell #define ICH_HCR_EL2_VGRP0EIE (1U << 4)
226e69d2fa0SPeter Maydell #define ICH_HCR_EL2_VGRP0DIE (1U << 5)
227e69d2fa0SPeter Maydell #define ICH_HCR_EL2_VGRP1EIE (1U << 6)
228e69d2fa0SPeter Maydell #define ICH_HCR_EL2_VGRP1DIE (1U << 7)
229e69d2fa0SPeter Maydell #define ICH_HCR_EL2_TC (1U << 10)
230e69d2fa0SPeter Maydell #define ICH_HCR_EL2_TALL0 (1U << 11)
231e69d2fa0SPeter Maydell #define ICH_HCR_EL2_TALL1 (1U << 12)
232e69d2fa0SPeter Maydell #define ICH_HCR_EL2_TSEI (1U << 13)
233e69d2fa0SPeter Maydell #define ICH_HCR_EL2_TDIR (1U << 14)
234e69d2fa0SPeter Maydell #define ICH_HCR_EL2_EOICOUNT_SHIFT 27
235e69d2fa0SPeter Maydell #define ICH_HCR_EL2_EOICOUNT_LENGTH 5
236e69d2fa0SPeter Maydell #define ICH_HCR_EL2_EOICOUNT_MASK (0x1fU << ICH_HCR_EL2_EOICOUNT_SHIFT)
237e69d2fa0SPeter Maydell 
238e69d2fa0SPeter Maydell #define ICH_LR_EL2_VINTID_SHIFT 0
239e69d2fa0SPeter Maydell #define ICH_LR_EL2_VINTID_LENGTH 32
240e69d2fa0SPeter Maydell #define ICH_LR_EL2_VINTID_MASK (0xffffffffULL << ICH_LR_EL2_VINTID_SHIFT)
241e69d2fa0SPeter Maydell #define ICH_LR_EL2_PINTID_SHIFT 32
242e69d2fa0SPeter Maydell #define ICH_LR_EL2_PINTID_LENGTH 10
243e69d2fa0SPeter Maydell #define ICH_LR_EL2_PINTID_MASK (0x3ffULL << ICH_LR_EL2_PINTID_SHIFT)
244e69d2fa0SPeter Maydell /* Note that EOI shares with the top bit of the pINTID field */
245e69d2fa0SPeter Maydell #define ICH_LR_EL2_EOI (1ULL << 41)
246e69d2fa0SPeter Maydell #define ICH_LR_EL2_PRIORITY_SHIFT 48
247e69d2fa0SPeter Maydell #define ICH_LR_EL2_PRIORITY_LENGTH 8
248e69d2fa0SPeter Maydell #define ICH_LR_EL2_PRIORITY_MASK (0xffULL << ICH_LR_EL2_PRIORITY_SHIFT)
249e69d2fa0SPeter Maydell #define ICH_LR_EL2_GROUP (1ULL << 60)
250e69d2fa0SPeter Maydell #define ICH_LR_EL2_HW (1ULL << 61)
251e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_SHIFT 62
252e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_LENGTH 2
253e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_MASK (3ULL << ICH_LR_EL2_STATE_SHIFT)
254e69d2fa0SPeter Maydell /* values for the state field: */
255e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_INVALID 0
256e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_PENDING 1
257e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_ACTIVE 2
258e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_ACTIVE_PENDING 3
259e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_PENDING_BIT (1ULL << ICH_LR_EL2_STATE_SHIFT)
260e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_ACTIVE_BIT (2ULL << ICH_LR_EL2_STATE_SHIFT)
261e69d2fa0SPeter Maydell 
262e69d2fa0SPeter Maydell #define ICH_MISR_EL2_EOI (1U << 0)
263e69d2fa0SPeter Maydell #define ICH_MISR_EL2_U (1U << 1)
264e69d2fa0SPeter Maydell #define ICH_MISR_EL2_LRENP (1U << 2)
265e69d2fa0SPeter Maydell #define ICH_MISR_EL2_NP (1U << 3)
266e69d2fa0SPeter Maydell #define ICH_MISR_EL2_VGRP0E (1U << 4)
267e69d2fa0SPeter Maydell #define ICH_MISR_EL2_VGRP0D (1U << 5)
268e69d2fa0SPeter Maydell #define ICH_MISR_EL2_VGRP1E (1U << 6)
269e69d2fa0SPeter Maydell #define ICH_MISR_EL2_VGRP1D (1U << 7)
270e69d2fa0SPeter Maydell 
271e69d2fa0SPeter Maydell #define ICH_VTR_EL2_LISTREGS_SHIFT 0
272e69d2fa0SPeter Maydell #define ICH_VTR_EL2_TDS (1U << 19)
273e69d2fa0SPeter Maydell #define ICH_VTR_EL2_NV4 (1U << 20)
274e69d2fa0SPeter Maydell #define ICH_VTR_EL2_A3V (1U << 21)
275e69d2fa0SPeter Maydell #define ICH_VTR_EL2_SEIS (1U << 22)
276e69d2fa0SPeter Maydell #define ICH_VTR_EL2_IDBITS_SHIFT 23
277e69d2fa0SPeter Maydell #define ICH_VTR_EL2_PREBITS_SHIFT 26
278e69d2fa0SPeter Maydell #define ICH_VTR_EL2_PRIBITS_SHIFT 29
279e69d2fa0SPeter Maydell 
28018f6290aSShashi Mallela /* ITS Registers */
28118f6290aSShashi Mallela 
28218f6290aSShashi Mallela FIELD(GITS_BASER, SIZE, 0, 8)
28318f6290aSShashi Mallela FIELD(GITS_BASER, PAGESIZE, 8, 2)
28418f6290aSShashi Mallela FIELD(GITS_BASER, SHAREABILITY, 10, 2)
28518f6290aSShashi Mallela FIELD(GITS_BASER, PHYADDR, 12, 36)
28618f6290aSShashi Mallela FIELD(GITS_BASER, PHYADDRL_64K, 16, 32)
28718f6290aSShashi Mallela FIELD(GITS_BASER, PHYADDRH_64K, 12, 4)
28818f6290aSShashi Mallela FIELD(GITS_BASER, ENTRYSIZE, 48, 5)
28918f6290aSShashi Mallela FIELD(GITS_BASER, OUTERCACHE, 53, 3)
29018f6290aSShashi Mallela FIELD(GITS_BASER, TYPE, 56, 3)
29118f6290aSShashi Mallela FIELD(GITS_BASER, INNERCACHE, 59, 3)
29218f6290aSShashi Mallela FIELD(GITS_BASER, INDIRECT, 62, 1)
29318f6290aSShashi Mallela FIELD(GITS_BASER, VALID, 63, 1)
29418f6290aSShashi Mallela 
2951b08e436SShashi Mallela FIELD(GITS_CBASER, SIZE, 0, 8)
2961b08e436SShashi Mallela FIELD(GITS_CBASER, SHAREABILITY, 10, 2)
2971b08e436SShashi Mallela FIELD(GITS_CBASER, PHYADDR, 12, 40)
2981b08e436SShashi Mallela FIELD(GITS_CBASER, OUTERCACHE, 53, 3)
2991b08e436SShashi Mallela FIELD(GITS_CBASER, INNERCACHE, 59, 3)
3001b08e436SShashi Mallela FIELD(GITS_CBASER, VALID, 63, 1)
3011b08e436SShashi Mallela 
3021b08e436SShashi Mallela FIELD(GITS_CREADR, STALLED, 0, 1)
3031b08e436SShashi Mallela FIELD(GITS_CREADR, OFFSET, 5, 15)
3041b08e436SShashi Mallela 
3051b08e436SShashi Mallela FIELD(GITS_CWRITER, RETRY, 0, 1)
3061b08e436SShashi Mallela FIELD(GITS_CWRITER, OFFSET, 5, 15)
3071b08e436SShashi Mallela 
3081b08e436SShashi Mallela FIELD(GITS_CTLR, ENABLED, 0, 1)
30918f6290aSShashi Mallela FIELD(GITS_CTLR, QUIESCENT, 31, 1)
31018f6290aSShashi Mallela 
31118f6290aSShashi Mallela FIELD(GITS_TYPER, PHYSICAL, 0, 1)
31250d84584SPeter Maydell FIELD(GITS_TYPER, VIRTUAL, 1, 1)
31318f6290aSShashi Mallela FIELD(GITS_TYPER, ITT_ENTRY_SIZE, 4, 4)
31418f6290aSShashi Mallela FIELD(GITS_TYPER, IDBITS, 8, 5)
31518f6290aSShashi Mallela FIELD(GITS_TYPER, DEVBITS, 13, 5)
31618f6290aSShashi Mallela FIELD(GITS_TYPER, SEIS, 18, 1)
31718f6290aSShashi Mallela FIELD(GITS_TYPER, PTA, 19, 1)
31818f6290aSShashi Mallela FIELD(GITS_TYPER, CIDBITS, 32, 4)
31918f6290aSShashi Mallela FIELD(GITS_TYPER, CIL, 36, 1)
320e2d5e189SPeter Maydell FIELD(GITS_TYPER, VMOVP, 37, 1)
32118f6290aSShashi Mallela 
3221b08e436SShashi Mallela #define GITS_IDREGS           0xFFD0
3231b08e436SShashi Mallela 
3241b08e436SShashi Mallela #define GITS_BASER_RO_MASK                  (R_GITS_BASER_ENTRYSIZE_MASK | \
3251b08e436SShashi Mallela                                               R_GITS_BASER_TYPE_MASK)
3261b08e436SShashi Mallela 
32718f6290aSShashi Mallela #define GITS_BASER_PAGESIZE_4K                0
32818f6290aSShashi Mallela #define GITS_BASER_PAGESIZE_16K               1
32918f6290aSShashi Mallela #define GITS_BASER_PAGESIZE_64K               2
33018f6290aSShashi Mallela 
33118f6290aSShashi Mallela #define GITS_BASER_TYPE_DEVICE               1ULL
33250d84584SPeter Maydell #define GITS_BASER_TYPE_VPE                  2ULL
33318f6290aSShashi Mallela #define GITS_BASER_TYPE_COLLECTION           4ULL
33418f6290aSShashi Mallela 
3351b08e436SShashi Mallela #define GITS_PAGE_SIZE_4K       0x1000
3361b08e436SShashi Mallela #define GITS_PAGE_SIZE_16K      0x4000
3371b08e436SShashi Mallela #define GITS_PAGE_SIZE_64K      0x10000
3381b08e436SShashi Mallela 
3391b08e436SShashi Mallela #define L1TABLE_ENTRY_SIZE         8
3401b08e436SShashi Mallela 
34117fb5e36SShashi Mallela #define LPI_CTE_ENABLED          TABLE_ENTRY_VALID_MASK
34217fb5e36SShashi Mallela #define LPI_PRIORITY_MASK         0xfc
34317fb5e36SShashi Mallela 
344b6f96009SPeter Maydell #define GITS_CMDQ_ENTRY_WORDS 4
345b6f96009SPeter Maydell #define GITS_CMDQ_ENTRY_SIZE  (GITS_CMDQ_ENTRY_WORDS * sizeof(uint64_t))
3467eca39e0SShashi Mallela 
3477eca39e0SShashi Mallela #define CMD_MASK                  0xff
3487eca39e0SShashi Mallela 
3497eca39e0SShashi Mallela /* ITS Commands */
350961b4912SPeter Maydell #define GITS_CMD_MOVI             0x01
3517eca39e0SShashi Mallela #define GITS_CMD_INT              0x03
352714d8bdeSPeter Maydell #define GITS_CMD_CLEAR            0x04
353714d8bdeSPeter Maydell #define GITS_CMD_SYNC             0x05
3547eca39e0SShashi Mallela #define GITS_CMD_MAPD             0x08
355714d8bdeSPeter Maydell #define GITS_CMD_MAPC             0x09
3567eca39e0SShashi Mallela #define GITS_CMD_MAPTI            0x0A
357714d8bdeSPeter Maydell #define GITS_CMD_MAPI             0x0B
3587eca39e0SShashi Mallela #define GITS_CMD_INV              0x0C
3597eca39e0SShashi Mallela #define GITS_CMD_INVALL           0x0D
360f6d1d9b4SPeter Maydell #define GITS_CMD_MOVALL           0x0E
361714d8bdeSPeter Maydell #define GITS_CMD_DISCARD          0x0F
3623c64a42cSPeter Maydell #define GITS_CMD_VMOVI            0x21
3633851af45SPeter Maydell #define GITS_CMD_VMOVP            0x22
364f76ba95aSPeter Maydell #define GITS_CMD_VSYNC            0x25
3650cdf7a5dSPeter Maydell #define GITS_CMD_VMAPP            0x29
3669de53de6SPeter Maydell #define GITS_CMD_VMAPTI           0x2A
3679de53de6SPeter Maydell #define GITS_CMD_VMAPI            0x2B
368c6dd2f99SPeter Maydell #define GITS_CMD_VINVALL          0x2D
3697eca39e0SShashi Mallela 
3707eca39e0SShashi Mallela /* MAPC command fields */
3717eca39e0SShashi Mallela #define ICID_LENGTH                  16
3727eca39e0SShashi Mallela #define ICID_MASK                 ((1U << ICID_LENGTH) - 1)
3737eca39e0SShashi Mallela FIELD(MAPC, RDBASE, 16, 32)
3747eca39e0SShashi Mallela 
3757eca39e0SShashi Mallela #define RDBASE_PROCNUM_LENGTH        16
3767eca39e0SShashi Mallela #define RDBASE_PROCNUM_MASK       ((1ULL << RDBASE_PROCNUM_LENGTH) - 1)
3777eca39e0SShashi Mallela 
3787eca39e0SShashi Mallela /* MAPD command fields */
3797eca39e0SShashi Mallela #define ITTADDR_LENGTH               44
3807eca39e0SShashi Mallela #define ITTADDR_SHIFT                 8
3817eca39e0SShashi Mallela #define ITTADDR_MASK             MAKE_64BIT_MASK(ITTADDR_SHIFT, ITTADDR_LENGTH)
3827eca39e0SShashi Mallela #define SIZE_MASK                 0x1f
3837eca39e0SShashi Mallela 
384c694cb4cSShashi Mallela /* MAPI command fields */
385c694cb4cSShashi Mallela #define EVENTID_MASK              ((1ULL << 32) - 1)
386c694cb4cSShashi Mallela 
387c694cb4cSShashi Mallela /* MAPTI command fields */
388c694cb4cSShashi Mallela #define pINTID_SHIFT                 32
389c694cb4cSShashi Mallela #define pINTID_MASK               MAKE_64BIT_MASK(32, 32)
390c694cb4cSShashi Mallela 
3917eca39e0SShashi Mallela #define DEVID_SHIFT                  32
3927eca39e0SShashi Mallela #define DEVID_MASK                MAKE_64BIT_MASK(32, 32)
3937eca39e0SShashi Mallela 
3947eca39e0SShashi Mallela #define VALID_SHIFT               63
3957eca39e0SShashi Mallela #define CMD_FIELD_VALID_MASK      (1ULL << VALID_SHIFT)
3967eca39e0SShashi Mallela #define L2_TABLE_VALID_MASK       CMD_FIELD_VALID_MASK
3977eca39e0SShashi Mallela #define TABLE_ENTRY_VALID_MASK    (1ULL << 0)
3981b08e436SShashi Mallela 
399f6d1d9b4SPeter Maydell /* MOVALL command fields */
400f6d1d9b4SPeter Maydell FIELD(MOVALL_2, RDBASE1, 16, 36)
401f6d1d9b4SPeter Maydell FIELD(MOVALL_3, RDBASE2, 16, 36)
402f6d1d9b4SPeter Maydell 
403961b4912SPeter Maydell /* MOVI command fields */
404961b4912SPeter Maydell FIELD(MOVI_0, DEVICEID, 32, 32)
405961b4912SPeter Maydell FIELD(MOVI_1, EVENTID, 0, 32)
406961b4912SPeter Maydell FIELD(MOVI_2, ICID, 0, 16)
407961b4912SPeter Maydell 
408a686e85dSPeter Maydell /* INV command fields */
409a686e85dSPeter Maydell FIELD(INV_0, DEVICEID, 32, 32)
410a686e85dSPeter Maydell FIELD(INV_1, EVENTID, 0, 32)
411a686e85dSPeter Maydell 
4129de53de6SPeter Maydell /* VMAPI, VMAPTI command fields */
4139de53de6SPeter Maydell FIELD(VMAPTI_0, DEVICEID, 32, 32)
4149de53de6SPeter Maydell FIELD(VMAPTI_1, EVENTID, 0, 32)
4159de53de6SPeter Maydell FIELD(VMAPTI_1, VPEID, 32, 16)
4169de53de6SPeter Maydell FIELD(VMAPTI_2, VINTID, 0, 32) /* VMAPTI only */
4179de53de6SPeter Maydell FIELD(VMAPTI_2, DOORBELL, 32, 32)
4189de53de6SPeter Maydell 
4190cdf7a5dSPeter Maydell /* VMAPP command fields */
4200cdf7a5dSPeter Maydell FIELD(VMAPP_0, ALLOC, 8, 1) /* GICv4.1 only */
4210cdf7a5dSPeter Maydell FIELD(VMAPP_0, PTZ, 9, 1) /* GICv4.1 only */
4220cdf7a5dSPeter Maydell FIELD(VMAPP_0, VCONFADDR, 16, 36) /* GICv4.1 only */
4230cdf7a5dSPeter Maydell FIELD(VMAPP_1, DEFAULT_DOORBELL, 0, 32) /* GICv4.1 only */
4240cdf7a5dSPeter Maydell FIELD(VMAPP_1, VPEID, 32, 16)
4250cdf7a5dSPeter Maydell FIELD(VMAPP_2, RDBASE, 16, 36)
4260cdf7a5dSPeter Maydell FIELD(VMAPP_2, V, 63, 1)
4270cdf7a5dSPeter Maydell FIELD(VMAPP_3, VPTSIZE, 0, 8) /* For GICv4.0, bits [7:6] are RES0 */
4280cdf7a5dSPeter Maydell FIELD(VMAPP_3, VPTADDR, 16, 36)
4290cdf7a5dSPeter Maydell 
4303851af45SPeter Maydell /* VMOVP command fields */
4313851af45SPeter Maydell FIELD(VMOVP_0, SEQNUM, 32, 16) /* not used for GITS_TYPER.VMOVP == 1 */
4323851af45SPeter Maydell FIELD(VMOVP_1, ITSLIST, 0, 16) /* not used for GITS_TYPER.VMOVP == 1 */
4333851af45SPeter Maydell FIELD(VMOVP_1, VPEID, 32, 16)
4343851af45SPeter Maydell FIELD(VMOVP_2, RDBASE, 16, 36)
4353851af45SPeter Maydell FIELD(VMOVP_2, DB, 63, 1) /* GICv4.1 only */
4363851af45SPeter Maydell FIELD(VMOVP_3, DEFAULT_DOORBELL, 0, 32) /* GICv4.1 only */
4373851af45SPeter Maydell 
4383c64a42cSPeter Maydell /* VMOVI command fields */
4393c64a42cSPeter Maydell FIELD(VMOVI_0, DEVICEID, 32, 32)
4403c64a42cSPeter Maydell FIELD(VMOVI_1, EVENTID, 0, 32)
4413c64a42cSPeter Maydell FIELD(VMOVI_1, VPEID, 32, 16)
4423c64a42cSPeter Maydell FIELD(VMOVI_2, D, 0, 1)
4433c64a42cSPeter Maydell FIELD(VMOVI_2, DOORBELL, 32, 32)
4443c64a42cSPeter Maydell 
445c6dd2f99SPeter Maydell /* VINVALL command fields */
446c6dd2f99SPeter Maydell FIELD(VINVALL_1, VPEID, 32, 16)
447c6dd2f99SPeter Maydell 
44818f6290aSShashi Mallela /*
44918f6290aSShashi Mallela  * 12 bytes Interrupt translation Table Entry size
45018f6290aSShashi Mallela  * as per Table 5.3 in GICv3 spec
45118f6290aSShashi Mallela  * ITE Lower 8 Bytes
452a1ce993dSPeter Maydell  *   Bits:    | 63 ... 48 | 47 ... 32 | 31 ... 26 | 25 ... 2 |   1     |  0    |
453a1ce993dSPeter Maydell  *   Values:  | vPEID     | ICID      | unused    |  IntNum  | IntType | Valid |
45418f6290aSShashi Mallela  * ITE Higher 4 Bytes
455a1ce993dSPeter Maydell  *   Bits:    | 31 ... 25 | 24 ... 0 |
456a1ce993dSPeter Maydell  *   Values:  | unused    | Doorbell |
457a1ce993dSPeter Maydell  * (When Doorbell is unused, as it always is for INTYPE_PHYSICAL,
458a1ce993dSPeter Maydell  * the value of that field in memory cannot be relied upon -- older
459a1ce993dSPeter Maydell  * versions of QEMU did not correctly write to that memory.)
46018f6290aSShashi Mallela  */
46118f6290aSShashi Mallela #define ITS_ITT_ENTRY_SIZE            0xC
462764d6ba1SPeter Maydell 
463764d6ba1SPeter Maydell FIELD(ITE_L, VALID, 0, 1)
464764d6ba1SPeter Maydell FIELD(ITE_L, INTTYPE, 1, 1)
465764d6ba1SPeter Maydell FIELD(ITE_L, INTID, 2, 24)
466a1ce993dSPeter Maydell FIELD(ITE_L, ICID, 32, 16)
467a1ce993dSPeter Maydell FIELD(ITE_L, VPEID, 48, 16)
468a1ce993dSPeter Maydell FIELD(ITE_H, DOORBELL, 0, 24)
469764d6ba1SPeter Maydell 
470764d6ba1SPeter Maydell /* Possible values for ITE_L INTTYPE */
471764d6ba1SPeter Maydell #define ITE_INTTYPE_VIRTUAL 0
472764d6ba1SPeter Maydell #define ITE_INTTYPE_PHYSICAL 1
47318f6290aSShashi Mallela 
47418f6290aSShashi Mallela /* 16 bits EventId */
47518f6290aSShashi Mallela #define ITS_IDBITS                   GICD_TYPER_IDBITS
47618f6290aSShashi Mallela 
47718f6290aSShashi Mallela /* 16 bits DeviceId */
47818f6290aSShashi Mallela #define ITS_DEVBITS                   0xF
47918f6290aSShashi Mallela 
48018f6290aSShashi Mallela /* 16 bits CollectionId */
48118f6290aSShashi Mallela #define ITS_CIDBITS                  0xF
48218f6290aSShashi Mallela 
48318f6290aSShashi Mallela /*
48418f6290aSShashi Mallela  * 8 bytes Device Table Entry size
48518f6290aSShashi Mallela  * Valid = 1 bit,ITTAddr = 44 bits,Size = 5 bits
48618f6290aSShashi Mallela  */
48718f6290aSShashi Mallela #define GITS_DTE_SIZE                 (0x8ULL)
488e07f8445SPeter Maydell 
489e07f8445SPeter Maydell FIELD(DTE, VALID, 0, 1)
490e07f8445SPeter Maydell FIELD(DTE, SIZE, 1, 5)
491e07f8445SPeter Maydell FIELD(DTE, ITTADDR, 6, 44)
49218f6290aSShashi Mallela 
49318f6290aSShashi Mallela /*
49418f6290aSShashi Mallela  * 8 bytes Collection Table Entry size
495257bb650SPeter Maydell  * Valid = 1 bit, RDBase = 16 bits
49618f6290aSShashi Mallela  */
49718f6290aSShashi Mallela #define GITS_CTE_SIZE                 (0x8ULL)
498437dc0eaSPeter Maydell FIELD(CTE, VALID, 0, 1)
499437dc0eaSPeter Maydell FIELD(CTE, RDBASE, 1, RDBASE_PROCNUM_LENGTH)
50018f6290aSShashi Mallela 
50150d84584SPeter Maydell /*
50250d84584SPeter Maydell  * 8 bytes VPE table entry size:
50350d84584SPeter Maydell  * Valid = 1 bit, VPTsize = 5 bits, VPTaddr = 36 bits, RDbase = 16 bits
50450d84584SPeter Maydell  *
50550d84584SPeter Maydell  * Field sizes for Valid and size are mandated; field sizes for RDbase
50650d84584SPeter Maydell  * and VPT_addr are IMPDEF.
50750d84584SPeter Maydell  */
50850d84584SPeter Maydell #define GITS_VPE_SIZE 0x8ULL
50950d84584SPeter Maydell 
51050d84584SPeter Maydell FIELD(VTE, VALID, 0, 1)
51150d84584SPeter Maydell FIELD(VTE, VPTSIZE, 1, 5)
51250d84584SPeter Maydell FIELD(VTE, VPTADDR, 6, 36)
51350d84584SPeter Maydell FIELD(VTE, RDBASE, 42, RDBASE_PROCNUM_LENGTH)
51450d84584SPeter Maydell 
515227a8653SPeter Maydell /* Special interrupt IDs */
516227a8653SPeter Maydell #define INTID_SECURE 1020
517227a8653SPeter Maydell #define INTID_NONSECURE 1021
518*28cca59cSPeter Maydell #define INTID_NMI 1022
519227a8653SPeter Maydell #define INTID_SPURIOUS 1023
520227a8653SPeter Maydell 
521ce187c3cSPeter Maydell /* Functions internal to the emulated GICv3 */
522ce187c3cSPeter Maydell 
523ce187c3cSPeter Maydell /**
524ae3b3ba1SPeter Maydell  * gicv3_redist_size:
525ae3b3ba1SPeter Maydell  * @s: GICv3State
526ae3b3ba1SPeter Maydell  *
527ae3b3ba1SPeter Maydell  * Return the size of the redistributor register frame in bytes
528ae3b3ba1SPeter Maydell  * (which depends on what GIC version this is)
529ae3b3ba1SPeter Maydell  */
530ae3b3ba1SPeter Maydell static inline int gicv3_redist_size(GICv3State *s)
531ae3b3ba1SPeter Maydell {
532ae3b3ba1SPeter Maydell     /*
533ae3b3ba1SPeter Maydell      * Redistributor size is controlled by the redistributor GICR_TYPER.VLPIS.
534ae3b3ba1SPeter Maydell      * It's the same for every redistributor in the GIC, so arbitrarily
535ae3b3ba1SPeter Maydell      * use the register field in the first one.
536ae3b3ba1SPeter Maydell      */
537ae3b3ba1SPeter Maydell     if (s->cpu[0].gicr_typer & GICR_TYPER_VLPIS) {
538ae3b3ba1SPeter Maydell         return GICV4_REDIST_SIZE;
539ae3b3ba1SPeter Maydell     } else {
540ae3b3ba1SPeter Maydell         return GICV3_REDIST_SIZE;
541ae3b3ba1SPeter Maydell     }
542ae3b3ba1SPeter Maydell }
543ae3b3ba1SPeter Maydell 
544ae3b3ba1SPeter Maydell /**
545b74d7c0eSPeter Maydell  * gicv3_intid_is_special:
546b74d7c0eSPeter Maydell  * @intid: interrupt ID
547b74d7c0eSPeter Maydell  *
548b74d7c0eSPeter Maydell  * Return true if @intid is a special interrupt ID (1020 to
549b74d7c0eSPeter Maydell  * 1023 inclusive). This corresponds to the GIC spec pseudocode
550b74d7c0eSPeter Maydell  * IsSpecial() function.
551b74d7c0eSPeter Maydell  */
552b74d7c0eSPeter Maydell static inline bool gicv3_intid_is_special(int intid)
553b74d7c0eSPeter Maydell {
554b74d7c0eSPeter Maydell     return intid >= INTID_SECURE && intid <= INTID_SPURIOUS;
555b74d7c0eSPeter Maydell }
556b74d7c0eSPeter Maydell 
557b74d7c0eSPeter Maydell /**
558ce187c3cSPeter Maydell  * gicv3_redist_update:
559ce187c3cSPeter Maydell  * @cs: GICv3CPUState for this redistributor
560ce187c3cSPeter Maydell  *
561ce187c3cSPeter Maydell  * Recalculate the highest priority pending interrupt after a
562ce187c3cSPeter Maydell  * change to redistributor state, and inform the CPU accordingly.
563ce187c3cSPeter Maydell  */
564ce187c3cSPeter Maydell void gicv3_redist_update(GICv3CPUState *cs);
565ce187c3cSPeter Maydell 
566ce187c3cSPeter Maydell /**
567ce187c3cSPeter Maydell  * gicv3_update:
568ce187c3cSPeter Maydell  * @s: GICv3State
569ce187c3cSPeter Maydell  * @start: first interrupt whose state changed
570ce187c3cSPeter Maydell  * @len: length of the range of interrupts whose state changed
571ce187c3cSPeter Maydell  *
572ce187c3cSPeter Maydell  * Recalculate the highest priority pending interrupts after a
573ce187c3cSPeter Maydell  * change to the distributor state affecting @len interrupts
574ce187c3cSPeter Maydell  * starting at @start, and inform the CPUs accordingly.
575ce187c3cSPeter Maydell  */
576ce187c3cSPeter Maydell void gicv3_update(GICv3State *s, int start, int len);
577ce187c3cSPeter Maydell 
578ce187c3cSPeter Maydell /**
579ce187c3cSPeter Maydell  * gicv3_full_update_noirqset:
580ce187c3cSPeter Maydell  * @s: GICv3State
581ce187c3cSPeter Maydell  *
582ce187c3cSPeter Maydell  * Recalculate the cached information about highest priority
583ce187c3cSPeter Maydell  * pending interrupts, but don't inform the CPUs. This should be
584ce187c3cSPeter Maydell  * called after an incoming migration has loaded new state.
585ce187c3cSPeter Maydell  */
586ce187c3cSPeter Maydell void gicv3_full_update_noirqset(GICv3State *s);
587ce187c3cSPeter Maydell 
588ce187c3cSPeter Maydell /**
589ce187c3cSPeter Maydell  * gicv3_full_update:
590ce187c3cSPeter Maydell  * @s: GICv3State
591ce187c3cSPeter Maydell  *
592ce187c3cSPeter Maydell  * Recalculate the highest priority pending interrupts after
593ce187c3cSPeter Maydell  * a change that could affect the status of all interrupts,
594ce187c3cSPeter Maydell  * and inform the CPUs accordingly.
595ce187c3cSPeter Maydell  */
596ce187c3cSPeter Maydell void gicv3_full_update(GICv3State *s);
597e52af513SShlomo Pongratz MemTxResult gicv3_dist_read(void *opaque, hwaddr offset, uint64_t *data,
598e52af513SShlomo Pongratz                             unsigned size, MemTxAttrs attrs);
599e52af513SShlomo Pongratz MemTxResult gicv3_dist_write(void *opaque, hwaddr addr, uint64_t data,
600e52af513SShlomo Pongratz                              unsigned size, MemTxAttrs attrs);
601cec93a93SShlomo Pongratz MemTxResult gicv3_redist_read(void *opaque, hwaddr offset, uint64_t *data,
602cec93a93SShlomo Pongratz                               unsigned size, MemTxAttrs attrs);
603cec93a93SShlomo Pongratz MemTxResult gicv3_redist_write(void *opaque, hwaddr offset, uint64_t data,
604cec93a93SShlomo Pongratz                                unsigned size, MemTxAttrs attrs);
605c84428b3SPeter Maydell void gicv3_dist_set_irq(GICv3State *s, int irq, int level);
606c84428b3SPeter Maydell void gicv3_redist_set_irq(GICv3CPUState *cs, int irq, int level);
60717fb5e36SShashi Mallela void gicv3_redist_process_lpi(GICv3CPUState *cs, int irq, int level);
608469cf23bSPeter Maydell /**
609469cf23bSPeter Maydell  * gicv3_redist_process_vlpi:
610469cf23bSPeter Maydell  * @cs: GICv3CPUState
611469cf23bSPeter Maydell  * @irq: (virtual) interrupt number
612469cf23bSPeter Maydell  * @vptaddr: (guest) address of VLPI table
613469cf23bSPeter Maydell  * @doorbell: doorbell (physical) interrupt number (1023 for "no doorbell")
614469cf23bSPeter Maydell  * @level: level to set @irq to
615469cf23bSPeter Maydell  *
616469cf23bSPeter Maydell  * Process a virtual LPI being directly injected by the ITS. This function
617469cf23bSPeter Maydell  * will update the VLPI table specified by @vptaddr and @vptsize. If the
618469cf23bSPeter Maydell  * vCPU corresponding to that VLPI table is currently running on
619469cf23bSPeter Maydell  * the CPU associated with this redistributor, directly inject the VLPI
620469cf23bSPeter Maydell  * @irq. If the vCPU is not running on this CPU, raise the doorbell
621469cf23bSPeter Maydell  * interrupt instead.
622469cf23bSPeter Maydell  */
623469cf23bSPeter Maydell void gicv3_redist_process_vlpi(GICv3CPUState *cs, int irq, uint64_t vptaddr,
624469cf23bSPeter Maydell                                int doorbell, int level);
625c3f21b06SPeter Maydell /**
626c3f21b06SPeter Maydell  * gicv3_redist_vlpi_pending:
627c3f21b06SPeter Maydell  * @cs: GICv3CPUState
628c3f21b06SPeter Maydell  * @irq: (virtual) interrupt number
629c3f21b06SPeter Maydell  * @level: level to set @irq to
630c3f21b06SPeter Maydell  *
631c3f21b06SPeter Maydell  * Set/clear the pending status of a virtual LPI in the vLPI table
632c3f21b06SPeter Maydell  * that this redistributor is currently using. (The difference between
633c3f21b06SPeter Maydell  * this and gicv3_redist_process_vlpi() is that this is called from
634c3f21b06SPeter Maydell  * the cpuif and does not need to do the not-running-on-this-vcpu checks.)
635c3f21b06SPeter Maydell  */
636c3f21b06SPeter Maydell void gicv3_redist_vlpi_pending(GICv3CPUState *cs, int irq, int level);
637c3f21b06SPeter Maydell 
63817fb5e36SShashi Mallela void gicv3_redist_lpi_pending(GICv3CPUState *cs, int irq, int level);
639101f27f3SPeter Maydell /**
640101f27f3SPeter Maydell  * gicv3_redist_update_lpi:
641101f27f3SPeter Maydell  * @cs: GICv3CPUState
642101f27f3SPeter Maydell  *
643101f27f3SPeter Maydell  * Scan the LPI pending table and recalculate the highest priority
644101f27f3SPeter Maydell  * pending LPI and also the overall highest priority pending interrupt.
645101f27f3SPeter Maydell  */
64617fb5e36SShashi Mallela void gicv3_redist_update_lpi(GICv3CPUState *cs);
647101f27f3SPeter Maydell /**
648101f27f3SPeter Maydell  * gicv3_redist_update_lpi_only:
649101f27f3SPeter Maydell  * @cs: GICv3CPUState
650101f27f3SPeter Maydell  *
651101f27f3SPeter Maydell  * Scan the LPI pending table and recalculate cs->hpplpi only,
652101f27f3SPeter Maydell  * without calling gicv3_redist_update() to recalculate the overall
653101f27f3SPeter Maydell  * highest priority pending interrupt. This should be called after
654101f27f3SPeter Maydell  * an incoming migration has loaded new state.
655101f27f3SPeter Maydell  */
656101f27f3SPeter Maydell void gicv3_redist_update_lpi_only(GICv3CPUState *cs);
657f6d1d9b4SPeter Maydell /**
658a686e85dSPeter Maydell  * gicv3_redist_inv_lpi:
659a686e85dSPeter Maydell  * @cs: GICv3CPUState
660a686e85dSPeter Maydell  * @irq: LPI to invalidate cached information for
661a686e85dSPeter Maydell  *
662a686e85dSPeter Maydell  * Forget or update any cached information associated with this LPI.
663a686e85dSPeter Maydell  */
664a686e85dSPeter Maydell void gicv3_redist_inv_lpi(GICv3CPUState *cs, int irq);
665a686e85dSPeter Maydell /**
666d4014320SPeter Maydell  * gicv3_redist_inv_vlpi:
667d4014320SPeter Maydell  * @cs: GICv3CPUState
668d4014320SPeter Maydell  * @irq: vLPI to invalidate cached information for
669d4014320SPeter Maydell  * @vptaddr: (guest) address of vLPI table
670d4014320SPeter Maydell  *
671d4014320SPeter Maydell  * Forget or update any cached information associated with this vLPI.
672d4014320SPeter Maydell  */
673d4014320SPeter Maydell void gicv3_redist_inv_vlpi(GICv3CPUState *cs, int irq, uint64_t vptaddr);
674d4014320SPeter Maydell /**
675961b4912SPeter Maydell  * gicv3_redist_mov_lpi:
676961b4912SPeter Maydell  * @src: source redistributor
677961b4912SPeter Maydell  * @dest: destination redistributor
678961b4912SPeter Maydell  * @irq: LPI to update
679961b4912SPeter Maydell  *
680961b4912SPeter Maydell  * Move the pending state of the specified LPI from @src to @dest,
681961b4912SPeter Maydell  * as required by the ITS MOVI command.
682961b4912SPeter Maydell  */
683961b4912SPeter Maydell void gicv3_redist_mov_lpi(GICv3CPUState *src, GICv3CPUState *dest, int irq);
684961b4912SPeter Maydell /**
685f6d1d9b4SPeter Maydell  * gicv3_redist_movall_lpis:
686f6d1d9b4SPeter Maydell  * @src: source redistributor
687f6d1d9b4SPeter Maydell  * @dest: destination redistributor
688f6d1d9b4SPeter Maydell  *
689f6d1d9b4SPeter Maydell  * Scan the LPI pending table for @src, and for each pending LPI there
690f6d1d9b4SPeter Maydell  * mark it as not-pending for @src and pending for @dest, as required
691f6d1d9b4SPeter Maydell  * by the ITS MOVALL command.
692f6d1d9b4SPeter Maydell  */
693f6d1d9b4SPeter Maydell void gicv3_redist_movall_lpis(GICv3CPUState *src, GICv3CPUState *dest);
6943c64a42cSPeter Maydell /**
6953c64a42cSPeter Maydell  * gicv3_redist_mov_vlpi:
6963c64a42cSPeter Maydell  * @src: source redistributor
6973c64a42cSPeter Maydell  * @src_vptaddr: (guest) address of source VLPI table
6983c64a42cSPeter Maydell  * @dest: destination redistributor
6993c64a42cSPeter Maydell  * @dest_vptaddr: (guest) address of destination VLPI table
7003c64a42cSPeter Maydell  * @irq: VLPI to update
7013c64a42cSPeter Maydell  * @doorbell: doorbell for destination (1023 for "no doorbell")
7023c64a42cSPeter Maydell  *
7033c64a42cSPeter Maydell  * Move the pending state of the specified VLPI from @src to @dest,
7043c64a42cSPeter Maydell  * as required by the ITS VMOVI command.
7053c64a42cSPeter Maydell  */
7063c64a42cSPeter Maydell void gicv3_redist_mov_vlpi(GICv3CPUState *src, uint64_t src_vptaddr,
7073c64a42cSPeter Maydell                            GICv3CPUState *dest, uint64_t dest_vptaddr,
7083c64a42cSPeter Maydell                            int irq, int doorbell);
709c6dd2f99SPeter Maydell /**
710c6dd2f99SPeter Maydell  * gicv3_redist_vinvall:
711c6dd2f99SPeter Maydell  * @cs: GICv3CPUState
712c6dd2f99SPeter Maydell  * @vptaddr: address of VLPI pending table
713c6dd2f99SPeter Maydell  *
714c6dd2f99SPeter Maydell  * On redistributor @cs, invalidate all cached information associated
715c6dd2f99SPeter Maydell  * with the vCPU defined by @vptaddr.
716c6dd2f99SPeter Maydell  */
717c6dd2f99SPeter Maydell void gicv3_redist_vinvall(GICv3CPUState *cs, uint64_t vptaddr);
718f6d1d9b4SPeter Maydell 
719b1a0eb77SPeter Maydell void gicv3_redist_send_sgi(GICv3CPUState *cs, int grp, int irq, bool ns);
720359fbe65SPeter Maydell void gicv3_init_cpuif(GICv3State *s);
721ce187c3cSPeter Maydell 
722ce187c3cSPeter Maydell /**
723ce187c3cSPeter Maydell  * gicv3_cpuif_update:
724ce187c3cSPeter Maydell  * @cs: GICv3CPUState for the CPU to update
725ce187c3cSPeter Maydell  *
726ce187c3cSPeter Maydell  * Recalculate whether to assert the IRQ or FIQ lines after a change
727ce187c3cSPeter Maydell  * to the current highest priority pending interrupt, the CPU's
728ce187c3cSPeter Maydell  * current running priority or the CPU's current exception level or
729ce187c3cSPeter Maydell  * security state.
730ce187c3cSPeter Maydell  */
731f7b9358eSPeter Maydell void gicv3_cpuif_update(GICv3CPUState *cs);
732ce187c3cSPeter Maydell 
73310337638SPeter Maydell /*
73410337638SPeter Maydell  * gicv3_cpuif_virt_irq_fiq_update:
73510337638SPeter Maydell  * @cs: GICv3CPUState for the CPU to update
73610337638SPeter Maydell  *
73710337638SPeter Maydell  * Recalculate whether to assert the virtual IRQ or FIQ lines after
73810337638SPeter Maydell  * a change to the current highest priority pending virtual interrupt.
73910337638SPeter Maydell  * Note that this does not recalculate and change the maintenance
74010337638SPeter Maydell  * interrupt status (for that, see gicv3_cpuif_virt_update()).
74110337638SPeter Maydell  */
74210337638SPeter Maydell void gicv3_cpuif_virt_irq_fiq_update(GICv3CPUState *cs);
74310337638SPeter Maydell 
74456992670SShlomo Pongratz static inline uint32_t gicv3_iidr(void)
74556992670SShlomo Pongratz {
74656992670SShlomo Pongratz     /* Return the Implementer Identification Register value
74756992670SShlomo Pongratz      * for the emulated GICv3, as reported in GICD_IIDR and GICR_IIDR.
74856992670SShlomo Pongratz      *
74956992670SShlomo Pongratz      * We claim to be an ARM r0p0 with a zero ProductID.
75056992670SShlomo Pongratz      * This is the same as an r0p0 GIC-500.
75156992670SShlomo Pongratz      */
75256992670SShlomo Pongratz     return 0x43b;
75356992670SShlomo Pongratz }
75456992670SShlomo Pongratz 
75550a3a309SPeter Maydell /* CoreSight PIDR0 values for ARM GICv3 implementations */
75650a3a309SPeter Maydell #define GICV3_PIDR0_DIST 0x92
75750a3a309SPeter Maydell #define GICV3_PIDR0_REDIST 0x93
75850a3a309SPeter Maydell #define GICV3_PIDR0_ITS 0x94
75950a3a309SPeter Maydell 
760e2d5e189SPeter Maydell static inline uint32_t gicv3_idreg(GICv3State *s, int regoffset, uint8_t pidr0)
76156992670SShlomo Pongratz {
76256992670SShlomo Pongratz     /* Return the value of the CoreSight ID register at the specified
76356992670SShlomo Pongratz      * offset from the first ID register (as found in the distributor
76456992670SShlomo Pongratz      * and redistributor register banks).
765e2d5e189SPeter Maydell      * These values indicate an ARM implementation of a GICv3 or v4.
76656992670SShlomo Pongratz      */
76756992670SShlomo Pongratz     static const uint8_t gicd_ids[] = {
768e2d5e189SPeter Maydell         0x44, 0x00, 0x00, 0x00, 0x92, 0xB4, 0x0B, 0x00, 0x0D, 0xF0, 0x05, 0xB1
76956992670SShlomo Pongratz     };
770e2d5e189SPeter Maydell     uint32_t id;
77150a3a309SPeter Maydell 
77250a3a309SPeter Maydell     regoffset /= 4;
77350a3a309SPeter Maydell 
77450a3a309SPeter Maydell     if (regoffset == 4) {
77550a3a309SPeter Maydell         return pidr0;
77650a3a309SPeter Maydell     }
777e2d5e189SPeter Maydell     id = gicd_ids[regoffset];
778e2d5e189SPeter Maydell     if (regoffset == 6) {
779e2d5e189SPeter Maydell         /* PIDR2 bits [7:4] are the GIC architecture revision */
780e2d5e189SPeter Maydell         id |= s->revision << 4;
781e2d5e189SPeter Maydell     }
782e2d5e189SPeter Maydell     return id;
78356992670SShlomo Pongratz }
78456992670SShlomo Pongratz 
78507e2034dSPavel Fedin /**
786ce187c3cSPeter Maydell  * gicv3_irq_group:
787ce187c3cSPeter Maydell  *
788ce187c3cSPeter Maydell  * Return the group which this interrupt is configured as (GICV3_G0,
789ce187c3cSPeter Maydell  * GICV3_G1 or GICV3_G1NS).
790ce187c3cSPeter Maydell  */
791ce187c3cSPeter Maydell static inline int gicv3_irq_group(GICv3State *s, GICv3CPUState *cs, int irq)
792ce187c3cSPeter Maydell {
793ce187c3cSPeter Maydell     bool grpbit, grpmodbit;
794ce187c3cSPeter Maydell 
795ce187c3cSPeter Maydell     if (irq < GIC_INTERNAL) {
796ce187c3cSPeter Maydell         grpbit = extract32(cs->gicr_igroupr0, irq, 1);
797ce187c3cSPeter Maydell         grpmodbit = extract32(cs->gicr_igrpmodr0, irq, 1);
798ce187c3cSPeter Maydell     } else {
799ce187c3cSPeter Maydell         grpbit = gicv3_gicd_group_test(s, irq);
800ce187c3cSPeter Maydell         grpmodbit = gicv3_gicd_grpmod_test(s, irq);
801ce187c3cSPeter Maydell     }
802ce187c3cSPeter Maydell     if (grpbit) {
803ce187c3cSPeter Maydell         return GICV3_G1NS;
804ce187c3cSPeter Maydell     }
805ce187c3cSPeter Maydell     if (s->gicd_ctlr & GICD_CTLR_DS) {
806ce187c3cSPeter Maydell         return GICV3_G0;
807ce187c3cSPeter Maydell     }
808ce187c3cSPeter Maydell     return grpmodbit ? GICV3_G1 : GICV3_G0;
809ce187c3cSPeter Maydell }
810ce187c3cSPeter Maydell 
811ce187c3cSPeter Maydell /**
81207e2034dSPavel Fedin  * gicv3_redist_affid:
81307e2034dSPavel Fedin  *
81407e2034dSPavel Fedin  * Return the 32-bit affinity ID of the CPU connected to this redistributor
81507e2034dSPavel Fedin  */
81607e2034dSPavel Fedin static inline uint32_t gicv3_redist_affid(GICv3CPUState *cs)
81707e2034dSPavel Fedin {
81807e2034dSPavel Fedin     return cs->gicr_typer >> 32;
81907e2034dSPavel Fedin }
82007e2034dSPavel Fedin 
821ce187c3cSPeter Maydell /**
822ce187c3cSPeter Maydell  * gicv3_cache_target_cpustate:
823ce187c3cSPeter Maydell  *
824ce187c3cSPeter Maydell  * Update the cached CPU state corresponding to the target for this interrupt
825ce187c3cSPeter Maydell  * (which is kept in s->gicd_irouter_target[]).
826ce187c3cSPeter Maydell  */
827ce187c3cSPeter Maydell static inline void gicv3_cache_target_cpustate(GICv3State *s, int irq)
828ce187c3cSPeter Maydell {
829ce187c3cSPeter Maydell     GICv3CPUState *cs = NULL;
830ce187c3cSPeter Maydell     int i;
831ce187c3cSPeter Maydell     uint32_t tgtaff = extract64(s->gicd_irouter[irq], 0, 24) |
832ce187c3cSPeter Maydell         extract64(s->gicd_irouter[irq], 32, 8) << 24;
833ce187c3cSPeter Maydell 
834ce187c3cSPeter Maydell     for (i = 0; i < s->num_cpu; i++) {
835ce187c3cSPeter Maydell         if (s->cpu[i].gicr_typer >> 32 == tgtaff) {
836ce187c3cSPeter Maydell             cs = &s->cpu[i];
837ce187c3cSPeter Maydell             break;
838ce187c3cSPeter Maydell         }
839ce187c3cSPeter Maydell     }
840ce187c3cSPeter Maydell 
841ce187c3cSPeter Maydell     s->gicd_irouter_target[irq] = cs;
842ce187c3cSPeter Maydell }
843ce187c3cSPeter Maydell 
844ce187c3cSPeter Maydell /**
845ce187c3cSPeter Maydell  * gicv3_cache_all_target_cpustates:
846ce187c3cSPeter Maydell  *
847ce187c3cSPeter Maydell  * Populate the entire cache of CPU state pointers for interrupt targets
848ce187c3cSPeter Maydell  * (eg after inbound migration or CPU reset)
849ce187c3cSPeter Maydell  */
850ce187c3cSPeter Maydell static inline void gicv3_cache_all_target_cpustates(GICv3State *s)
851ce187c3cSPeter Maydell {
852ce187c3cSPeter Maydell     int irq;
853ce187c3cSPeter Maydell 
854ce187c3cSPeter Maydell     for (irq = GIC_INTERNAL; irq < GICV3_MAXIRQ; irq++) {
855ce187c3cSPeter Maydell         gicv3_cache_target_cpustate(s, irq);
856ce187c3cSPeter Maydell     }
857ce187c3cSPeter Maydell }
858ce187c3cSPeter Maydell 
859d3a3e529SVijaya Kumar K void gicv3_set_gicv3state(CPUState *cpu, GICv3CPUState *s);
860d3a3e529SVijaya Kumar K 
861175de524SMarkus Armbruster #endif /* QEMU_ARM_GICV3_INTERNAL_H */
862