xref: /qemu/hw/intc/gicv3_internal.h (revision 1b08e436d0deaece35f7fa21aba6e6afe26cb3ac)
107e2034dSPavel Fedin /*
207e2034dSPavel Fedin  * ARM GICv3 support - internal interfaces
307e2034dSPavel Fedin  *
407e2034dSPavel Fedin  * Copyright (c) 2012 Linaro Limited
507e2034dSPavel Fedin  * Copyright (c) 2015 Huawei.
607e2034dSPavel Fedin  * Copyright (c) 2015 Samsung Electronics Co., Ltd.
707e2034dSPavel Fedin  * Written by Peter Maydell
807e2034dSPavel Fedin  * Reworked for GICv3 by Shlomo Pongratz and Pavel Fedin
907e2034dSPavel Fedin  *
1007e2034dSPavel Fedin  * This program is free software; you can redistribute it and/or modify
1107e2034dSPavel Fedin  * it under the terms of the GNU General Public License as published by
1207e2034dSPavel Fedin  * the Free Software Foundation, either version 2 of the License, or
1307e2034dSPavel Fedin  * (at your option) any later version.
1407e2034dSPavel Fedin  *
1507e2034dSPavel Fedin  * This program is distributed in the hope that it will be useful,
1607e2034dSPavel Fedin  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1707e2034dSPavel Fedin  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
1807e2034dSPavel Fedin  * GNU General Public License for more details.
1907e2034dSPavel Fedin  *
2007e2034dSPavel Fedin  * You should have received a copy of the GNU General Public License along
2107e2034dSPavel Fedin  * with this program; if not, see <http://www.gnu.org/licenses/>.
2207e2034dSPavel Fedin  */
2307e2034dSPavel Fedin 
2407e2034dSPavel Fedin #ifndef QEMU_ARM_GICV3_INTERNAL_H
2507e2034dSPavel Fedin #define QEMU_ARM_GICV3_INTERNAL_H
2607e2034dSPavel Fedin 
2718f6290aSShashi Mallela #include "hw/registerfields.h"
2807e2034dSPavel Fedin #include "hw/intc/arm_gicv3_common.h"
2907e2034dSPavel Fedin 
3007e2034dSPavel Fedin /* Distributor registers, as offsets from the distributor base address */
3107e2034dSPavel Fedin #define GICD_CTLR            0x0000
3207e2034dSPavel Fedin #define GICD_TYPER           0x0004
3307e2034dSPavel Fedin #define GICD_IIDR            0x0008
3407e2034dSPavel Fedin #define GICD_STATUSR         0x0010
3507e2034dSPavel Fedin #define GICD_SETSPI_NSR      0x0040
3607e2034dSPavel Fedin #define GICD_CLRSPI_NSR      0x0048
3707e2034dSPavel Fedin #define GICD_SETSPI_SR       0x0050
3807e2034dSPavel Fedin #define GICD_CLRSPI_SR       0x0058
3907e2034dSPavel Fedin #define GICD_SEIR            0x0068
4007e2034dSPavel Fedin #define GICD_IGROUPR         0x0080
4107e2034dSPavel Fedin #define GICD_ISENABLER       0x0100
4207e2034dSPavel Fedin #define GICD_ICENABLER       0x0180
4307e2034dSPavel Fedin #define GICD_ISPENDR         0x0200
4407e2034dSPavel Fedin #define GICD_ICPENDR         0x0280
4507e2034dSPavel Fedin #define GICD_ISACTIVER       0x0300
4607e2034dSPavel Fedin #define GICD_ICACTIVER       0x0380
4707e2034dSPavel Fedin #define GICD_IPRIORITYR      0x0400
4807e2034dSPavel Fedin #define GICD_ITARGETSR       0x0800
4907e2034dSPavel Fedin #define GICD_ICFGR           0x0C00
5007e2034dSPavel Fedin #define GICD_IGRPMODR        0x0D00
5107e2034dSPavel Fedin #define GICD_NSACR           0x0E00
5207e2034dSPavel Fedin #define GICD_SGIR            0x0F00
5307e2034dSPavel Fedin #define GICD_CPENDSGIR       0x0F10
5407e2034dSPavel Fedin #define GICD_SPENDSGIR       0x0F20
5507e2034dSPavel Fedin #define GICD_IROUTER         0x6000
5607e2034dSPavel Fedin #define GICD_IDREGS          0xFFD0
5707e2034dSPavel Fedin 
5807e2034dSPavel Fedin /* GICD_CTLR fields  */
5907e2034dSPavel Fedin #define GICD_CTLR_EN_GRP0           (1U << 0)
6007e2034dSPavel Fedin #define GICD_CTLR_EN_GRP1NS         (1U << 1) /* GICv3 5.3.20 */
6107e2034dSPavel Fedin #define GICD_CTLR_EN_GRP1S          (1U << 2)
6207e2034dSPavel Fedin #define GICD_CTLR_EN_GRP1_ALL       (GICD_CTLR_EN_GRP1NS | GICD_CTLR_EN_GRP1S)
6307e2034dSPavel Fedin /* Bit 4 is ARE if the system doesn't support TrustZone, ARE_S otherwise */
6407e2034dSPavel Fedin #define GICD_CTLR_ARE               (1U << 4)
6507e2034dSPavel Fedin #define GICD_CTLR_ARE_S             (1U << 4)
6607e2034dSPavel Fedin #define GICD_CTLR_ARE_NS            (1U << 5)
6707e2034dSPavel Fedin #define GICD_CTLR_DS                (1U << 6)
6807e2034dSPavel Fedin #define GICD_CTLR_E1NWF             (1U << 7)
6907e2034dSPavel Fedin #define GICD_CTLR_RWP               (1U << 31)
7007e2034dSPavel Fedin 
7118f6290aSShashi Mallela /* 16 bits EventId */
7218f6290aSShashi Mallela #define GICD_TYPER_IDBITS            0xf
7318f6290aSShashi Mallela 
7407e2034dSPavel Fedin /*
7507e2034dSPavel Fedin  * Redistributor frame offsets from RD_base
7607e2034dSPavel Fedin  */
7707e2034dSPavel Fedin #define GICR_SGI_OFFSET 0x10000
7807e2034dSPavel Fedin 
7907e2034dSPavel Fedin /*
8007e2034dSPavel Fedin  * Redistributor registers, offsets from RD_base
8107e2034dSPavel Fedin  */
8207e2034dSPavel Fedin #define GICR_CTLR             0x0000
8307e2034dSPavel Fedin #define GICR_IIDR             0x0004
8407e2034dSPavel Fedin #define GICR_TYPER            0x0008
8507e2034dSPavel Fedin #define GICR_STATUSR          0x0010
8607e2034dSPavel Fedin #define GICR_WAKER            0x0014
8707e2034dSPavel Fedin #define GICR_SETLPIR          0x0040
8807e2034dSPavel Fedin #define GICR_CLRLPIR          0x0048
8907e2034dSPavel Fedin #define GICR_PROPBASER        0x0070
9007e2034dSPavel Fedin #define GICR_PENDBASER        0x0078
9107e2034dSPavel Fedin #define GICR_INVLPIR          0x00A0
9207e2034dSPavel Fedin #define GICR_INVALLR          0x00B0
9307e2034dSPavel Fedin #define GICR_SYNCR            0x00C0
9407e2034dSPavel Fedin #define GICR_IDREGS           0xFFD0
9507e2034dSPavel Fedin 
9607e2034dSPavel Fedin /* SGI and PPI Redistributor registers, offsets from RD_base */
9707e2034dSPavel Fedin #define GICR_IGROUPR0         (GICR_SGI_OFFSET + 0x0080)
9807e2034dSPavel Fedin #define GICR_ISENABLER0       (GICR_SGI_OFFSET + 0x0100)
9907e2034dSPavel Fedin #define GICR_ICENABLER0       (GICR_SGI_OFFSET + 0x0180)
10007e2034dSPavel Fedin #define GICR_ISPENDR0         (GICR_SGI_OFFSET + 0x0200)
10107e2034dSPavel Fedin #define GICR_ICPENDR0         (GICR_SGI_OFFSET + 0x0280)
10207e2034dSPavel Fedin #define GICR_ISACTIVER0       (GICR_SGI_OFFSET + 0x0300)
10307e2034dSPavel Fedin #define GICR_ICACTIVER0       (GICR_SGI_OFFSET + 0x0380)
10407e2034dSPavel Fedin #define GICR_IPRIORITYR       (GICR_SGI_OFFSET + 0x0400)
10507e2034dSPavel Fedin #define GICR_ICFGR0           (GICR_SGI_OFFSET + 0x0C00)
10607e2034dSPavel Fedin #define GICR_ICFGR1           (GICR_SGI_OFFSET + 0x0C04)
10707e2034dSPavel Fedin #define GICR_IGRPMODR0        (GICR_SGI_OFFSET + 0x0D00)
10807e2034dSPavel Fedin #define GICR_NSACR            (GICR_SGI_OFFSET + 0x0E00)
10907e2034dSPavel Fedin 
11007e2034dSPavel Fedin #define GICR_CTLR_ENABLE_LPIS        (1U << 0)
11107e2034dSPavel Fedin #define GICR_CTLR_RWP                (1U << 3)
11207e2034dSPavel Fedin #define GICR_CTLR_DPG0               (1U << 24)
11307e2034dSPavel Fedin #define GICR_CTLR_DPG1NS             (1U << 25)
11407e2034dSPavel Fedin #define GICR_CTLR_DPG1S              (1U << 26)
11507e2034dSPavel Fedin #define GICR_CTLR_UWP                (1U << 31)
11607e2034dSPavel Fedin 
11707e2034dSPavel Fedin #define GICR_TYPER_PLPIS             (1U << 0)
11807e2034dSPavel Fedin #define GICR_TYPER_VLPIS             (1U << 1)
11907e2034dSPavel Fedin #define GICR_TYPER_DIRECTLPI         (1U << 3)
12007e2034dSPavel Fedin #define GICR_TYPER_LAST              (1U << 4)
12107e2034dSPavel Fedin #define GICR_TYPER_DPGS              (1U << 5)
12207e2034dSPavel Fedin #define GICR_TYPER_PROCNUM           (0xFFFFU << 8)
12307e2034dSPavel Fedin #define GICR_TYPER_COMMONLPIAFF      (0x3 << 24)
12407e2034dSPavel Fedin #define GICR_TYPER_AFFINITYVALUE     (0xFFFFFFFFULL << 32)
12507e2034dSPavel Fedin 
12607e2034dSPavel Fedin #define GICR_WAKER_ProcessorSleep    (1U << 1)
12707e2034dSPavel Fedin #define GICR_WAKER_ChildrenAsleep    (1U << 2)
12807e2034dSPavel Fedin 
12918f6290aSShashi Mallela FIELD(GICR_PROPBASER, IDBITS, 0, 5)
13018f6290aSShashi Mallela FIELD(GICR_PROPBASER, INNERCACHE, 7, 3)
13118f6290aSShashi Mallela FIELD(GICR_PROPBASER, SHAREABILITY, 10, 2)
13218f6290aSShashi Mallela FIELD(GICR_PROPBASER, PHYADDR, 12, 40)
13318f6290aSShashi Mallela FIELD(GICR_PROPBASER, OUTERCACHE, 56, 3)
13407e2034dSPavel Fedin 
13518f6290aSShashi Mallela FIELD(GICR_PENDBASER, INNERCACHE, 7, 3)
13618f6290aSShashi Mallela FIELD(GICR_PENDBASER, SHAREABILITY, 10, 2)
13718f6290aSShashi Mallela FIELD(GICR_PENDBASER, PHYADDR, 16, 36)
13818f6290aSShashi Mallela FIELD(GICR_PENDBASER, OUTERCACHE, 56, 3)
13918f6290aSShashi Mallela FIELD(GICR_PENDBASER, PTZ, 62, 1)
14007e2034dSPavel Fedin 
14107e2034dSPavel Fedin #define ICC_CTLR_EL1_CBPR           (1U << 0)
14207e2034dSPavel Fedin #define ICC_CTLR_EL1_EOIMODE        (1U << 1)
14307e2034dSPavel Fedin #define ICC_CTLR_EL1_PMHE           (1U << 6)
14407e2034dSPavel Fedin #define ICC_CTLR_EL1_PRIBITS_SHIFT 8
145367b9f52SVijaya Kumar K #define ICC_CTLR_EL1_PRIBITS_MASK   (7U << ICC_CTLR_EL1_PRIBITS_SHIFT)
14607e2034dSPavel Fedin #define ICC_CTLR_EL1_IDBITS_SHIFT 11
14707e2034dSPavel Fedin #define ICC_CTLR_EL1_SEIS           (1U << 14)
14807e2034dSPavel Fedin #define ICC_CTLR_EL1_A3V            (1U << 15)
14907e2034dSPavel Fedin 
15007e2034dSPavel Fedin #define ICC_PMR_PRIORITY_MASK    0xff
15107e2034dSPavel Fedin #define ICC_BPR_BINARYPOINT_MASK 0x07
15207e2034dSPavel Fedin #define ICC_IGRPEN_ENABLE        0x01
15307e2034dSPavel Fedin 
15407e2034dSPavel Fedin #define ICC_CTLR_EL3_CBPR_EL1S (1U << 0)
15507e2034dSPavel Fedin #define ICC_CTLR_EL3_CBPR_EL1NS (1U << 1)
15607e2034dSPavel Fedin #define ICC_CTLR_EL3_EOIMODE_EL3 (1U << 2)
15707e2034dSPavel Fedin #define ICC_CTLR_EL3_EOIMODE_EL1S (1U << 3)
15807e2034dSPavel Fedin #define ICC_CTLR_EL3_EOIMODE_EL1NS (1U << 4)
15907e2034dSPavel Fedin #define ICC_CTLR_EL3_RM (1U << 5)
16007e2034dSPavel Fedin #define ICC_CTLR_EL3_PMHE (1U << 6)
16107e2034dSPavel Fedin #define ICC_CTLR_EL3_PRIBITS_SHIFT 8
16207e2034dSPavel Fedin #define ICC_CTLR_EL3_IDBITS_SHIFT 11
16307e2034dSPavel Fedin #define ICC_CTLR_EL3_SEIS (1U << 14)
16407e2034dSPavel Fedin #define ICC_CTLR_EL3_A3V (1U << 15)
16507e2034dSPavel Fedin #define ICC_CTLR_EL3_NDS (1U << 17)
16607e2034dSPavel Fedin 
167e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VENG0_SHIFT 0
168e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VENG0 (1U << ICH_VMCR_EL2_VENG0_SHIFT)
169e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VENG1_SHIFT 1
170e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VENG1 (1U << ICH_VMCR_EL2_VENG1_SHIFT)
171e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VACKCTL (1U << 2)
172e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VFIQEN (1U << 3)
173e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VCBPR_SHIFT 4
174e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VCBPR (1U << ICH_VMCR_EL2_VCBPR_SHIFT)
175e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VEOIM_SHIFT 9
176e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VEOIM (1U << ICH_VMCR_EL2_VEOIM_SHIFT)
177e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VBPR1_SHIFT 18
178e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VBPR1_LENGTH 3
179e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VBPR1_MASK (0x7U << ICH_VMCR_EL2_VBPR1_SHIFT)
180e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VBPR0_SHIFT 21
181e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VBPR0_LENGTH 3
182e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VBPR0_MASK (0x7U << ICH_VMCR_EL2_VBPR0_SHIFT)
183e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VPMR_SHIFT 24
184e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VPMR_LENGTH 8
185e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VPMR_MASK (0xffU << ICH_VMCR_EL2_VPMR_SHIFT)
186e69d2fa0SPeter Maydell 
187e69d2fa0SPeter Maydell #define ICH_HCR_EL2_EN (1U << 0)
188e69d2fa0SPeter Maydell #define ICH_HCR_EL2_UIE (1U << 1)
189e69d2fa0SPeter Maydell #define ICH_HCR_EL2_LRENPIE (1U << 2)
190e69d2fa0SPeter Maydell #define ICH_HCR_EL2_NPIE (1U << 3)
191e69d2fa0SPeter Maydell #define ICH_HCR_EL2_VGRP0EIE (1U << 4)
192e69d2fa0SPeter Maydell #define ICH_HCR_EL2_VGRP0DIE (1U << 5)
193e69d2fa0SPeter Maydell #define ICH_HCR_EL2_VGRP1EIE (1U << 6)
194e69d2fa0SPeter Maydell #define ICH_HCR_EL2_VGRP1DIE (1U << 7)
195e69d2fa0SPeter Maydell #define ICH_HCR_EL2_TC (1U << 10)
196e69d2fa0SPeter Maydell #define ICH_HCR_EL2_TALL0 (1U << 11)
197e69d2fa0SPeter Maydell #define ICH_HCR_EL2_TALL1 (1U << 12)
198e69d2fa0SPeter Maydell #define ICH_HCR_EL2_TSEI (1U << 13)
199e69d2fa0SPeter Maydell #define ICH_HCR_EL2_TDIR (1U << 14)
200e69d2fa0SPeter Maydell #define ICH_HCR_EL2_EOICOUNT_SHIFT 27
201e69d2fa0SPeter Maydell #define ICH_HCR_EL2_EOICOUNT_LENGTH 5
202e69d2fa0SPeter Maydell #define ICH_HCR_EL2_EOICOUNT_MASK (0x1fU << ICH_HCR_EL2_EOICOUNT_SHIFT)
203e69d2fa0SPeter Maydell 
204e69d2fa0SPeter Maydell #define ICH_LR_EL2_VINTID_SHIFT 0
205e69d2fa0SPeter Maydell #define ICH_LR_EL2_VINTID_LENGTH 32
206e69d2fa0SPeter Maydell #define ICH_LR_EL2_VINTID_MASK (0xffffffffULL << ICH_LR_EL2_VINTID_SHIFT)
207e69d2fa0SPeter Maydell #define ICH_LR_EL2_PINTID_SHIFT 32
208e69d2fa0SPeter Maydell #define ICH_LR_EL2_PINTID_LENGTH 10
209e69d2fa0SPeter Maydell #define ICH_LR_EL2_PINTID_MASK (0x3ffULL << ICH_LR_EL2_PINTID_SHIFT)
210e69d2fa0SPeter Maydell /* Note that EOI shares with the top bit of the pINTID field */
211e69d2fa0SPeter Maydell #define ICH_LR_EL2_EOI (1ULL << 41)
212e69d2fa0SPeter Maydell #define ICH_LR_EL2_PRIORITY_SHIFT 48
213e69d2fa0SPeter Maydell #define ICH_LR_EL2_PRIORITY_LENGTH 8
214e69d2fa0SPeter Maydell #define ICH_LR_EL2_PRIORITY_MASK (0xffULL << ICH_LR_EL2_PRIORITY_SHIFT)
215e69d2fa0SPeter Maydell #define ICH_LR_EL2_GROUP (1ULL << 60)
216e69d2fa0SPeter Maydell #define ICH_LR_EL2_HW (1ULL << 61)
217e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_SHIFT 62
218e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_LENGTH 2
219e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_MASK (3ULL << ICH_LR_EL2_STATE_SHIFT)
220e69d2fa0SPeter Maydell /* values for the state field: */
221e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_INVALID 0
222e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_PENDING 1
223e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_ACTIVE 2
224e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_ACTIVE_PENDING 3
225e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_PENDING_BIT (1ULL << ICH_LR_EL2_STATE_SHIFT)
226e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_ACTIVE_BIT (2ULL << ICH_LR_EL2_STATE_SHIFT)
227e69d2fa0SPeter Maydell 
228e69d2fa0SPeter Maydell #define ICH_MISR_EL2_EOI (1U << 0)
229e69d2fa0SPeter Maydell #define ICH_MISR_EL2_U (1U << 1)
230e69d2fa0SPeter Maydell #define ICH_MISR_EL2_LRENP (1U << 2)
231e69d2fa0SPeter Maydell #define ICH_MISR_EL2_NP (1U << 3)
232e69d2fa0SPeter Maydell #define ICH_MISR_EL2_VGRP0E (1U << 4)
233e69d2fa0SPeter Maydell #define ICH_MISR_EL2_VGRP0D (1U << 5)
234e69d2fa0SPeter Maydell #define ICH_MISR_EL2_VGRP1E (1U << 6)
235e69d2fa0SPeter Maydell #define ICH_MISR_EL2_VGRP1D (1U << 7)
236e69d2fa0SPeter Maydell 
237e69d2fa0SPeter Maydell #define ICH_VTR_EL2_LISTREGS_SHIFT 0
238e69d2fa0SPeter Maydell #define ICH_VTR_EL2_TDS (1U << 19)
239e69d2fa0SPeter Maydell #define ICH_VTR_EL2_NV4 (1U << 20)
240e69d2fa0SPeter Maydell #define ICH_VTR_EL2_A3V (1U << 21)
241e69d2fa0SPeter Maydell #define ICH_VTR_EL2_SEIS (1U << 22)
242e69d2fa0SPeter Maydell #define ICH_VTR_EL2_IDBITS_SHIFT 23
243e69d2fa0SPeter Maydell #define ICH_VTR_EL2_PREBITS_SHIFT 26
244e69d2fa0SPeter Maydell #define ICH_VTR_EL2_PRIBITS_SHIFT 29
245e69d2fa0SPeter Maydell 
24618f6290aSShashi Mallela /* ITS Registers */
24718f6290aSShashi Mallela 
24818f6290aSShashi Mallela FIELD(GITS_BASER, SIZE, 0, 8)
24918f6290aSShashi Mallela FIELD(GITS_BASER, PAGESIZE, 8, 2)
25018f6290aSShashi Mallela FIELD(GITS_BASER, SHAREABILITY, 10, 2)
25118f6290aSShashi Mallela FIELD(GITS_BASER, PHYADDR, 12, 36)
25218f6290aSShashi Mallela FIELD(GITS_BASER, PHYADDRL_64K, 16, 32)
25318f6290aSShashi Mallela FIELD(GITS_BASER, PHYADDRH_64K, 12, 4)
25418f6290aSShashi Mallela FIELD(GITS_BASER, ENTRYSIZE, 48, 5)
25518f6290aSShashi Mallela FIELD(GITS_BASER, OUTERCACHE, 53, 3)
25618f6290aSShashi Mallela FIELD(GITS_BASER, TYPE, 56, 3)
25718f6290aSShashi Mallela FIELD(GITS_BASER, INNERCACHE, 59, 3)
25818f6290aSShashi Mallela FIELD(GITS_BASER, INDIRECT, 62, 1)
25918f6290aSShashi Mallela FIELD(GITS_BASER, VALID, 63, 1)
26018f6290aSShashi Mallela 
261*1b08e436SShashi Mallela FIELD(GITS_CBASER, SIZE, 0, 8)
262*1b08e436SShashi Mallela FIELD(GITS_CBASER, SHAREABILITY, 10, 2)
263*1b08e436SShashi Mallela FIELD(GITS_CBASER, PHYADDR, 12, 40)
264*1b08e436SShashi Mallela FIELD(GITS_CBASER, OUTERCACHE, 53, 3)
265*1b08e436SShashi Mallela FIELD(GITS_CBASER, INNERCACHE, 59, 3)
266*1b08e436SShashi Mallela FIELD(GITS_CBASER, VALID, 63, 1)
267*1b08e436SShashi Mallela 
268*1b08e436SShashi Mallela FIELD(GITS_CREADR, STALLED, 0, 1)
269*1b08e436SShashi Mallela FIELD(GITS_CREADR, OFFSET, 5, 15)
270*1b08e436SShashi Mallela 
271*1b08e436SShashi Mallela FIELD(GITS_CWRITER, RETRY, 0, 1)
272*1b08e436SShashi Mallela FIELD(GITS_CWRITER, OFFSET, 5, 15)
273*1b08e436SShashi Mallela 
274*1b08e436SShashi Mallela FIELD(GITS_CTLR, ENABLED, 0, 1)
27518f6290aSShashi Mallela FIELD(GITS_CTLR, QUIESCENT, 31, 1)
27618f6290aSShashi Mallela 
27718f6290aSShashi Mallela FIELD(GITS_TYPER, PHYSICAL, 0, 1)
27818f6290aSShashi Mallela FIELD(GITS_TYPER, ITT_ENTRY_SIZE, 4, 4)
27918f6290aSShashi Mallela FIELD(GITS_TYPER, IDBITS, 8, 5)
28018f6290aSShashi Mallela FIELD(GITS_TYPER, DEVBITS, 13, 5)
28118f6290aSShashi Mallela FIELD(GITS_TYPER, SEIS, 18, 1)
28218f6290aSShashi Mallela FIELD(GITS_TYPER, PTA, 19, 1)
28318f6290aSShashi Mallela FIELD(GITS_TYPER, CIDBITS, 32, 4)
28418f6290aSShashi Mallela FIELD(GITS_TYPER, CIL, 36, 1)
28518f6290aSShashi Mallela 
286*1b08e436SShashi Mallela #define GITS_IDREGS           0xFFD0
287*1b08e436SShashi Mallela 
288*1b08e436SShashi Mallela #define ITS_CTLR_ENABLED               (1U)  /* ITS Enabled */
289*1b08e436SShashi Mallela 
290*1b08e436SShashi Mallela #define GITS_BASER_RO_MASK                  (R_GITS_BASER_ENTRYSIZE_MASK | \
291*1b08e436SShashi Mallela                                               R_GITS_BASER_TYPE_MASK)
292*1b08e436SShashi Mallela 
29318f6290aSShashi Mallela #define GITS_BASER_PAGESIZE_4K                0
29418f6290aSShashi Mallela #define GITS_BASER_PAGESIZE_16K               1
29518f6290aSShashi Mallela #define GITS_BASER_PAGESIZE_64K               2
29618f6290aSShashi Mallela 
29718f6290aSShashi Mallela #define GITS_BASER_TYPE_DEVICE               1ULL
29818f6290aSShashi Mallela #define GITS_BASER_TYPE_COLLECTION           4ULL
29918f6290aSShashi Mallela 
300*1b08e436SShashi Mallela #define GITS_PAGE_SIZE_4K       0x1000
301*1b08e436SShashi Mallela #define GITS_PAGE_SIZE_16K      0x4000
302*1b08e436SShashi Mallela #define GITS_PAGE_SIZE_64K      0x10000
303*1b08e436SShashi Mallela 
304*1b08e436SShashi Mallela #define L1TABLE_ENTRY_SIZE         8
305*1b08e436SShashi Mallela 
306*1b08e436SShashi Mallela #define GITS_CMDQ_ENTRY_SIZE               32
307*1b08e436SShashi Mallela 
30818f6290aSShashi Mallela /**
30918f6290aSShashi Mallela  * Default features advertised by this version of ITS
31018f6290aSShashi Mallela  */
31118f6290aSShashi Mallela /* Physical LPIs supported */
31218f6290aSShashi Mallela #define GITS_TYPE_PHYSICAL           (1U << 0)
31318f6290aSShashi Mallela 
31418f6290aSShashi Mallela /*
31518f6290aSShashi Mallela  * 12 bytes Interrupt translation Table Entry size
31618f6290aSShashi Mallela  * as per Table 5.3 in GICv3 spec
31718f6290aSShashi Mallela  * ITE Lower 8 Bytes
31818f6290aSShashi Mallela  *   Bits:    | 49 ... 26 | 25 ... 2 |   1     |   0    |
31918f6290aSShashi Mallela  *   Values:  |    1023   |  IntNum  | IntType |  Valid |
32018f6290aSShashi Mallela  * ITE Higher 4 Bytes
32118f6290aSShashi Mallela  *   Bits:    | 31 ... 16 | 15 ...0 |
32218f6290aSShashi Mallela  *   Values:  |  vPEID    |  ICID   |
32318f6290aSShashi Mallela  */
32418f6290aSShashi Mallela #define ITS_ITT_ENTRY_SIZE            0xC
32518f6290aSShashi Mallela 
32618f6290aSShashi Mallela /* 16 bits EventId */
32718f6290aSShashi Mallela #define ITS_IDBITS                   GICD_TYPER_IDBITS
32818f6290aSShashi Mallela 
32918f6290aSShashi Mallela /* 16 bits DeviceId */
33018f6290aSShashi Mallela #define ITS_DEVBITS                   0xF
33118f6290aSShashi Mallela 
33218f6290aSShashi Mallela /* 16 bits CollectionId */
33318f6290aSShashi Mallela #define ITS_CIDBITS                  0xF
33418f6290aSShashi Mallela 
33518f6290aSShashi Mallela /*
33618f6290aSShashi Mallela  * 8 bytes Device Table Entry size
33718f6290aSShashi Mallela  * Valid = 1 bit,ITTAddr = 44 bits,Size = 5 bits
33818f6290aSShashi Mallela  */
33918f6290aSShashi Mallela #define GITS_DTE_SIZE                 (0x8ULL)
34018f6290aSShashi Mallela 
34118f6290aSShashi Mallela /*
34218f6290aSShashi Mallela  * 8 bytes Collection Table Entry size
34318f6290aSShashi Mallela  * Valid = 1 bit,RDBase = 36 bits(considering max RDBASE)
34418f6290aSShashi Mallela  */
34518f6290aSShashi Mallela #define GITS_CTE_SIZE                 (0x8ULL)
34618f6290aSShashi Mallela 
347227a8653SPeter Maydell /* Special interrupt IDs */
348227a8653SPeter Maydell #define INTID_SECURE 1020
349227a8653SPeter Maydell #define INTID_NONSECURE 1021
350227a8653SPeter Maydell #define INTID_SPURIOUS 1023
351227a8653SPeter Maydell 
352ce187c3cSPeter Maydell /* Functions internal to the emulated GICv3 */
353ce187c3cSPeter Maydell 
354ce187c3cSPeter Maydell /**
355ce187c3cSPeter Maydell  * gicv3_redist_update:
356ce187c3cSPeter Maydell  * @cs: GICv3CPUState for this redistributor
357ce187c3cSPeter Maydell  *
358ce187c3cSPeter Maydell  * Recalculate the highest priority pending interrupt after a
359ce187c3cSPeter Maydell  * change to redistributor state, and inform the CPU accordingly.
360ce187c3cSPeter Maydell  */
361ce187c3cSPeter Maydell void gicv3_redist_update(GICv3CPUState *cs);
362ce187c3cSPeter Maydell 
363ce187c3cSPeter Maydell /**
364ce187c3cSPeter Maydell  * gicv3_update:
365ce187c3cSPeter Maydell  * @s: GICv3State
366ce187c3cSPeter Maydell  * @start: first interrupt whose state changed
367ce187c3cSPeter Maydell  * @len: length of the range of interrupts whose state changed
368ce187c3cSPeter Maydell  *
369ce187c3cSPeter Maydell  * Recalculate the highest priority pending interrupts after a
370ce187c3cSPeter Maydell  * change to the distributor state affecting @len interrupts
371ce187c3cSPeter Maydell  * starting at @start, and inform the CPUs accordingly.
372ce187c3cSPeter Maydell  */
373ce187c3cSPeter Maydell void gicv3_update(GICv3State *s, int start, int len);
374ce187c3cSPeter Maydell 
375ce187c3cSPeter Maydell /**
376ce187c3cSPeter Maydell  * gicv3_full_update_noirqset:
377ce187c3cSPeter Maydell  * @s: GICv3State
378ce187c3cSPeter Maydell  *
379ce187c3cSPeter Maydell  * Recalculate the cached information about highest priority
380ce187c3cSPeter Maydell  * pending interrupts, but don't inform the CPUs. This should be
381ce187c3cSPeter Maydell  * called after an incoming migration has loaded new state.
382ce187c3cSPeter Maydell  */
383ce187c3cSPeter Maydell void gicv3_full_update_noirqset(GICv3State *s);
384ce187c3cSPeter Maydell 
385ce187c3cSPeter Maydell /**
386ce187c3cSPeter Maydell  * gicv3_full_update:
387ce187c3cSPeter Maydell  * @s: GICv3State
388ce187c3cSPeter Maydell  *
389ce187c3cSPeter Maydell  * Recalculate the highest priority pending interrupts after
390ce187c3cSPeter Maydell  * a change that could affect the status of all interrupts,
391ce187c3cSPeter Maydell  * and inform the CPUs accordingly.
392ce187c3cSPeter Maydell  */
393ce187c3cSPeter Maydell void gicv3_full_update(GICv3State *s);
394e52af513SShlomo Pongratz MemTxResult gicv3_dist_read(void *opaque, hwaddr offset, uint64_t *data,
395e52af513SShlomo Pongratz                             unsigned size, MemTxAttrs attrs);
396e52af513SShlomo Pongratz MemTxResult gicv3_dist_write(void *opaque, hwaddr addr, uint64_t data,
397e52af513SShlomo Pongratz                              unsigned size, MemTxAttrs attrs);
398cec93a93SShlomo Pongratz MemTxResult gicv3_redist_read(void *opaque, hwaddr offset, uint64_t *data,
399cec93a93SShlomo Pongratz                               unsigned size, MemTxAttrs attrs);
400cec93a93SShlomo Pongratz MemTxResult gicv3_redist_write(void *opaque, hwaddr offset, uint64_t data,
401cec93a93SShlomo Pongratz                                unsigned size, MemTxAttrs attrs);
402c84428b3SPeter Maydell void gicv3_dist_set_irq(GICv3State *s, int irq, int level);
403c84428b3SPeter Maydell void gicv3_redist_set_irq(GICv3CPUState *cs, int irq, int level);
404b1a0eb77SPeter Maydell void gicv3_redist_send_sgi(GICv3CPUState *cs, int grp, int irq, bool ns);
405359fbe65SPeter Maydell void gicv3_init_cpuif(GICv3State *s);
406ce187c3cSPeter Maydell 
407ce187c3cSPeter Maydell /**
408ce187c3cSPeter Maydell  * gicv3_cpuif_update:
409ce187c3cSPeter Maydell  * @cs: GICv3CPUState for the CPU to update
410ce187c3cSPeter Maydell  *
411ce187c3cSPeter Maydell  * Recalculate whether to assert the IRQ or FIQ lines after a change
412ce187c3cSPeter Maydell  * to the current highest priority pending interrupt, the CPU's
413ce187c3cSPeter Maydell  * current running priority or the CPU's current exception level or
414ce187c3cSPeter Maydell  * security state.
415ce187c3cSPeter Maydell  */
416f7b9358eSPeter Maydell void gicv3_cpuif_update(GICv3CPUState *cs);
417ce187c3cSPeter Maydell 
41856992670SShlomo Pongratz static inline uint32_t gicv3_iidr(void)
41956992670SShlomo Pongratz {
42056992670SShlomo Pongratz     /* Return the Implementer Identification Register value
42156992670SShlomo Pongratz      * for the emulated GICv3, as reported in GICD_IIDR and GICR_IIDR.
42256992670SShlomo Pongratz      *
42356992670SShlomo Pongratz      * We claim to be an ARM r0p0 with a zero ProductID.
42456992670SShlomo Pongratz      * This is the same as an r0p0 GIC-500.
42556992670SShlomo Pongratz      */
42656992670SShlomo Pongratz     return 0x43b;
42756992670SShlomo Pongratz }
42856992670SShlomo Pongratz 
42956992670SShlomo Pongratz static inline uint32_t gicv3_idreg(int regoffset)
43056992670SShlomo Pongratz {
43156992670SShlomo Pongratz     /* Return the value of the CoreSight ID register at the specified
43256992670SShlomo Pongratz      * offset from the first ID register (as found in the distributor
43356992670SShlomo Pongratz      * and redistributor register banks).
43456992670SShlomo Pongratz      * These values indicate an ARM implementation of a GICv3.
43556992670SShlomo Pongratz      */
43656992670SShlomo Pongratz     static const uint8_t gicd_ids[] = {
43756992670SShlomo Pongratz         0x44, 0x00, 0x00, 0x00, 0x92, 0xB4, 0x3B, 0x00, 0x0D, 0xF0, 0x05, 0xB1
43856992670SShlomo Pongratz     };
43956992670SShlomo Pongratz     return gicd_ids[regoffset / 4];
44056992670SShlomo Pongratz }
44156992670SShlomo Pongratz 
44207e2034dSPavel Fedin /**
443ce187c3cSPeter Maydell  * gicv3_irq_group:
444ce187c3cSPeter Maydell  *
445ce187c3cSPeter Maydell  * Return the group which this interrupt is configured as (GICV3_G0,
446ce187c3cSPeter Maydell  * GICV3_G1 or GICV3_G1NS).
447ce187c3cSPeter Maydell  */
448ce187c3cSPeter Maydell static inline int gicv3_irq_group(GICv3State *s, GICv3CPUState *cs, int irq)
449ce187c3cSPeter Maydell {
450ce187c3cSPeter Maydell     bool grpbit, grpmodbit;
451ce187c3cSPeter Maydell 
452ce187c3cSPeter Maydell     if (irq < GIC_INTERNAL) {
453ce187c3cSPeter Maydell         grpbit = extract32(cs->gicr_igroupr0, irq, 1);
454ce187c3cSPeter Maydell         grpmodbit = extract32(cs->gicr_igrpmodr0, irq, 1);
455ce187c3cSPeter Maydell     } else {
456ce187c3cSPeter Maydell         grpbit = gicv3_gicd_group_test(s, irq);
457ce187c3cSPeter Maydell         grpmodbit = gicv3_gicd_grpmod_test(s, irq);
458ce187c3cSPeter Maydell     }
459ce187c3cSPeter Maydell     if (grpbit) {
460ce187c3cSPeter Maydell         return GICV3_G1NS;
461ce187c3cSPeter Maydell     }
462ce187c3cSPeter Maydell     if (s->gicd_ctlr & GICD_CTLR_DS) {
463ce187c3cSPeter Maydell         return GICV3_G0;
464ce187c3cSPeter Maydell     }
465ce187c3cSPeter Maydell     return grpmodbit ? GICV3_G1 : GICV3_G0;
466ce187c3cSPeter Maydell }
467ce187c3cSPeter Maydell 
468ce187c3cSPeter Maydell /**
46907e2034dSPavel Fedin  * gicv3_redist_affid:
47007e2034dSPavel Fedin  *
47107e2034dSPavel Fedin  * Return the 32-bit affinity ID of the CPU connected to this redistributor
47207e2034dSPavel Fedin  */
47307e2034dSPavel Fedin static inline uint32_t gicv3_redist_affid(GICv3CPUState *cs)
47407e2034dSPavel Fedin {
47507e2034dSPavel Fedin     return cs->gicr_typer >> 32;
47607e2034dSPavel Fedin }
47707e2034dSPavel Fedin 
478ce187c3cSPeter Maydell /**
479ce187c3cSPeter Maydell  * gicv3_cache_target_cpustate:
480ce187c3cSPeter Maydell  *
481ce187c3cSPeter Maydell  * Update the cached CPU state corresponding to the target for this interrupt
482ce187c3cSPeter Maydell  * (which is kept in s->gicd_irouter_target[]).
483ce187c3cSPeter Maydell  */
484ce187c3cSPeter Maydell static inline void gicv3_cache_target_cpustate(GICv3State *s, int irq)
485ce187c3cSPeter Maydell {
486ce187c3cSPeter Maydell     GICv3CPUState *cs = NULL;
487ce187c3cSPeter Maydell     int i;
488ce187c3cSPeter Maydell     uint32_t tgtaff = extract64(s->gicd_irouter[irq], 0, 24) |
489ce187c3cSPeter Maydell         extract64(s->gicd_irouter[irq], 32, 8) << 24;
490ce187c3cSPeter Maydell 
491ce187c3cSPeter Maydell     for (i = 0; i < s->num_cpu; i++) {
492ce187c3cSPeter Maydell         if (s->cpu[i].gicr_typer >> 32 == tgtaff) {
493ce187c3cSPeter Maydell             cs = &s->cpu[i];
494ce187c3cSPeter Maydell             break;
495ce187c3cSPeter Maydell         }
496ce187c3cSPeter Maydell     }
497ce187c3cSPeter Maydell 
498ce187c3cSPeter Maydell     s->gicd_irouter_target[irq] = cs;
499ce187c3cSPeter Maydell }
500ce187c3cSPeter Maydell 
501ce187c3cSPeter Maydell /**
502ce187c3cSPeter Maydell  * gicv3_cache_all_target_cpustates:
503ce187c3cSPeter Maydell  *
504ce187c3cSPeter Maydell  * Populate the entire cache of CPU state pointers for interrupt targets
505ce187c3cSPeter Maydell  * (eg after inbound migration or CPU reset)
506ce187c3cSPeter Maydell  */
507ce187c3cSPeter Maydell static inline void gicv3_cache_all_target_cpustates(GICv3State *s)
508ce187c3cSPeter Maydell {
509ce187c3cSPeter Maydell     int irq;
510ce187c3cSPeter Maydell 
511ce187c3cSPeter Maydell     for (irq = GIC_INTERNAL; irq < GICV3_MAXIRQ; irq++) {
512ce187c3cSPeter Maydell         gicv3_cache_target_cpustate(s, irq);
513ce187c3cSPeter Maydell     }
514ce187c3cSPeter Maydell }
515ce187c3cSPeter Maydell 
516d3a3e529SVijaya Kumar K void gicv3_set_gicv3state(CPUState *cpu, GICv3CPUState *s);
517d3a3e529SVijaya Kumar K 
518175de524SMarkus Armbruster #endif /* QEMU_ARM_GICV3_INTERNAL_H */
519