107e2034dSPavel Fedin /*
207e2034dSPavel Fedin * ARM GICv3 support - internal interfaces
307e2034dSPavel Fedin *
407e2034dSPavel Fedin * Copyright (c) 2012 Linaro Limited
507e2034dSPavel Fedin * Copyright (c) 2015 Huawei.
607e2034dSPavel Fedin * Copyright (c) 2015 Samsung Electronics Co., Ltd.
707e2034dSPavel Fedin * Written by Peter Maydell
807e2034dSPavel Fedin * Reworked for GICv3 by Shlomo Pongratz and Pavel Fedin
907e2034dSPavel Fedin *
1007e2034dSPavel Fedin * This program is free software; you can redistribute it and/or modify
1107e2034dSPavel Fedin * it under the terms of the GNU General Public License as published by
1207e2034dSPavel Fedin * the Free Software Foundation, either version 2 of the License, or
1307e2034dSPavel Fedin * (at your option) any later version.
1407e2034dSPavel Fedin *
1507e2034dSPavel Fedin * This program is distributed in the hope that it will be useful,
1607e2034dSPavel Fedin * but WITHOUT ANY WARRANTY; without even the implied warranty of
1707e2034dSPavel Fedin * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
1807e2034dSPavel Fedin * GNU General Public License for more details.
1907e2034dSPavel Fedin *
2007e2034dSPavel Fedin * You should have received a copy of the GNU General Public License along
2107e2034dSPavel Fedin * with this program; if not, see <http://www.gnu.org/licenses/>.
2207e2034dSPavel Fedin */
2307e2034dSPavel Fedin
2407e2034dSPavel Fedin #ifndef QEMU_ARM_GICV3_INTERNAL_H
2507e2034dSPavel Fedin #define QEMU_ARM_GICV3_INTERNAL_H
2607e2034dSPavel Fedin
2718f6290aSShashi Mallela #include "hw/registerfields.h"
2807e2034dSPavel Fedin #include "hw/intc/arm_gicv3_common.h"
2907e2034dSPavel Fedin
3007e2034dSPavel Fedin /* Distributor registers, as offsets from the distributor base address */
3107e2034dSPavel Fedin #define GICD_CTLR 0x0000
3207e2034dSPavel Fedin #define GICD_TYPER 0x0004
3307e2034dSPavel Fedin #define GICD_IIDR 0x0008
3407e2034dSPavel Fedin #define GICD_STATUSR 0x0010
3507e2034dSPavel Fedin #define GICD_SETSPI_NSR 0x0040
3607e2034dSPavel Fedin #define GICD_CLRSPI_NSR 0x0048
3707e2034dSPavel Fedin #define GICD_SETSPI_SR 0x0050
3807e2034dSPavel Fedin #define GICD_CLRSPI_SR 0x0058
3907e2034dSPavel Fedin #define GICD_SEIR 0x0068
4007e2034dSPavel Fedin #define GICD_IGROUPR 0x0080
4107e2034dSPavel Fedin #define GICD_ISENABLER 0x0100
4207e2034dSPavel Fedin #define GICD_ICENABLER 0x0180
4307e2034dSPavel Fedin #define GICD_ISPENDR 0x0200
4407e2034dSPavel Fedin #define GICD_ICPENDR 0x0280
4507e2034dSPavel Fedin #define GICD_ISACTIVER 0x0300
4607e2034dSPavel Fedin #define GICD_ICACTIVER 0x0380
4707e2034dSPavel Fedin #define GICD_IPRIORITYR 0x0400
4807e2034dSPavel Fedin #define GICD_ITARGETSR 0x0800
4907e2034dSPavel Fedin #define GICD_ICFGR 0x0C00
5007e2034dSPavel Fedin #define GICD_IGRPMODR 0x0D00
5107e2034dSPavel Fedin #define GICD_NSACR 0x0E00
5207e2034dSPavel Fedin #define GICD_SGIR 0x0F00
5307e2034dSPavel Fedin #define GICD_CPENDSGIR 0x0F10
5407e2034dSPavel Fedin #define GICD_SPENDSGIR 0x0F20
5544ed1e4bSJinjie Ruan #define GICD_INMIR 0x0F80
5644ed1e4bSJinjie Ruan #define GICD_INMIRnE 0x3B00
5707e2034dSPavel Fedin #define GICD_IROUTER 0x6000
5807e2034dSPavel Fedin #define GICD_IDREGS 0xFFD0
5907e2034dSPavel Fedin
6007e2034dSPavel Fedin /* GICD_CTLR fields */
6107e2034dSPavel Fedin #define GICD_CTLR_EN_GRP0 (1U << 0)
6207e2034dSPavel Fedin #define GICD_CTLR_EN_GRP1NS (1U << 1) /* GICv3 5.3.20 */
6307e2034dSPavel Fedin #define GICD_CTLR_EN_GRP1S (1U << 2)
6407e2034dSPavel Fedin #define GICD_CTLR_EN_GRP1_ALL (GICD_CTLR_EN_GRP1NS | GICD_CTLR_EN_GRP1S)
6507e2034dSPavel Fedin /* Bit 4 is ARE if the system doesn't support TrustZone, ARE_S otherwise */
6607e2034dSPavel Fedin #define GICD_CTLR_ARE (1U << 4)
6707e2034dSPavel Fedin #define GICD_CTLR_ARE_S (1U << 4)
6807e2034dSPavel Fedin #define GICD_CTLR_ARE_NS (1U << 5)
6907e2034dSPavel Fedin #define GICD_CTLR_DS (1U << 6)
7007e2034dSPavel Fedin #define GICD_CTLR_E1NWF (1U << 7)
7107e2034dSPavel Fedin #define GICD_CTLR_RWP (1U << 31)
7207e2034dSPavel Fedin
73c9e86cbdSJinjie Ruan #define GICD_TYPER_NMI_SHIFT 9
74ac30dec3SShashi Mallela #define GICD_TYPER_LPIS_SHIFT 17
75ac30dec3SShashi Mallela
7618f6290aSShashi Mallela /* 16 bits EventId */
7718f6290aSShashi Mallela #define GICD_TYPER_IDBITS 0xf
7818f6290aSShashi Mallela
7907e2034dSPavel Fedin /*
8007e2034dSPavel Fedin * Redistributor frame offsets from RD_base
8107e2034dSPavel Fedin */
8207e2034dSPavel Fedin #define GICR_SGI_OFFSET 0x10000
83641be697SPeter Maydell #define GICR_VLPI_OFFSET 0x20000
8407e2034dSPavel Fedin
8507e2034dSPavel Fedin /*
8607e2034dSPavel Fedin * Redistributor registers, offsets from RD_base
8707e2034dSPavel Fedin */
8807e2034dSPavel Fedin #define GICR_CTLR 0x0000
8907e2034dSPavel Fedin #define GICR_IIDR 0x0004
9007e2034dSPavel Fedin #define GICR_TYPER 0x0008
9107e2034dSPavel Fedin #define GICR_STATUSR 0x0010
9207e2034dSPavel Fedin #define GICR_WAKER 0x0014
9307e2034dSPavel Fedin #define GICR_SETLPIR 0x0040
9407e2034dSPavel Fedin #define GICR_CLRLPIR 0x0048
9507e2034dSPavel Fedin #define GICR_PROPBASER 0x0070
9607e2034dSPavel Fedin #define GICR_PENDBASER 0x0078
9707e2034dSPavel Fedin #define GICR_INVLPIR 0x00A0
9807e2034dSPavel Fedin #define GICR_INVALLR 0x00B0
9907e2034dSPavel Fedin #define GICR_SYNCR 0x00C0
10007e2034dSPavel Fedin #define GICR_IDREGS 0xFFD0
10107e2034dSPavel Fedin
10207e2034dSPavel Fedin /* SGI and PPI Redistributor registers, offsets from RD_base */
10307e2034dSPavel Fedin #define GICR_IGROUPR0 (GICR_SGI_OFFSET + 0x0080)
10407e2034dSPavel Fedin #define GICR_ISENABLER0 (GICR_SGI_OFFSET + 0x0100)
10507e2034dSPavel Fedin #define GICR_ICENABLER0 (GICR_SGI_OFFSET + 0x0180)
10607e2034dSPavel Fedin #define GICR_ISPENDR0 (GICR_SGI_OFFSET + 0x0200)
10707e2034dSPavel Fedin #define GICR_ICPENDR0 (GICR_SGI_OFFSET + 0x0280)
10807e2034dSPavel Fedin #define GICR_ISACTIVER0 (GICR_SGI_OFFSET + 0x0300)
10907e2034dSPavel Fedin #define GICR_ICACTIVER0 (GICR_SGI_OFFSET + 0x0380)
11007e2034dSPavel Fedin #define GICR_IPRIORITYR (GICR_SGI_OFFSET + 0x0400)
11107e2034dSPavel Fedin #define GICR_ICFGR0 (GICR_SGI_OFFSET + 0x0C00)
11207e2034dSPavel Fedin #define GICR_ICFGR1 (GICR_SGI_OFFSET + 0x0C04)
11307e2034dSPavel Fedin #define GICR_IGRPMODR0 (GICR_SGI_OFFSET + 0x0D00)
11407e2034dSPavel Fedin #define GICR_NSACR (GICR_SGI_OFFSET + 0x0E00)
1157c79d98dSJinjie Ruan #define GICR_INMIR0 (GICR_SGI_OFFSET + 0x0F80)
11607e2034dSPavel Fedin
117641be697SPeter Maydell /* VLPI redistributor registers, offsets from VLPI_base */
118641be697SPeter Maydell #define GICR_VPROPBASER (GICR_VLPI_OFFSET + 0x70)
119641be697SPeter Maydell #define GICR_VPENDBASER (GICR_VLPI_OFFSET + 0x78)
120641be697SPeter Maydell
12107e2034dSPavel Fedin #define GICR_CTLR_ENABLE_LPIS (1U << 0)
1221611956bSPeter Maydell #define GICR_CTLR_CES (1U << 1)
12307e2034dSPavel Fedin #define GICR_CTLR_RWP (1U << 3)
12407e2034dSPavel Fedin #define GICR_CTLR_DPG0 (1U << 24)
12507e2034dSPavel Fedin #define GICR_CTLR_DPG1NS (1U << 25)
12607e2034dSPavel Fedin #define GICR_CTLR_DPG1S (1U << 26)
12707e2034dSPavel Fedin #define GICR_CTLR_UWP (1U << 31)
12807e2034dSPavel Fedin
12907e2034dSPavel Fedin #define GICR_TYPER_PLPIS (1U << 0)
13007e2034dSPavel Fedin #define GICR_TYPER_VLPIS (1U << 1)
13107e2034dSPavel Fedin #define GICR_TYPER_DIRECTLPI (1U << 3)
13207e2034dSPavel Fedin #define GICR_TYPER_LAST (1U << 4)
13307e2034dSPavel Fedin #define GICR_TYPER_DPGS (1U << 5)
13407e2034dSPavel Fedin #define GICR_TYPER_PROCNUM (0xFFFFU << 8)
13507e2034dSPavel Fedin #define GICR_TYPER_COMMONLPIAFF (0x3 << 24)
13607e2034dSPavel Fedin #define GICR_TYPER_AFFINITYVALUE (0xFFFFFFFFULL << 32)
13707e2034dSPavel Fedin
13807e2034dSPavel Fedin #define GICR_WAKER_ProcessorSleep (1U << 1)
13907e2034dSPavel Fedin #define GICR_WAKER_ChildrenAsleep (1U << 2)
14007e2034dSPavel Fedin
14118f6290aSShashi Mallela FIELD(GICR_PROPBASER, IDBITS, 0, 5)
14218f6290aSShashi Mallela FIELD(GICR_PROPBASER, INNERCACHE, 7, 3)
14318f6290aSShashi Mallela FIELD(GICR_PROPBASER, SHAREABILITY, 10, 2)
14418f6290aSShashi Mallela FIELD(GICR_PROPBASER, PHYADDR, 12, 40)
14518f6290aSShashi Mallela FIELD(GICR_PROPBASER, OUTERCACHE, 56, 3)
14607e2034dSPavel Fedin
14718f6290aSShashi Mallela FIELD(GICR_PENDBASER, INNERCACHE, 7, 3)
14818f6290aSShashi Mallela FIELD(GICR_PENDBASER, SHAREABILITY, 10, 2)
14918f6290aSShashi Mallela FIELD(GICR_PENDBASER, PHYADDR, 16, 36)
15018f6290aSShashi Mallela FIELD(GICR_PENDBASER, OUTERCACHE, 56, 3)
15118f6290aSShashi Mallela FIELD(GICR_PENDBASER, PTZ, 62, 1)
15207e2034dSPavel Fedin
15317fb5e36SShashi Mallela #define GICR_PROPBASER_IDBITS_THRESHOLD 0xd
15417fb5e36SShashi Mallela
155641be697SPeter Maydell /* These are the GICv4 VPROPBASER and VPENDBASER layouts; v4.1 is different */
156641be697SPeter Maydell FIELD(GICR_VPROPBASER, IDBITS, 0, 5)
157641be697SPeter Maydell FIELD(GICR_VPROPBASER, INNERCACHE, 7, 3)
158641be697SPeter Maydell FIELD(GICR_VPROPBASER, SHAREABILITY, 10, 2)
159641be697SPeter Maydell FIELD(GICR_VPROPBASER, PHYADDR, 12, 40)
160641be697SPeter Maydell FIELD(GICR_VPROPBASER, OUTERCACHE, 56, 3)
161641be697SPeter Maydell
162641be697SPeter Maydell FIELD(GICR_VPENDBASER, INNERCACHE, 7, 3)
163641be697SPeter Maydell FIELD(GICR_VPENDBASER, SHAREABILITY, 10, 2)
164641be697SPeter Maydell FIELD(GICR_VPENDBASER, PHYADDR, 16, 36)
165641be697SPeter Maydell FIELD(GICR_VPENDBASER, OUTERCACHE, 56, 3)
166641be697SPeter Maydell FIELD(GICR_VPENDBASER, DIRTY, 60, 1)
167641be697SPeter Maydell FIELD(GICR_VPENDBASER, PENDINGLAST, 61, 1)
168641be697SPeter Maydell FIELD(GICR_VPENDBASER, IDAI, 62, 1)
169641be697SPeter Maydell FIELD(GICR_VPENDBASER, VALID, 63, 1)
170641be697SPeter Maydell
17107e2034dSPavel Fedin #define ICC_CTLR_EL1_CBPR (1U << 0)
17207e2034dSPavel Fedin #define ICC_CTLR_EL1_EOIMODE (1U << 1)
17307e2034dSPavel Fedin #define ICC_CTLR_EL1_PMHE (1U << 6)
17407e2034dSPavel Fedin #define ICC_CTLR_EL1_PRIBITS_SHIFT 8
175367b9f52SVijaya Kumar K #define ICC_CTLR_EL1_PRIBITS_MASK (7U << ICC_CTLR_EL1_PRIBITS_SHIFT)
17607e2034dSPavel Fedin #define ICC_CTLR_EL1_IDBITS_SHIFT 11
17707e2034dSPavel Fedin #define ICC_CTLR_EL1_SEIS (1U << 14)
17807e2034dSPavel Fedin #define ICC_CTLR_EL1_A3V (1U << 15)
17907e2034dSPavel Fedin
18007e2034dSPavel Fedin #define ICC_PMR_PRIORITY_MASK 0xff
18107e2034dSPavel Fedin #define ICC_BPR_BINARYPOINT_MASK 0x07
18207e2034dSPavel Fedin #define ICC_IGRPEN_ENABLE 0x01
18307e2034dSPavel Fedin
18407e2034dSPavel Fedin #define ICC_CTLR_EL3_CBPR_EL1S (1U << 0)
18507e2034dSPavel Fedin #define ICC_CTLR_EL3_CBPR_EL1NS (1U << 1)
18607e2034dSPavel Fedin #define ICC_CTLR_EL3_EOIMODE_EL3 (1U << 2)
18707e2034dSPavel Fedin #define ICC_CTLR_EL3_EOIMODE_EL1S (1U << 3)
18807e2034dSPavel Fedin #define ICC_CTLR_EL3_EOIMODE_EL1NS (1U << 4)
18907e2034dSPavel Fedin #define ICC_CTLR_EL3_RM (1U << 5)
19007e2034dSPavel Fedin #define ICC_CTLR_EL3_PMHE (1U << 6)
19107e2034dSPavel Fedin #define ICC_CTLR_EL3_PRIBITS_SHIFT 8
19207e2034dSPavel Fedin #define ICC_CTLR_EL3_IDBITS_SHIFT 11
19307e2034dSPavel Fedin #define ICC_CTLR_EL3_SEIS (1U << 14)
19407e2034dSPavel Fedin #define ICC_CTLR_EL3_A3V (1U << 15)
19507e2034dSPavel Fedin #define ICC_CTLR_EL3_NDS (1U << 17)
19607e2034dSPavel Fedin
19728cca59cSPeter Maydell #define ICC_AP1R_EL1_NMI (1ULL << 63)
19828cca59cSPeter Maydell #define ICC_RPR_EL1_NSNMI (1ULL << 62)
19928cca59cSPeter Maydell #define ICC_RPR_EL1_NMI (1ULL << 63)
20028cca59cSPeter Maydell
201e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VENG0_SHIFT 0
202e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VENG0 (1U << ICH_VMCR_EL2_VENG0_SHIFT)
203e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VENG1_SHIFT 1
204e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VENG1 (1U << ICH_VMCR_EL2_VENG1_SHIFT)
205e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VACKCTL (1U << 2)
206e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VFIQEN (1U << 3)
207e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VCBPR_SHIFT 4
208e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VCBPR (1U << ICH_VMCR_EL2_VCBPR_SHIFT)
209e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VEOIM_SHIFT 9
210e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VEOIM (1U << ICH_VMCR_EL2_VEOIM_SHIFT)
211e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VBPR1_SHIFT 18
212e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VBPR1_LENGTH 3
213e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VBPR1_MASK (0x7U << ICH_VMCR_EL2_VBPR1_SHIFT)
214e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VBPR0_SHIFT 21
215e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VBPR0_LENGTH 3
216e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VBPR0_MASK (0x7U << ICH_VMCR_EL2_VBPR0_SHIFT)
217e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VPMR_SHIFT 24
218e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VPMR_LENGTH 8
219e69d2fa0SPeter Maydell #define ICH_VMCR_EL2_VPMR_MASK (0xffU << ICH_VMCR_EL2_VPMR_SHIFT)
220e69d2fa0SPeter Maydell
221e69d2fa0SPeter Maydell #define ICH_HCR_EL2_EN (1U << 0)
222e69d2fa0SPeter Maydell #define ICH_HCR_EL2_UIE (1U << 1)
223e69d2fa0SPeter Maydell #define ICH_HCR_EL2_LRENPIE (1U << 2)
224e69d2fa0SPeter Maydell #define ICH_HCR_EL2_NPIE (1U << 3)
225e69d2fa0SPeter Maydell #define ICH_HCR_EL2_VGRP0EIE (1U << 4)
226e69d2fa0SPeter Maydell #define ICH_HCR_EL2_VGRP0DIE (1U << 5)
227e69d2fa0SPeter Maydell #define ICH_HCR_EL2_VGRP1EIE (1U << 6)
228e69d2fa0SPeter Maydell #define ICH_HCR_EL2_VGRP1DIE (1U << 7)
229e69d2fa0SPeter Maydell #define ICH_HCR_EL2_TC (1U << 10)
230e69d2fa0SPeter Maydell #define ICH_HCR_EL2_TALL0 (1U << 11)
231e69d2fa0SPeter Maydell #define ICH_HCR_EL2_TALL1 (1U << 12)
232e69d2fa0SPeter Maydell #define ICH_HCR_EL2_TSEI (1U << 13)
233e69d2fa0SPeter Maydell #define ICH_HCR_EL2_TDIR (1U << 14)
234e69d2fa0SPeter Maydell #define ICH_HCR_EL2_EOICOUNT_SHIFT 27
235e69d2fa0SPeter Maydell #define ICH_HCR_EL2_EOICOUNT_LENGTH 5
236e69d2fa0SPeter Maydell #define ICH_HCR_EL2_EOICOUNT_MASK (0x1fU << ICH_HCR_EL2_EOICOUNT_SHIFT)
237e69d2fa0SPeter Maydell
238e69d2fa0SPeter Maydell #define ICH_LR_EL2_VINTID_SHIFT 0
239e69d2fa0SPeter Maydell #define ICH_LR_EL2_VINTID_LENGTH 32
240e69d2fa0SPeter Maydell #define ICH_LR_EL2_VINTID_MASK (0xffffffffULL << ICH_LR_EL2_VINTID_SHIFT)
241e69d2fa0SPeter Maydell #define ICH_LR_EL2_PINTID_SHIFT 32
242e69d2fa0SPeter Maydell #define ICH_LR_EL2_PINTID_LENGTH 10
243e69d2fa0SPeter Maydell #define ICH_LR_EL2_PINTID_MASK (0x3ffULL << ICH_LR_EL2_PINTID_SHIFT)
244e69d2fa0SPeter Maydell /* Note that EOI shares with the top bit of the pINTID field */
245e69d2fa0SPeter Maydell #define ICH_LR_EL2_EOI (1ULL << 41)
246e69d2fa0SPeter Maydell #define ICH_LR_EL2_PRIORITY_SHIFT 48
247e69d2fa0SPeter Maydell #define ICH_LR_EL2_PRIORITY_LENGTH 8
248e69d2fa0SPeter Maydell #define ICH_LR_EL2_PRIORITY_MASK (0xffULL << ICH_LR_EL2_PRIORITY_SHIFT)
249*d2c0c6aaSPeter Maydell #define ICH_LR_EL2_NMI (1ULL << 59)
250e69d2fa0SPeter Maydell #define ICH_LR_EL2_GROUP (1ULL << 60)
251e69d2fa0SPeter Maydell #define ICH_LR_EL2_HW (1ULL << 61)
252e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_SHIFT 62
253e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_LENGTH 2
254e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_MASK (3ULL << ICH_LR_EL2_STATE_SHIFT)
255e69d2fa0SPeter Maydell /* values for the state field: */
256e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_INVALID 0
257e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_PENDING 1
258e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_ACTIVE 2
259e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_ACTIVE_PENDING 3
260e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_PENDING_BIT (1ULL << ICH_LR_EL2_STATE_SHIFT)
261e69d2fa0SPeter Maydell #define ICH_LR_EL2_STATE_ACTIVE_BIT (2ULL << ICH_LR_EL2_STATE_SHIFT)
262e69d2fa0SPeter Maydell
263e69d2fa0SPeter Maydell #define ICH_MISR_EL2_EOI (1U << 0)
264e69d2fa0SPeter Maydell #define ICH_MISR_EL2_U (1U << 1)
265e69d2fa0SPeter Maydell #define ICH_MISR_EL2_LRENP (1U << 2)
266e69d2fa0SPeter Maydell #define ICH_MISR_EL2_NP (1U << 3)
267e69d2fa0SPeter Maydell #define ICH_MISR_EL2_VGRP0E (1U << 4)
268e69d2fa0SPeter Maydell #define ICH_MISR_EL2_VGRP0D (1U << 5)
269e69d2fa0SPeter Maydell #define ICH_MISR_EL2_VGRP1E (1U << 6)
270e69d2fa0SPeter Maydell #define ICH_MISR_EL2_VGRP1D (1U << 7)
271e69d2fa0SPeter Maydell
272e69d2fa0SPeter Maydell #define ICH_VTR_EL2_LISTREGS_SHIFT 0
273e69d2fa0SPeter Maydell #define ICH_VTR_EL2_TDS (1U << 19)
274e69d2fa0SPeter Maydell #define ICH_VTR_EL2_NV4 (1U << 20)
275e69d2fa0SPeter Maydell #define ICH_VTR_EL2_A3V (1U << 21)
276e69d2fa0SPeter Maydell #define ICH_VTR_EL2_SEIS (1U << 22)
277e69d2fa0SPeter Maydell #define ICH_VTR_EL2_IDBITS_SHIFT 23
278e69d2fa0SPeter Maydell #define ICH_VTR_EL2_PREBITS_SHIFT 26
279e69d2fa0SPeter Maydell #define ICH_VTR_EL2_PRIBITS_SHIFT 29
280e69d2fa0SPeter Maydell
281*d2c0c6aaSPeter Maydell #define ICV_AP1R_EL1_NMI (1ULL << 63)
282*d2c0c6aaSPeter Maydell #define ICV_RPR_EL1_NMI (1ULL << 63)
283*d2c0c6aaSPeter Maydell
28418f6290aSShashi Mallela /* ITS Registers */
28518f6290aSShashi Mallela
28618f6290aSShashi Mallela FIELD(GITS_BASER, SIZE, 0, 8)
28718f6290aSShashi Mallela FIELD(GITS_BASER, PAGESIZE, 8, 2)
28818f6290aSShashi Mallela FIELD(GITS_BASER, SHAREABILITY, 10, 2)
28918f6290aSShashi Mallela FIELD(GITS_BASER, PHYADDR, 12, 36)
29018f6290aSShashi Mallela FIELD(GITS_BASER, PHYADDRL_64K, 16, 32)
29118f6290aSShashi Mallela FIELD(GITS_BASER, PHYADDRH_64K, 12, 4)
29218f6290aSShashi Mallela FIELD(GITS_BASER, ENTRYSIZE, 48, 5)
29318f6290aSShashi Mallela FIELD(GITS_BASER, OUTERCACHE, 53, 3)
29418f6290aSShashi Mallela FIELD(GITS_BASER, TYPE, 56, 3)
29518f6290aSShashi Mallela FIELD(GITS_BASER, INNERCACHE, 59, 3)
29618f6290aSShashi Mallela FIELD(GITS_BASER, INDIRECT, 62, 1)
29718f6290aSShashi Mallela FIELD(GITS_BASER, VALID, 63, 1)
29818f6290aSShashi Mallela
2991b08e436SShashi Mallela FIELD(GITS_CBASER, SIZE, 0, 8)
3001b08e436SShashi Mallela FIELD(GITS_CBASER, SHAREABILITY, 10, 2)
3011b08e436SShashi Mallela FIELD(GITS_CBASER, PHYADDR, 12, 40)
3021b08e436SShashi Mallela FIELD(GITS_CBASER, OUTERCACHE, 53, 3)
3031b08e436SShashi Mallela FIELD(GITS_CBASER, INNERCACHE, 59, 3)
3041b08e436SShashi Mallela FIELD(GITS_CBASER, VALID, 63, 1)
3051b08e436SShashi Mallela
3061b08e436SShashi Mallela FIELD(GITS_CREADR, STALLED, 0, 1)
3071b08e436SShashi Mallela FIELD(GITS_CREADR, OFFSET, 5, 15)
3081b08e436SShashi Mallela
3091b08e436SShashi Mallela FIELD(GITS_CWRITER, RETRY, 0, 1)
3101b08e436SShashi Mallela FIELD(GITS_CWRITER, OFFSET, 5, 15)
3111b08e436SShashi Mallela
3121b08e436SShashi Mallela FIELD(GITS_CTLR, ENABLED, 0, 1)
31318f6290aSShashi Mallela FIELD(GITS_CTLR, QUIESCENT, 31, 1)
31418f6290aSShashi Mallela
31518f6290aSShashi Mallela FIELD(GITS_TYPER, PHYSICAL, 0, 1)
31650d84584SPeter Maydell FIELD(GITS_TYPER, VIRTUAL, 1, 1)
31718f6290aSShashi Mallela FIELD(GITS_TYPER, ITT_ENTRY_SIZE, 4, 4)
31818f6290aSShashi Mallela FIELD(GITS_TYPER, IDBITS, 8, 5)
31918f6290aSShashi Mallela FIELD(GITS_TYPER, DEVBITS, 13, 5)
32018f6290aSShashi Mallela FIELD(GITS_TYPER, SEIS, 18, 1)
32118f6290aSShashi Mallela FIELD(GITS_TYPER, PTA, 19, 1)
32218f6290aSShashi Mallela FIELD(GITS_TYPER, CIDBITS, 32, 4)
32318f6290aSShashi Mallela FIELD(GITS_TYPER, CIL, 36, 1)
324e2d5e189SPeter Maydell FIELD(GITS_TYPER, VMOVP, 37, 1)
32518f6290aSShashi Mallela
3261b08e436SShashi Mallela #define GITS_IDREGS 0xFFD0
3271b08e436SShashi Mallela
3281b08e436SShashi Mallela #define GITS_BASER_RO_MASK (R_GITS_BASER_ENTRYSIZE_MASK | \
3291b08e436SShashi Mallela R_GITS_BASER_TYPE_MASK)
3301b08e436SShashi Mallela
33118f6290aSShashi Mallela #define GITS_BASER_PAGESIZE_4K 0
33218f6290aSShashi Mallela #define GITS_BASER_PAGESIZE_16K 1
33318f6290aSShashi Mallela #define GITS_BASER_PAGESIZE_64K 2
33418f6290aSShashi Mallela
33518f6290aSShashi Mallela #define GITS_BASER_TYPE_DEVICE 1ULL
33650d84584SPeter Maydell #define GITS_BASER_TYPE_VPE 2ULL
33718f6290aSShashi Mallela #define GITS_BASER_TYPE_COLLECTION 4ULL
33818f6290aSShashi Mallela
3391b08e436SShashi Mallela #define GITS_PAGE_SIZE_4K 0x1000
3401b08e436SShashi Mallela #define GITS_PAGE_SIZE_16K 0x4000
3411b08e436SShashi Mallela #define GITS_PAGE_SIZE_64K 0x10000
3421b08e436SShashi Mallela
3431b08e436SShashi Mallela #define L1TABLE_ENTRY_SIZE 8
3441b08e436SShashi Mallela
34517fb5e36SShashi Mallela #define LPI_CTE_ENABLED TABLE_ENTRY_VALID_MASK
34617fb5e36SShashi Mallela #define LPI_PRIORITY_MASK 0xfc
34717fb5e36SShashi Mallela
348b6f96009SPeter Maydell #define GITS_CMDQ_ENTRY_WORDS 4
349b6f96009SPeter Maydell #define GITS_CMDQ_ENTRY_SIZE (GITS_CMDQ_ENTRY_WORDS * sizeof(uint64_t))
3507eca39e0SShashi Mallela
3517eca39e0SShashi Mallela #define CMD_MASK 0xff
3527eca39e0SShashi Mallela
3537eca39e0SShashi Mallela /* ITS Commands */
354961b4912SPeter Maydell #define GITS_CMD_MOVI 0x01
3557eca39e0SShashi Mallela #define GITS_CMD_INT 0x03
356714d8bdeSPeter Maydell #define GITS_CMD_CLEAR 0x04
357714d8bdeSPeter Maydell #define GITS_CMD_SYNC 0x05
3587eca39e0SShashi Mallela #define GITS_CMD_MAPD 0x08
359714d8bdeSPeter Maydell #define GITS_CMD_MAPC 0x09
3607eca39e0SShashi Mallela #define GITS_CMD_MAPTI 0x0A
361714d8bdeSPeter Maydell #define GITS_CMD_MAPI 0x0B
3627eca39e0SShashi Mallela #define GITS_CMD_INV 0x0C
3637eca39e0SShashi Mallela #define GITS_CMD_INVALL 0x0D
364f6d1d9b4SPeter Maydell #define GITS_CMD_MOVALL 0x0E
365714d8bdeSPeter Maydell #define GITS_CMD_DISCARD 0x0F
3663c64a42cSPeter Maydell #define GITS_CMD_VMOVI 0x21
3673851af45SPeter Maydell #define GITS_CMD_VMOVP 0x22
368f76ba95aSPeter Maydell #define GITS_CMD_VSYNC 0x25
3690cdf7a5dSPeter Maydell #define GITS_CMD_VMAPP 0x29
3709de53de6SPeter Maydell #define GITS_CMD_VMAPTI 0x2A
3719de53de6SPeter Maydell #define GITS_CMD_VMAPI 0x2B
372c6dd2f99SPeter Maydell #define GITS_CMD_VINVALL 0x2D
3737eca39e0SShashi Mallela
3747eca39e0SShashi Mallela /* MAPC command fields */
3757eca39e0SShashi Mallela #define ICID_LENGTH 16
3767eca39e0SShashi Mallela #define ICID_MASK ((1U << ICID_LENGTH) - 1)
3777eca39e0SShashi Mallela FIELD(MAPC, RDBASE, 16, 32)
3787eca39e0SShashi Mallela
3797eca39e0SShashi Mallela #define RDBASE_PROCNUM_LENGTH 16
3807eca39e0SShashi Mallela #define RDBASE_PROCNUM_MASK ((1ULL << RDBASE_PROCNUM_LENGTH) - 1)
3817eca39e0SShashi Mallela
3827eca39e0SShashi Mallela /* MAPD command fields */
3837eca39e0SShashi Mallela #define ITTADDR_LENGTH 44
3847eca39e0SShashi Mallela #define ITTADDR_SHIFT 8
3857eca39e0SShashi Mallela #define ITTADDR_MASK MAKE_64BIT_MASK(ITTADDR_SHIFT, ITTADDR_LENGTH)
3867eca39e0SShashi Mallela #define SIZE_MASK 0x1f
3877eca39e0SShashi Mallela
388c694cb4cSShashi Mallela /* MAPI command fields */
389c694cb4cSShashi Mallela #define EVENTID_MASK ((1ULL << 32) - 1)
390c694cb4cSShashi Mallela
391c694cb4cSShashi Mallela /* MAPTI command fields */
392c694cb4cSShashi Mallela #define pINTID_SHIFT 32
393c694cb4cSShashi Mallela #define pINTID_MASK MAKE_64BIT_MASK(32, 32)
394c694cb4cSShashi Mallela
3957eca39e0SShashi Mallela #define DEVID_SHIFT 32
3967eca39e0SShashi Mallela #define DEVID_MASK MAKE_64BIT_MASK(32, 32)
3977eca39e0SShashi Mallela
3987eca39e0SShashi Mallela #define VALID_SHIFT 63
3997eca39e0SShashi Mallela #define CMD_FIELD_VALID_MASK (1ULL << VALID_SHIFT)
4007eca39e0SShashi Mallela #define L2_TABLE_VALID_MASK CMD_FIELD_VALID_MASK
4017eca39e0SShashi Mallela #define TABLE_ENTRY_VALID_MASK (1ULL << 0)
4021b08e436SShashi Mallela
403f6d1d9b4SPeter Maydell /* MOVALL command fields */
404f6d1d9b4SPeter Maydell FIELD(MOVALL_2, RDBASE1, 16, 36)
405f6d1d9b4SPeter Maydell FIELD(MOVALL_3, RDBASE2, 16, 36)
406f6d1d9b4SPeter Maydell
407961b4912SPeter Maydell /* MOVI command fields */
408961b4912SPeter Maydell FIELD(MOVI_0, DEVICEID, 32, 32)
409961b4912SPeter Maydell FIELD(MOVI_1, EVENTID, 0, 32)
410961b4912SPeter Maydell FIELD(MOVI_2, ICID, 0, 16)
411961b4912SPeter Maydell
412a686e85dSPeter Maydell /* INV command fields */
413a686e85dSPeter Maydell FIELD(INV_0, DEVICEID, 32, 32)
414a686e85dSPeter Maydell FIELD(INV_1, EVENTID, 0, 32)
415a686e85dSPeter Maydell
4169de53de6SPeter Maydell /* VMAPI, VMAPTI command fields */
4179de53de6SPeter Maydell FIELD(VMAPTI_0, DEVICEID, 32, 32)
4189de53de6SPeter Maydell FIELD(VMAPTI_1, EVENTID, 0, 32)
4199de53de6SPeter Maydell FIELD(VMAPTI_1, VPEID, 32, 16)
4209de53de6SPeter Maydell FIELD(VMAPTI_2, VINTID, 0, 32) /* VMAPTI only */
4219de53de6SPeter Maydell FIELD(VMAPTI_2, DOORBELL, 32, 32)
4229de53de6SPeter Maydell
4230cdf7a5dSPeter Maydell /* VMAPP command fields */
4240cdf7a5dSPeter Maydell FIELD(VMAPP_0, ALLOC, 8, 1) /* GICv4.1 only */
4250cdf7a5dSPeter Maydell FIELD(VMAPP_0, PTZ, 9, 1) /* GICv4.1 only */
4260cdf7a5dSPeter Maydell FIELD(VMAPP_0, VCONFADDR, 16, 36) /* GICv4.1 only */
4270cdf7a5dSPeter Maydell FIELD(VMAPP_1, DEFAULT_DOORBELL, 0, 32) /* GICv4.1 only */
4280cdf7a5dSPeter Maydell FIELD(VMAPP_1, VPEID, 32, 16)
4290cdf7a5dSPeter Maydell FIELD(VMAPP_2, RDBASE, 16, 36)
4300cdf7a5dSPeter Maydell FIELD(VMAPP_2, V, 63, 1)
4310cdf7a5dSPeter Maydell FIELD(VMAPP_3, VPTSIZE, 0, 8) /* For GICv4.0, bits [7:6] are RES0 */
4320cdf7a5dSPeter Maydell FIELD(VMAPP_3, VPTADDR, 16, 36)
4330cdf7a5dSPeter Maydell
4343851af45SPeter Maydell /* VMOVP command fields */
4353851af45SPeter Maydell FIELD(VMOVP_0, SEQNUM, 32, 16) /* not used for GITS_TYPER.VMOVP == 1 */
4363851af45SPeter Maydell FIELD(VMOVP_1, ITSLIST, 0, 16) /* not used for GITS_TYPER.VMOVP == 1 */
4373851af45SPeter Maydell FIELD(VMOVP_1, VPEID, 32, 16)
4383851af45SPeter Maydell FIELD(VMOVP_2, RDBASE, 16, 36)
4393851af45SPeter Maydell FIELD(VMOVP_2, DB, 63, 1) /* GICv4.1 only */
4403851af45SPeter Maydell FIELD(VMOVP_3, DEFAULT_DOORBELL, 0, 32) /* GICv4.1 only */
4413851af45SPeter Maydell
4423c64a42cSPeter Maydell /* VMOVI command fields */
4433c64a42cSPeter Maydell FIELD(VMOVI_0, DEVICEID, 32, 32)
4443c64a42cSPeter Maydell FIELD(VMOVI_1, EVENTID, 0, 32)
4453c64a42cSPeter Maydell FIELD(VMOVI_1, VPEID, 32, 16)
4463c64a42cSPeter Maydell FIELD(VMOVI_2, D, 0, 1)
4473c64a42cSPeter Maydell FIELD(VMOVI_2, DOORBELL, 32, 32)
4483c64a42cSPeter Maydell
449c6dd2f99SPeter Maydell /* VINVALL command fields */
450c6dd2f99SPeter Maydell FIELD(VINVALL_1, VPEID, 32, 16)
451c6dd2f99SPeter Maydell
45218f6290aSShashi Mallela /*
45318f6290aSShashi Mallela * 12 bytes Interrupt translation Table Entry size
45418f6290aSShashi Mallela * as per Table 5.3 in GICv3 spec
45518f6290aSShashi Mallela * ITE Lower 8 Bytes
456a1ce993dSPeter Maydell * Bits: | 63 ... 48 | 47 ... 32 | 31 ... 26 | 25 ... 2 | 1 | 0 |
457a1ce993dSPeter Maydell * Values: | vPEID | ICID | unused | IntNum | IntType | Valid |
45818f6290aSShashi Mallela * ITE Higher 4 Bytes
459a1ce993dSPeter Maydell * Bits: | 31 ... 25 | 24 ... 0 |
460a1ce993dSPeter Maydell * Values: | unused | Doorbell |
461a1ce993dSPeter Maydell * (When Doorbell is unused, as it always is for INTYPE_PHYSICAL,
462a1ce993dSPeter Maydell * the value of that field in memory cannot be relied upon -- older
463a1ce993dSPeter Maydell * versions of QEMU did not correctly write to that memory.)
46418f6290aSShashi Mallela */
46518f6290aSShashi Mallela #define ITS_ITT_ENTRY_SIZE 0xC
466764d6ba1SPeter Maydell
467764d6ba1SPeter Maydell FIELD(ITE_L, VALID, 0, 1)
468764d6ba1SPeter Maydell FIELD(ITE_L, INTTYPE, 1, 1)
469764d6ba1SPeter Maydell FIELD(ITE_L, INTID, 2, 24)
470a1ce993dSPeter Maydell FIELD(ITE_L, ICID, 32, 16)
471a1ce993dSPeter Maydell FIELD(ITE_L, VPEID, 48, 16)
472a1ce993dSPeter Maydell FIELD(ITE_H, DOORBELL, 0, 24)
473764d6ba1SPeter Maydell
474764d6ba1SPeter Maydell /* Possible values for ITE_L INTTYPE */
475764d6ba1SPeter Maydell #define ITE_INTTYPE_VIRTUAL 0
476764d6ba1SPeter Maydell #define ITE_INTTYPE_PHYSICAL 1
47718f6290aSShashi Mallela
47818f6290aSShashi Mallela /* 16 bits EventId */
47918f6290aSShashi Mallela #define ITS_IDBITS GICD_TYPER_IDBITS
48018f6290aSShashi Mallela
48118f6290aSShashi Mallela /* 16 bits DeviceId */
48218f6290aSShashi Mallela #define ITS_DEVBITS 0xF
48318f6290aSShashi Mallela
48418f6290aSShashi Mallela /* 16 bits CollectionId */
48518f6290aSShashi Mallela #define ITS_CIDBITS 0xF
48618f6290aSShashi Mallela
48718f6290aSShashi Mallela /*
48818f6290aSShashi Mallela * 8 bytes Device Table Entry size
48918f6290aSShashi Mallela * Valid = 1 bit,ITTAddr = 44 bits,Size = 5 bits
49018f6290aSShashi Mallela */
49118f6290aSShashi Mallela #define GITS_DTE_SIZE (0x8ULL)
492e07f8445SPeter Maydell
493e07f8445SPeter Maydell FIELD(DTE, VALID, 0, 1)
494e07f8445SPeter Maydell FIELD(DTE, SIZE, 1, 5)
495e07f8445SPeter Maydell FIELD(DTE, ITTADDR, 6, 44)
49618f6290aSShashi Mallela
49718f6290aSShashi Mallela /*
49818f6290aSShashi Mallela * 8 bytes Collection Table Entry size
499257bb650SPeter Maydell * Valid = 1 bit, RDBase = 16 bits
50018f6290aSShashi Mallela */
50118f6290aSShashi Mallela #define GITS_CTE_SIZE (0x8ULL)
502437dc0eaSPeter Maydell FIELD(CTE, VALID, 0, 1)
503437dc0eaSPeter Maydell FIELD(CTE, RDBASE, 1, RDBASE_PROCNUM_LENGTH)
50418f6290aSShashi Mallela
50550d84584SPeter Maydell /*
50650d84584SPeter Maydell * 8 bytes VPE table entry size:
50750d84584SPeter Maydell * Valid = 1 bit, VPTsize = 5 bits, VPTaddr = 36 bits, RDbase = 16 bits
50850d84584SPeter Maydell *
50950d84584SPeter Maydell * Field sizes for Valid and size are mandated; field sizes for RDbase
51050d84584SPeter Maydell * and VPT_addr are IMPDEF.
51150d84584SPeter Maydell */
51250d84584SPeter Maydell #define GITS_VPE_SIZE 0x8ULL
51350d84584SPeter Maydell
51450d84584SPeter Maydell FIELD(VTE, VALID, 0, 1)
51550d84584SPeter Maydell FIELD(VTE, VPTSIZE, 1, 5)
51650d84584SPeter Maydell FIELD(VTE, VPTADDR, 6, 36)
51750d84584SPeter Maydell FIELD(VTE, RDBASE, 42, RDBASE_PROCNUM_LENGTH)
51850d84584SPeter Maydell
519227a8653SPeter Maydell /* Special interrupt IDs */
520227a8653SPeter Maydell #define INTID_SECURE 1020
521227a8653SPeter Maydell #define INTID_NONSECURE 1021
52228cca59cSPeter Maydell #define INTID_NMI 1022
523227a8653SPeter Maydell #define INTID_SPURIOUS 1023
524227a8653SPeter Maydell
525ce187c3cSPeter Maydell /* Functions internal to the emulated GICv3 */
526ce187c3cSPeter Maydell
527ce187c3cSPeter Maydell /**
528ae3b3ba1SPeter Maydell * gicv3_redist_size:
529ae3b3ba1SPeter Maydell * @s: GICv3State
530ae3b3ba1SPeter Maydell *
531ae3b3ba1SPeter Maydell * Return the size of the redistributor register frame in bytes
532ae3b3ba1SPeter Maydell * (which depends on what GIC version this is)
533ae3b3ba1SPeter Maydell */
gicv3_redist_size(GICv3State * s)534ae3b3ba1SPeter Maydell static inline int gicv3_redist_size(GICv3State *s)
535ae3b3ba1SPeter Maydell {
536ae3b3ba1SPeter Maydell /*
537ae3b3ba1SPeter Maydell * Redistributor size is controlled by the redistributor GICR_TYPER.VLPIS.
538ae3b3ba1SPeter Maydell * It's the same for every redistributor in the GIC, so arbitrarily
539ae3b3ba1SPeter Maydell * use the register field in the first one.
540ae3b3ba1SPeter Maydell */
541ae3b3ba1SPeter Maydell if (s->cpu[0].gicr_typer & GICR_TYPER_VLPIS) {
542ae3b3ba1SPeter Maydell return GICV4_REDIST_SIZE;
543ae3b3ba1SPeter Maydell } else {
544ae3b3ba1SPeter Maydell return GICV3_REDIST_SIZE;
545ae3b3ba1SPeter Maydell }
546ae3b3ba1SPeter Maydell }
547ae3b3ba1SPeter Maydell
548ae3b3ba1SPeter Maydell /**
549b74d7c0eSPeter Maydell * gicv3_intid_is_special:
550b74d7c0eSPeter Maydell * @intid: interrupt ID
551b74d7c0eSPeter Maydell *
552b74d7c0eSPeter Maydell * Return true if @intid is a special interrupt ID (1020 to
553b74d7c0eSPeter Maydell * 1023 inclusive). This corresponds to the GIC spec pseudocode
554b74d7c0eSPeter Maydell * IsSpecial() function.
555b74d7c0eSPeter Maydell */
gicv3_intid_is_special(int intid)556b74d7c0eSPeter Maydell static inline bool gicv3_intid_is_special(int intid)
557b74d7c0eSPeter Maydell {
558b74d7c0eSPeter Maydell return intid >= INTID_SECURE && intid <= INTID_SPURIOUS;
559b74d7c0eSPeter Maydell }
560b74d7c0eSPeter Maydell
561b74d7c0eSPeter Maydell /**
562ce187c3cSPeter Maydell * gicv3_redist_update:
563ce187c3cSPeter Maydell * @cs: GICv3CPUState for this redistributor
564ce187c3cSPeter Maydell *
565ce187c3cSPeter Maydell * Recalculate the highest priority pending interrupt after a
566ce187c3cSPeter Maydell * change to redistributor state, and inform the CPU accordingly.
567ce187c3cSPeter Maydell */
568ce187c3cSPeter Maydell void gicv3_redist_update(GICv3CPUState *cs);
569ce187c3cSPeter Maydell
570ce187c3cSPeter Maydell /**
571ce187c3cSPeter Maydell * gicv3_update:
572ce187c3cSPeter Maydell * @s: GICv3State
573ce187c3cSPeter Maydell * @start: first interrupt whose state changed
574ce187c3cSPeter Maydell * @len: length of the range of interrupts whose state changed
575ce187c3cSPeter Maydell *
576ce187c3cSPeter Maydell * Recalculate the highest priority pending interrupts after a
577ce187c3cSPeter Maydell * change to the distributor state affecting @len interrupts
578ce187c3cSPeter Maydell * starting at @start, and inform the CPUs accordingly.
579ce187c3cSPeter Maydell */
580ce187c3cSPeter Maydell void gicv3_update(GICv3State *s, int start, int len);
581ce187c3cSPeter Maydell
582ce187c3cSPeter Maydell /**
583ce187c3cSPeter Maydell * gicv3_full_update_noirqset:
584ce187c3cSPeter Maydell * @s: GICv3State
585ce187c3cSPeter Maydell *
586ce187c3cSPeter Maydell * Recalculate the cached information about highest priority
587ce187c3cSPeter Maydell * pending interrupts, but don't inform the CPUs. This should be
588ce187c3cSPeter Maydell * called after an incoming migration has loaded new state.
589ce187c3cSPeter Maydell */
590ce187c3cSPeter Maydell void gicv3_full_update_noirqset(GICv3State *s);
591ce187c3cSPeter Maydell
592ce187c3cSPeter Maydell /**
593ce187c3cSPeter Maydell * gicv3_full_update:
594ce187c3cSPeter Maydell * @s: GICv3State
595ce187c3cSPeter Maydell *
596ce187c3cSPeter Maydell * Recalculate the highest priority pending interrupts after
597ce187c3cSPeter Maydell * a change that could affect the status of all interrupts,
598ce187c3cSPeter Maydell * and inform the CPUs accordingly.
599ce187c3cSPeter Maydell */
600ce187c3cSPeter Maydell void gicv3_full_update(GICv3State *s);
601e52af513SShlomo Pongratz MemTxResult gicv3_dist_read(void *opaque, hwaddr offset, uint64_t *data,
602e52af513SShlomo Pongratz unsigned size, MemTxAttrs attrs);
603e52af513SShlomo Pongratz MemTxResult gicv3_dist_write(void *opaque, hwaddr addr, uint64_t data,
604e52af513SShlomo Pongratz unsigned size, MemTxAttrs attrs);
605cec93a93SShlomo Pongratz MemTxResult gicv3_redist_read(void *opaque, hwaddr offset, uint64_t *data,
606cec93a93SShlomo Pongratz unsigned size, MemTxAttrs attrs);
607cec93a93SShlomo Pongratz MemTxResult gicv3_redist_write(void *opaque, hwaddr offset, uint64_t data,
608cec93a93SShlomo Pongratz unsigned size, MemTxAttrs attrs);
609c84428b3SPeter Maydell void gicv3_dist_set_irq(GICv3State *s, int irq, int level);
610c84428b3SPeter Maydell void gicv3_redist_set_irq(GICv3CPUState *cs, int irq, int level);
61117fb5e36SShashi Mallela void gicv3_redist_process_lpi(GICv3CPUState *cs, int irq, int level);
612469cf23bSPeter Maydell /**
613469cf23bSPeter Maydell * gicv3_redist_process_vlpi:
614469cf23bSPeter Maydell * @cs: GICv3CPUState
615469cf23bSPeter Maydell * @irq: (virtual) interrupt number
616469cf23bSPeter Maydell * @vptaddr: (guest) address of VLPI table
617469cf23bSPeter Maydell * @doorbell: doorbell (physical) interrupt number (1023 for "no doorbell")
618469cf23bSPeter Maydell * @level: level to set @irq to
619469cf23bSPeter Maydell *
620469cf23bSPeter Maydell * Process a virtual LPI being directly injected by the ITS. This function
621469cf23bSPeter Maydell * will update the VLPI table specified by @vptaddr and @vptsize. If the
622469cf23bSPeter Maydell * vCPU corresponding to that VLPI table is currently running on
623469cf23bSPeter Maydell * the CPU associated with this redistributor, directly inject the VLPI
624469cf23bSPeter Maydell * @irq. If the vCPU is not running on this CPU, raise the doorbell
625469cf23bSPeter Maydell * interrupt instead.
626469cf23bSPeter Maydell */
627469cf23bSPeter Maydell void gicv3_redist_process_vlpi(GICv3CPUState *cs, int irq, uint64_t vptaddr,
628469cf23bSPeter Maydell int doorbell, int level);
629c3f21b06SPeter Maydell /**
630c3f21b06SPeter Maydell * gicv3_redist_vlpi_pending:
631c3f21b06SPeter Maydell * @cs: GICv3CPUState
632c3f21b06SPeter Maydell * @irq: (virtual) interrupt number
633c3f21b06SPeter Maydell * @level: level to set @irq to
634c3f21b06SPeter Maydell *
635c3f21b06SPeter Maydell * Set/clear the pending status of a virtual LPI in the vLPI table
636c3f21b06SPeter Maydell * that this redistributor is currently using. (The difference between
637c3f21b06SPeter Maydell * this and gicv3_redist_process_vlpi() is that this is called from
638c3f21b06SPeter Maydell * the cpuif and does not need to do the not-running-on-this-vcpu checks.)
639c3f21b06SPeter Maydell */
640c3f21b06SPeter Maydell void gicv3_redist_vlpi_pending(GICv3CPUState *cs, int irq, int level);
641c3f21b06SPeter Maydell
64217fb5e36SShashi Mallela void gicv3_redist_lpi_pending(GICv3CPUState *cs, int irq, int level);
643101f27f3SPeter Maydell /**
644101f27f3SPeter Maydell * gicv3_redist_update_lpi:
645101f27f3SPeter Maydell * @cs: GICv3CPUState
646101f27f3SPeter Maydell *
647101f27f3SPeter Maydell * Scan the LPI pending table and recalculate the highest priority
648101f27f3SPeter Maydell * pending LPI and also the overall highest priority pending interrupt.
649101f27f3SPeter Maydell */
65017fb5e36SShashi Mallela void gicv3_redist_update_lpi(GICv3CPUState *cs);
651101f27f3SPeter Maydell /**
652101f27f3SPeter Maydell * gicv3_redist_update_lpi_only:
653101f27f3SPeter Maydell * @cs: GICv3CPUState
654101f27f3SPeter Maydell *
655101f27f3SPeter Maydell * Scan the LPI pending table and recalculate cs->hpplpi only,
656101f27f3SPeter Maydell * without calling gicv3_redist_update() to recalculate the overall
657101f27f3SPeter Maydell * highest priority pending interrupt. This should be called after
658101f27f3SPeter Maydell * an incoming migration has loaded new state.
659101f27f3SPeter Maydell */
660101f27f3SPeter Maydell void gicv3_redist_update_lpi_only(GICv3CPUState *cs);
661f6d1d9b4SPeter Maydell /**
662a686e85dSPeter Maydell * gicv3_redist_inv_lpi:
663a686e85dSPeter Maydell * @cs: GICv3CPUState
664a686e85dSPeter Maydell * @irq: LPI to invalidate cached information for
665a686e85dSPeter Maydell *
666a686e85dSPeter Maydell * Forget or update any cached information associated with this LPI.
667a686e85dSPeter Maydell */
668a686e85dSPeter Maydell void gicv3_redist_inv_lpi(GICv3CPUState *cs, int irq);
669a686e85dSPeter Maydell /**
670d4014320SPeter Maydell * gicv3_redist_inv_vlpi:
671d4014320SPeter Maydell * @cs: GICv3CPUState
672d4014320SPeter Maydell * @irq: vLPI to invalidate cached information for
673d4014320SPeter Maydell * @vptaddr: (guest) address of vLPI table
674d4014320SPeter Maydell *
675d4014320SPeter Maydell * Forget or update any cached information associated with this vLPI.
676d4014320SPeter Maydell */
677d4014320SPeter Maydell void gicv3_redist_inv_vlpi(GICv3CPUState *cs, int irq, uint64_t vptaddr);
678d4014320SPeter Maydell /**
679961b4912SPeter Maydell * gicv3_redist_mov_lpi:
680961b4912SPeter Maydell * @src: source redistributor
681961b4912SPeter Maydell * @dest: destination redistributor
682961b4912SPeter Maydell * @irq: LPI to update
683961b4912SPeter Maydell *
684961b4912SPeter Maydell * Move the pending state of the specified LPI from @src to @dest,
685961b4912SPeter Maydell * as required by the ITS MOVI command.
686961b4912SPeter Maydell */
687961b4912SPeter Maydell void gicv3_redist_mov_lpi(GICv3CPUState *src, GICv3CPUState *dest, int irq);
688961b4912SPeter Maydell /**
689f6d1d9b4SPeter Maydell * gicv3_redist_movall_lpis:
690f6d1d9b4SPeter Maydell * @src: source redistributor
691f6d1d9b4SPeter Maydell * @dest: destination redistributor
692f6d1d9b4SPeter Maydell *
693f6d1d9b4SPeter Maydell * Scan the LPI pending table for @src, and for each pending LPI there
694f6d1d9b4SPeter Maydell * mark it as not-pending for @src and pending for @dest, as required
695f6d1d9b4SPeter Maydell * by the ITS MOVALL command.
696f6d1d9b4SPeter Maydell */
697f6d1d9b4SPeter Maydell void gicv3_redist_movall_lpis(GICv3CPUState *src, GICv3CPUState *dest);
6983c64a42cSPeter Maydell /**
6993c64a42cSPeter Maydell * gicv3_redist_mov_vlpi:
7003c64a42cSPeter Maydell * @src: source redistributor
7013c64a42cSPeter Maydell * @src_vptaddr: (guest) address of source VLPI table
7023c64a42cSPeter Maydell * @dest: destination redistributor
7033c64a42cSPeter Maydell * @dest_vptaddr: (guest) address of destination VLPI table
7043c64a42cSPeter Maydell * @irq: VLPI to update
7053c64a42cSPeter Maydell * @doorbell: doorbell for destination (1023 for "no doorbell")
7063c64a42cSPeter Maydell *
7073c64a42cSPeter Maydell * Move the pending state of the specified VLPI from @src to @dest,
7083c64a42cSPeter Maydell * as required by the ITS VMOVI command.
7093c64a42cSPeter Maydell */
7103c64a42cSPeter Maydell void gicv3_redist_mov_vlpi(GICv3CPUState *src, uint64_t src_vptaddr,
7113c64a42cSPeter Maydell GICv3CPUState *dest, uint64_t dest_vptaddr,
7123c64a42cSPeter Maydell int irq, int doorbell);
713c6dd2f99SPeter Maydell /**
714c6dd2f99SPeter Maydell * gicv3_redist_vinvall:
715c6dd2f99SPeter Maydell * @cs: GICv3CPUState
716c6dd2f99SPeter Maydell * @vptaddr: address of VLPI pending table
717c6dd2f99SPeter Maydell *
718c6dd2f99SPeter Maydell * On redistributor @cs, invalidate all cached information associated
719c6dd2f99SPeter Maydell * with the vCPU defined by @vptaddr.
720c6dd2f99SPeter Maydell */
721c6dd2f99SPeter Maydell void gicv3_redist_vinvall(GICv3CPUState *cs, uint64_t vptaddr);
722f6d1d9b4SPeter Maydell
723b1a0eb77SPeter Maydell void gicv3_redist_send_sgi(GICv3CPUState *cs, int grp, int irq, bool ns);
724359fbe65SPeter Maydell void gicv3_init_cpuif(GICv3State *s);
725ce187c3cSPeter Maydell
726ce187c3cSPeter Maydell /**
727ce187c3cSPeter Maydell * gicv3_cpuif_update:
728ce187c3cSPeter Maydell * @cs: GICv3CPUState for the CPU to update
729ce187c3cSPeter Maydell *
730ce187c3cSPeter Maydell * Recalculate whether to assert the IRQ or FIQ lines after a change
731ce187c3cSPeter Maydell * to the current highest priority pending interrupt, the CPU's
732ce187c3cSPeter Maydell * current running priority or the CPU's current exception level or
733ce187c3cSPeter Maydell * security state.
734ce187c3cSPeter Maydell */
735f7b9358eSPeter Maydell void gicv3_cpuif_update(GICv3CPUState *cs);
736ce187c3cSPeter Maydell
73710337638SPeter Maydell /*
73810337638SPeter Maydell * gicv3_cpuif_virt_irq_fiq_update:
73910337638SPeter Maydell * @cs: GICv3CPUState for the CPU to update
74010337638SPeter Maydell *
74110337638SPeter Maydell * Recalculate whether to assert the virtual IRQ or FIQ lines after
74210337638SPeter Maydell * a change to the current highest priority pending virtual interrupt.
74310337638SPeter Maydell * Note that this does not recalculate and change the maintenance
74410337638SPeter Maydell * interrupt status (for that, see gicv3_cpuif_virt_update()).
74510337638SPeter Maydell */
74610337638SPeter Maydell void gicv3_cpuif_virt_irq_fiq_update(GICv3CPUState *cs);
74710337638SPeter Maydell
gicv3_iidr(void)74856992670SShlomo Pongratz static inline uint32_t gicv3_iidr(void)
74956992670SShlomo Pongratz {
75056992670SShlomo Pongratz /* Return the Implementer Identification Register value
75156992670SShlomo Pongratz * for the emulated GICv3, as reported in GICD_IIDR and GICR_IIDR.
75256992670SShlomo Pongratz *
75356992670SShlomo Pongratz * We claim to be an ARM r0p0 with a zero ProductID.
75456992670SShlomo Pongratz * This is the same as an r0p0 GIC-500.
75556992670SShlomo Pongratz */
75656992670SShlomo Pongratz return 0x43b;
75756992670SShlomo Pongratz }
75856992670SShlomo Pongratz
75950a3a309SPeter Maydell /* CoreSight PIDR0 values for ARM GICv3 implementations */
76050a3a309SPeter Maydell #define GICV3_PIDR0_DIST 0x92
76150a3a309SPeter Maydell #define GICV3_PIDR0_REDIST 0x93
76250a3a309SPeter Maydell #define GICV3_PIDR0_ITS 0x94
76350a3a309SPeter Maydell
gicv3_idreg(GICv3State * s,int regoffset,uint8_t pidr0)764e2d5e189SPeter Maydell static inline uint32_t gicv3_idreg(GICv3State *s, int regoffset, uint8_t pidr0)
76556992670SShlomo Pongratz {
76656992670SShlomo Pongratz /* Return the value of the CoreSight ID register at the specified
76756992670SShlomo Pongratz * offset from the first ID register (as found in the distributor
76856992670SShlomo Pongratz * and redistributor register banks).
769e2d5e189SPeter Maydell * These values indicate an ARM implementation of a GICv3 or v4.
77056992670SShlomo Pongratz */
77156992670SShlomo Pongratz static const uint8_t gicd_ids[] = {
772e2d5e189SPeter Maydell 0x44, 0x00, 0x00, 0x00, 0x92, 0xB4, 0x0B, 0x00, 0x0D, 0xF0, 0x05, 0xB1
77356992670SShlomo Pongratz };
774e2d5e189SPeter Maydell uint32_t id;
77550a3a309SPeter Maydell
77650a3a309SPeter Maydell regoffset /= 4;
77750a3a309SPeter Maydell
77850a3a309SPeter Maydell if (regoffset == 4) {
77950a3a309SPeter Maydell return pidr0;
78050a3a309SPeter Maydell }
781e2d5e189SPeter Maydell id = gicd_ids[regoffset];
782e2d5e189SPeter Maydell if (regoffset == 6) {
783e2d5e189SPeter Maydell /* PIDR2 bits [7:4] are the GIC architecture revision */
784e2d5e189SPeter Maydell id |= s->revision << 4;
785e2d5e189SPeter Maydell }
786e2d5e189SPeter Maydell return id;
78756992670SShlomo Pongratz }
78856992670SShlomo Pongratz
78907e2034dSPavel Fedin /**
790ce187c3cSPeter Maydell * gicv3_irq_group:
791ce187c3cSPeter Maydell *
792ce187c3cSPeter Maydell * Return the group which this interrupt is configured as (GICV3_G0,
793ce187c3cSPeter Maydell * GICV3_G1 or GICV3_G1NS).
794ce187c3cSPeter Maydell */
gicv3_irq_group(GICv3State * s,GICv3CPUState * cs,int irq)795ce187c3cSPeter Maydell static inline int gicv3_irq_group(GICv3State *s, GICv3CPUState *cs, int irq)
796ce187c3cSPeter Maydell {
797ce187c3cSPeter Maydell bool grpbit, grpmodbit;
798ce187c3cSPeter Maydell
799ce187c3cSPeter Maydell if (irq < GIC_INTERNAL) {
800ce187c3cSPeter Maydell grpbit = extract32(cs->gicr_igroupr0, irq, 1);
801ce187c3cSPeter Maydell grpmodbit = extract32(cs->gicr_igrpmodr0, irq, 1);
802ce187c3cSPeter Maydell } else {
803ce187c3cSPeter Maydell grpbit = gicv3_gicd_group_test(s, irq);
804ce187c3cSPeter Maydell grpmodbit = gicv3_gicd_grpmod_test(s, irq);
805ce187c3cSPeter Maydell }
806ce187c3cSPeter Maydell if (grpbit) {
807ce187c3cSPeter Maydell return GICV3_G1NS;
808ce187c3cSPeter Maydell }
809ce187c3cSPeter Maydell if (s->gicd_ctlr & GICD_CTLR_DS) {
810ce187c3cSPeter Maydell return GICV3_G0;
811ce187c3cSPeter Maydell }
812ce187c3cSPeter Maydell return grpmodbit ? GICV3_G1 : GICV3_G0;
813ce187c3cSPeter Maydell }
814ce187c3cSPeter Maydell
815ce187c3cSPeter Maydell /**
81607e2034dSPavel Fedin * gicv3_redist_affid:
81707e2034dSPavel Fedin *
81807e2034dSPavel Fedin * Return the 32-bit affinity ID of the CPU connected to this redistributor
81907e2034dSPavel Fedin */
gicv3_redist_affid(GICv3CPUState * cs)82007e2034dSPavel Fedin static inline uint32_t gicv3_redist_affid(GICv3CPUState *cs)
82107e2034dSPavel Fedin {
82207e2034dSPavel Fedin return cs->gicr_typer >> 32;
82307e2034dSPavel Fedin }
82407e2034dSPavel Fedin
825ce187c3cSPeter Maydell /**
826ce187c3cSPeter Maydell * gicv3_cache_target_cpustate:
827ce187c3cSPeter Maydell *
828ce187c3cSPeter Maydell * Update the cached CPU state corresponding to the target for this interrupt
829ce187c3cSPeter Maydell * (which is kept in s->gicd_irouter_target[]).
830ce187c3cSPeter Maydell */
gicv3_cache_target_cpustate(GICv3State * s,int irq)831ce187c3cSPeter Maydell static inline void gicv3_cache_target_cpustate(GICv3State *s, int irq)
832ce187c3cSPeter Maydell {
833ce187c3cSPeter Maydell GICv3CPUState *cs = NULL;
834ce187c3cSPeter Maydell int i;
835ce187c3cSPeter Maydell uint32_t tgtaff = extract64(s->gicd_irouter[irq], 0, 24) |
836ce187c3cSPeter Maydell extract64(s->gicd_irouter[irq], 32, 8) << 24;
837ce187c3cSPeter Maydell
838ce187c3cSPeter Maydell for (i = 0; i < s->num_cpu; i++) {
839ce187c3cSPeter Maydell if (s->cpu[i].gicr_typer >> 32 == tgtaff) {
840ce187c3cSPeter Maydell cs = &s->cpu[i];
841ce187c3cSPeter Maydell break;
842ce187c3cSPeter Maydell }
843ce187c3cSPeter Maydell }
844ce187c3cSPeter Maydell
845ce187c3cSPeter Maydell s->gicd_irouter_target[irq] = cs;
846ce187c3cSPeter Maydell }
847ce187c3cSPeter Maydell
848ce187c3cSPeter Maydell /**
849ce187c3cSPeter Maydell * gicv3_cache_all_target_cpustates:
850ce187c3cSPeter Maydell *
851ce187c3cSPeter Maydell * Populate the entire cache of CPU state pointers for interrupt targets
852ce187c3cSPeter Maydell * (eg after inbound migration or CPU reset)
853ce187c3cSPeter Maydell */
gicv3_cache_all_target_cpustates(GICv3State * s)854ce187c3cSPeter Maydell static inline void gicv3_cache_all_target_cpustates(GICv3State *s)
855ce187c3cSPeter Maydell {
856ce187c3cSPeter Maydell int irq;
857ce187c3cSPeter Maydell
858ce187c3cSPeter Maydell for (irq = GIC_INTERNAL; irq < GICV3_MAXIRQ; irq++) {
859ce187c3cSPeter Maydell gicv3_cache_target_cpustate(s, irq);
860ce187c3cSPeter Maydell }
861ce187c3cSPeter Maydell }
862ce187c3cSPeter Maydell
863d3a3e529SVijaya Kumar K void gicv3_set_gicv3state(CPUState *cpu, GICv3CPUState *s);
864d3a3e529SVijaya Kumar K
865175de524SMarkus Armbruster #endif /* QEMU_ARM_GICV3_INTERNAL_H */
866