18e03cf1eSEvgeny Voevodin /*
28e03cf1eSEvgeny Voevodin * Samsung exynos4210 Interrupt Combiner
38e03cf1eSEvgeny Voevodin *
48e03cf1eSEvgeny Voevodin * Copyright (c) 2000 - 2011 Samsung Electronics Co., Ltd.
58e03cf1eSEvgeny Voevodin * All rights reserved.
68e03cf1eSEvgeny Voevodin *
78e03cf1eSEvgeny Voevodin * Evgeny Voevodin <e.voevodin@samsung.com>
88e03cf1eSEvgeny Voevodin *
98e03cf1eSEvgeny Voevodin * This program is free software; you can redistribute it and/or modify it
108e03cf1eSEvgeny Voevodin * under the terms of the GNU General Public License as published by the
118e03cf1eSEvgeny Voevodin * Free Software Foundation; either version 2 of the License, or (at your
128e03cf1eSEvgeny Voevodin * option) any later version.
138e03cf1eSEvgeny Voevodin *
148e03cf1eSEvgeny Voevodin * This program is distributed in the hope that it will be useful,
158e03cf1eSEvgeny Voevodin * but WITHOUT ANY WARRANTY; without even the implied warranty of
168e03cf1eSEvgeny Voevodin * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
178e03cf1eSEvgeny Voevodin * See the GNU General Public License for more details.
188e03cf1eSEvgeny Voevodin *
198e03cf1eSEvgeny Voevodin * You should have received a copy of the GNU General Public License along
208e03cf1eSEvgeny Voevodin * with this program; if not, see <http://www.gnu.org/licenses/>.
218e03cf1eSEvgeny Voevodin */
228e03cf1eSEvgeny Voevodin
238e03cf1eSEvgeny Voevodin /*
248e03cf1eSEvgeny Voevodin * Exynos4210 Combiner represents an OR gate for SOC's IRQ lines. It combines
258e03cf1eSEvgeny Voevodin * IRQ sources into groups and provides signal output to GIC from each group. It
268e03cf1eSEvgeny Voevodin * is driven by common mask and enable/disable logic. Take a note that not all
278e03cf1eSEvgeny Voevodin * IRQs are passed to GIC through Combiner.
288e03cf1eSEvgeny Voevodin */
298e03cf1eSEvgeny Voevodin
308ef94f0bSPeter Maydell #include "qemu/osdep.h"
3183c9f4caSPaolo Bonzini #include "hw/sysbus.h"
32d6454270SMarkus Armbruster #include "migration/vmstate.h"
330b8fa32fSMarkus Armbruster #include "qemu/module.h"
34cebef07dSPeter Maydell #include "hw/intc/exynos4210_combiner.h"
350d09e41aSPaolo Bonzini #include "hw/arm/exynos4210.h"
36650d103dSMarkus Armbruster #include "hw/hw.h"
3764552b6bSMarkus Armbruster #include "hw/irq.h"
38a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
39db1015e9SEduardo Habkost #include "qom/object.h"
408e03cf1eSEvgeny Voevodin
418e03cf1eSEvgeny Voevodin //#define DEBUG_COMBINER
428e03cf1eSEvgeny Voevodin
438e03cf1eSEvgeny Voevodin #ifdef DEBUG_COMBINER
448e03cf1eSEvgeny Voevodin #define DPRINTF(fmt, ...) \
458e03cf1eSEvgeny Voevodin do { fprintf(stdout, "COMBINER: [%s:%d] " fmt, __func__ , __LINE__, \
468e03cf1eSEvgeny Voevodin ## __VA_ARGS__); } while (0)
478e03cf1eSEvgeny Voevodin #else
488e03cf1eSEvgeny Voevodin #define DPRINTF(fmt, ...) do {} while (0)
498e03cf1eSEvgeny Voevodin #endif
508e03cf1eSEvgeny Voevodin
518e03cf1eSEvgeny Voevodin #define IIC_REGION_SIZE 0x108 /* Size of memory mapped region */
528e03cf1eSEvgeny Voevodin
538e03cf1eSEvgeny Voevodin static const VMStateDescription vmstate_exynos4210_combiner_group_state = {
548e03cf1eSEvgeny Voevodin .name = "exynos4210.combiner.groupstate",
558e03cf1eSEvgeny Voevodin .version_id = 1,
568e03cf1eSEvgeny Voevodin .minimum_version_id = 1,
5745b1f81dSRichard Henderson .fields = (const VMStateField[]) {
588e03cf1eSEvgeny Voevodin VMSTATE_UINT8(src_mask, CombinerGroupState),
598e03cf1eSEvgeny Voevodin VMSTATE_UINT8(src_pending, CombinerGroupState),
608e03cf1eSEvgeny Voevodin VMSTATE_END_OF_LIST()
618e03cf1eSEvgeny Voevodin }
628e03cf1eSEvgeny Voevodin };
638e03cf1eSEvgeny Voevodin
648e03cf1eSEvgeny Voevodin static const VMStateDescription vmstate_exynos4210_combiner = {
658e03cf1eSEvgeny Voevodin .name = "exynos4210.combiner",
668e03cf1eSEvgeny Voevodin .version_id = 1,
678e03cf1eSEvgeny Voevodin .minimum_version_id = 1,
6845b1f81dSRichard Henderson .fields = (const VMStateField[]) {
698e03cf1eSEvgeny Voevodin VMSTATE_STRUCT_ARRAY(group, Exynos4210CombinerState, IIC_NGRP, 0,
708e03cf1eSEvgeny Voevodin vmstate_exynos4210_combiner_group_state, CombinerGroupState),
718e03cf1eSEvgeny Voevodin VMSTATE_UINT32_ARRAY(reg_set, Exynos4210CombinerState,
728e03cf1eSEvgeny Voevodin IIC_REGSET_SIZE),
738e03cf1eSEvgeny Voevodin VMSTATE_UINT32_ARRAY(icipsr, Exynos4210CombinerState, 2),
748e03cf1eSEvgeny Voevodin VMSTATE_UINT32(external, Exynos4210CombinerState),
758e03cf1eSEvgeny Voevodin VMSTATE_END_OF_LIST()
768e03cf1eSEvgeny Voevodin }
778e03cf1eSEvgeny Voevodin };
788e03cf1eSEvgeny Voevodin
798e03cf1eSEvgeny Voevodin static uint64_t
exynos4210_combiner_read(void * opaque,hwaddr offset,unsigned size)80a8170e5eSAvi Kivity exynos4210_combiner_read(void *opaque, hwaddr offset, unsigned size)
818e03cf1eSEvgeny Voevodin {
828e03cf1eSEvgeny Voevodin struct Exynos4210CombinerState *s =
838e03cf1eSEvgeny Voevodin (struct Exynos4210CombinerState *)opaque;
848e03cf1eSEvgeny Voevodin uint32_t req_quad_base_n; /* Base of registers quad. Multiply it by 4 and
858e03cf1eSEvgeny Voevodin get a start of corresponding group quad */
868e03cf1eSEvgeny Voevodin uint32_t grp_quad_base_n; /* Base of group quad */
878e03cf1eSEvgeny Voevodin uint32_t reg_n; /* Register number inside the quad */
888e03cf1eSEvgeny Voevodin uint32_t val;
898e03cf1eSEvgeny Voevodin
908e03cf1eSEvgeny Voevodin req_quad_base_n = offset >> 4;
918e03cf1eSEvgeny Voevodin grp_quad_base_n = req_quad_base_n << 2;
928e03cf1eSEvgeny Voevodin reg_n = (offset - (req_quad_base_n << 4)) >> 2;
938e03cf1eSEvgeny Voevodin
948e03cf1eSEvgeny Voevodin if (req_quad_base_n >= IIC_NGRP) {
958e03cf1eSEvgeny Voevodin /* Read of ICIPSR register */
968e03cf1eSEvgeny Voevodin return s->icipsr[reg_n];
978e03cf1eSEvgeny Voevodin }
988e03cf1eSEvgeny Voevodin
998e03cf1eSEvgeny Voevodin val = 0;
1008e03cf1eSEvgeny Voevodin
1018e03cf1eSEvgeny Voevodin switch (reg_n) {
1028e03cf1eSEvgeny Voevodin /* IISTR */
1038e03cf1eSEvgeny Voevodin case 2:
1048e03cf1eSEvgeny Voevodin val |= s->group[grp_quad_base_n].src_pending;
1058e03cf1eSEvgeny Voevodin val |= s->group[grp_quad_base_n + 1].src_pending << 8;
1068e03cf1eSEvgeny Voevodin val |= s->group[grp_quad_base_n + 2].src_pending << 16;
1078e03cf1eSEvgeny Voevodin val |= s->group[grp_quad_base_n + 3].src_pending << 24;
1088e03cf1eSEvgeny Voevodin break;
1098e03cf1eSEvgeny Voevodin /* IIMSR */
1108e03cf1eSEvgeny Voevodin case 3:
1118e03cf1eSEvgeny Voevodin val |= s->group[grp_quad_base_n].src_mask &
1128e03cf1eSEvgeny Voevodin s->group[grp_quad_base_n].src_pending;
1138e03cf1eSEvgeny Voevodin val |= (s->group[grp_quad_base_n + 1].src_mask &
1148e03cf1eSEvgeny Voevodin s->group[grp_quad_base_n + 1].src_pending) << 8;
1158e03cf1eSEvgeny Voevodin val |= (s->group[grp_quad_base_n + 2].src_mask &
1168e03cf1eSEvgeny Voevodin s->group[grp_quad_base_n + 2].src_pending) << 16;
1178e03cf1eSEvgeny Voevodin val |= (s->group[grp_quad_base_n + 3].src_mask &
1188e03cf1eSEvgeny Voevodin s->group[grp_quad_base_n + 3].src_pending) << 24;
1198e03cf1eSEvgeny Voevodin break;
1208e03cf1eSEvgeny Voevodin default:
1218e03cf1eSEvgeny Voevodin if (offset >> 2 >= IIC_REGSET_SIZE) {
1228e03cf1eSEvgeny Voevodin hw_error("exynos4210.combiner: overflow of reg_set by 0x"
123883f2c59SPhilippe Mathieu-Daudé HWADDR_FMT_plx "offset\n", offset);
1248e03cf1eSEvgeny Voevodin }
1258e03cf1eSEvgeny Voevodin val = s->reg_set[offset >> 2];
1268e03cf1eSEvgeny Voevodin }
1278e03cf1eSEvgeny Voevodin return val;
1288e03cf1eSEvgeny Voevodin }
1298e03cf1eSEvgeny Voevodin
exynos4210_combiner_update(void * opaque,uint8_t group_n)1308e03cf1eSEvgeny Voevodin static void exynos4210_combiner_update(void *opaque, uint8_t group_n)
1318e03cf1eSEvgeny Voevodin {
1328e03cf1eSEvgeny Voevodin struct Exynos4210CombinerState *s =
1338e03cf1eSEvgeny Voevodin (struct Exynos4210CombinerState *)opaque;
1348e03cf1eSEvgeny Voevodin
1358e03cf1eSEvgeny Voevodin /* Send interrupt if needed */
1368e03cf1eSEvgeny Voevodin if (s->group[group_n].src_mask & s->group[group_n].src_pending) {
1378e03cf1eSEvgeny Voevodin #ifdef DEBUG_COMBINER
1388e03cf1eSEvgeny Voevodin if (group_n != 26) {
1398e03cf1eSEvgeny Voevodin /* skip uart */
1408e03cf1eSEvgeny Voevodin DPRINTF("%s raise IRQ[%d]\n", s->external ? "EXT" : "INT", group_n);
1418e03cf1eSEvgeny Voevodin }
1428e03cf1eSEvgeny Voevodin #endif
1438e03cf1eSEvgeny Voevodin
1448e03cf1eSEvgeny Voevodin /* Set Combiner interrupt pending status after masking */
1458e03cf1eSEvgeny Voevodin if (group_n >= 32) {
1468e03cf1eSEvgeny Voevodin s->icipsr[1] |= 1 << (group_n - 32);
1478e03cf1eSEvgeny Voevodin } else {
1488e03cf1eSEvgeny Voevodin s->icipsr[0] |= 1 << group_n;
1498e03cf1eSEvgeny Voevodin }
1508e03cf1eSEvgeny Voevodin
1518e03cf1eSEvgeny Voevodin qemu_irq_raise(s->output_irq[group_n]);
1528e03cf1eSEvgeny Voevodin } else {
1538e03cf1eSEvgeny Voevodin #ifdef DEBUG_COMBINER
1548e03cf1eSEvgeny Voevodin if (group_n != 26) {
1558e03cf1eSEvgeny Voevodin /* skip uart */
1568e03cf1eSEvgeny Voevodin DPRINTF("%s lower IRQ[%d]\n", s->external ? "EXT" : "INT", group_n);
1578e03cf1eSEvgeny Voevodin }
1588e03cf1eSEvgeny Voevodin #endif
1598e03cf1eSEvgeny Voevodin
1608e03cf1eSEvgeny Voevodin /* Set Combiner interrupt pending status after masking */
1618e03cf1eSEvgeny Voevodin if (group_n >= 32) {
1628e03cf1eSEvgeny Voevodin s->icipsr[1] &= ~(1 << (group_n - 32));
1638e03cf1eSEvgeny Voevodin } else {
1648e03cf1eSEvgeny Voevodin s->icipsr[0] &= ~(1 << group_n);
1658e03cf1eSEvgeny Voevodin }
1668e03cf1eSEvgeny Voevodin
1678e03cf1eSEvgeny Voevodin qemu_irq_lower(s->output_irq[group_n]);
1688e03cf1eSEvgeny Voevodin }
1698e03cf1eSEvgeny Voevodin }
1708e03cf1eSEvgeny Voevodin
exynos4210_combiner_write(void * opaque,hwaddr offset,uint64_t val,unsigned size)171a8170e5eSAvi Kivity static void exynos4210_combiner_write(void *opaque, hwaddr offset,
1728e03cf1eSEvgeny Voevodin uint64_t val, unsigned size)
1738e03cf1eSEvgeny Voevodin {
1748e03cf1eSEvgeny Voevodin struct Exynos4210CombinerState *s =
1758e03cf1eSEvgeny Voevodin (struct Exynos4210CombinerState *)opaque;
1768e03cf1eSEvgeny Voevodin uint32_t req_quad_base_n; /* Base of registers quad. Multiply it by 4 and
1778e03cf1eSEvgeny Voevodin get a start of corresponding group quad */
1788e03cf1eSEvgeny Voevodin uint32_t grp_quad_base_n; /* Base of group quad */
1798e03cf1eSEvgeny Voevodin uint32_t reg_n; /* Register number inside the quad */
1808e03cf1eSEvgeny Voevodin
1818e03cf1eSEvgeny Voevodin req_quad_base_n = offset >> 4;
1828e03cf1eSEvgeny Voevodin grp_quad_base_n = req_quad_base_n << 2;
1838e03cf1eSEvgeny Voevodin reg_n = (offset - (req_quad_base_n << 4)) >> 2;
1848e03cf1eSEvgeny Voevodin
1858e03cf1eSEvgeny Voevodin if (req_quad_base_n >= IIC_NGRP) {
1868e03cf1eSEvgeny Voevodin hw_error("exynos4210.combiner: unallowed write access at offset 0x"
187883f2c59SPhilippe Mathieu-Daudé HWADDR_FMT_plx "\n", offset);
1888e03cf1eSEvgeny Voevodin return;
1898e03cf1eSEvgeny Voevodin }
1908e03cf1eSEvgeny Voevodin
1918e03cf1eSEvgeny Voevodin if (reg_n > 1) {
1928e03cf1eSEvgeny Voevodin hw_error("exynos4210.combiner: unallowed write access at offset 0x"
193883f2c59SPhilippe Mathieu-Daudé HWADDR_FMT_plx "\n", offset);
1948e03cf1eSEvgeny Voevodin return;
1958e03cf1eSEvgeny Voevodin }
1968e03cf1eSEvgeny Voevodin
1978e03cf1eSEvgeny Voevodin if (offset >> 2 >= IIC_REGSET_SIZE) {
1988e03cf1eSEvgeny Voevodin hw_error("exynos4210.combiner: overflow of reg_set by 0x"
199883f2c59SPhilippe Mathieu-Daudé HWADDR_FMT_plx "offset\n", offset);
2008e03cf1eSEvgeny Voevodin }
2018e03cf1eSEvgeny Voevodin s->reg_set[offset >> 2] = val;
2028e03cf1eSEvgeny Voevodin
2038e03cf1eSEvgeny Voevodin switch (reg_n) {
2048e03cf1eSEvgeny Voevodin /* IIESR */
2058e03cf1eSEvgeny Voevodin case 0:
2068e03cf1eSEvgeny Voevodin /* FIXME: what if irq is pending, allowed by mask, and we allow it
2078e03cf1eSEvgeny Voevodin * again. Interrupt will rise again! */
2088e03cf1eSEvgeny Voevodin
2098e03cf1eSEvgeny Voevodin DPRINTF("%s enable IRQ for groups %d, %d, %d, %d\n",
2108e03cf1eSEvgeny Voevodin s->external ? "EXT" : "INT",
2118e03cf1eSEvgeny Voevodin grp_quad_base_n,
2128e03cf1eSEvgeny Voevodin grp_quad_base_n + 1,
2138e03cf1eSEvgeny Voevodin grp_quad_base_n + 2,
2148e03cf1eSEvgeny Voevodin grp_quad_base_n + 3);
2158e03cf1eSEvgeny Voevodin
2168e03cf1eSEvgeny Voevodin /* Enable interrupt sources */
2178e03cf1eSEvgeny Voevodin s->group[grp_quad_base_n].src_mask |= val & 0xFF;
2188e03cf1eSEvgeny Voevodin s->group[grp_quad_base_n + 1].src_mask |= (val & 0xFF00) >> 8;
2198e03cf1eSEvgeny Voevodin s->group[grp_quad_base_n + 2].src_mask |= (val & 0xFF0000) >> 16;
2208e03cf1eSEvgeny Voevodin s->group[grp_quad_base_n + 3].src_mask |= (val & 0xFF000000) >> 24;
2218e03cf1eSEvgeny Voevodin
2228e03cf1eSEvgeny Voevodin exynos4210_combiner_update(s, grp_quad_base_n);
2238e03cf1eSEvgeny Voevodin exynos4210_combiner_update(s, grp_quad_base_n + 1);
2248e03cf1eSEvgeny Voevodin exynos4210_combiner_update(s, grp_quad_base_n + 2);
2258e03cf1eSEvgeny Voevodin exynos4210_combiner_update(s, grp_quad_base_n + 3);
2268e03cf1eSEvgeny Voevodin break;
2278e03cf1eSEvgeny Voevodin /* IIECR */
2288e03cf1eSEvgeny Voevodin case 1:
2298e03cf1eSEvgeny Voevodin DPRINTF("%s disable IRQ for groups %d, %d, %d, %d\n",
2308e03cf1eSEvgeny Voevodin s->external ? "EXT" : "INT",
2318e03cf1eSEvgeny Voevodin grp_quad_base_n,
2328e03cf1eSEvgeny Voevodin grp_quad_base_n + 1,
2338e03cf1eSEvgeny Voevodin grp_quad_base_n + 2,
2348e03cf1eSEvgeny Voevodin grp_quad_base_n + 3);
2358e03cf1eSEvgeny Voevodin
2368e03cf1eSEvgeny Voevodin /* Disable interrupt sources */
2378e03cf1eSEvgeny Voevodin s->group[grp_quad_base_n].src_mask &= ~(val & 0xFF);
2388e03cf1eSEvgeny Voevodin s->group[grp_quad_base_n + 1].src_mask &= ~((val & 0xFF00) >> 8);
2398e03cf1eSEvgeny Voevodin s->group[grp_quad_base_n + 2].src_mask &= ~((val & 0xFF0000) >> 16);
2408e03cf1eSEvgeny Voevodin s->group[grp_quad_base_n + 3].src_mask &= ~((val & 0xFF000000) >> 24);
2418e03cf1eSEvgeny Voevodin
2428e03cf1eSEvgeny Voevodin exynos4210_combiner_update(s, grp_quad_base_n);
2438e03cf1eSEvgeny Voevodin exynos4210_combiner_update(s, grp_quad_base_n + 1);
2448e03cf1eSEvgeny Voevodin exynos4210_combiner_update(s, grp_quad_base_n + 2);
2458e03cf1eSEvgeny Voevodin exynos4210_combiner_update(s, grp_quad_base_n + 3);
2468e03cf1eSEvgeny Voevodin break;
2478e03cf1eSEvgeny Voevodin default:
2488e03cf1eSEvgeny Voevodin hw_error("exynos4210.combiner: unallowed write access at offset 0x"
249883f2c59SPhilippe Mathieu-Daudé HWADDR_FMT_plx "\n", offset);
2508e03cf1eSEvgeny Voevodin break;
2518e03cf1eSEvgeny Voevodin }
2528e03cf1eSEvgeny Voevodin }
2538e03cf1eSEvgeny Voevodin
2548e03cf1eSEvgeny Voevodin /* Get combiner group and bit from irq number */
get_combiner_group_and_bit(int irq,uint8_t * bit)2558e03cf1eSEvgeny Voevodin static uint8_t get_combiner_group_and_bit(int irq, uint8_t *bit)
2568e03cf1eSEvgeny Voevodin {
2578e03cf1eSEvgeny Voevodin *bit = irq - ((irq >> 3) << 3);
2588e03cf1eSEvgeny Voevodin return irq >> 3;
2598e03cf1eSEvgeny Voevodin }
2608e03cf1eSEvgeny Voevodin
2618e03cf1eSEvgeny Voevodin /* Process a change in an external IRQ input. */
exynos4210_combiner_handler(void * opaque,int irq,int level)2628e03cf1eSEvgeny Voevodin static void exynos4210_combiner_handler(void *opaque, int irq, int level)
2638e03cf1eSEvgeny Voevodin {
2648e03cf1eSEvgeny Voevodin struct Exynos4210CombinerState *s =
2658e03cf1eSEvgeny Voevodin (struct Exynos4210CombinerState *)opaque;
2668e03cf1eSEvgeny Voevodin uint8_t bit_n, group_n;
2678e03cf1eSEvgeny Voevodin
2688e03cf1eSEvgeny Voevodin group_n = get_combiner_group_and_bit(irq, &bit_n);
2698e03cf1eSEvgeny Voevodin
2708e03cf1eSEvgeny Voevodin if (s->external && group_n >= EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ) {
2718e03cf1eSEvgeny Voevodin DPRINTF("%s unallowed IRQ group 0x%x\n", s->external ? "EXT" : "INT"
2728e03cf1eSEvgeny Voevodin , group_n);
2738e03cf1eSEvgeny Voevodin return;
2748e03cf1eSEvgeny Voevodin }
2758e03cf1eSEvgeny Voevodin
2768e03cf1eSEvgeny Voevodin if (level) {
2778e03cf1eSEvgeny Voevodin s->group[group_n].src_pending |= 1 << bit_n;
2788e03cf1eSEvgeny Voevodin } else {
2798e03cf1eSEvgeny Voevodin s->group[group_n].src_pending &= ~(1 << bit_n);
2808e03cf1eSEvgeny Voevodin }
2818e03cf1eSEvgeny Voevodin
2828e03cf1eSEvgeny Voevodin exynos4210_combiner_update(s, group_n);
2838e03cf1eSEvgeny Voevodin }
2848e03cf1eSEvgeny Voevodin
exynos4210_combiner_reset(DeviceState * d)2858e03cf1eSEvgeny Voevodin static void exynos4210_combiner_reset(DeviceState *d)
2868e03cf1eSEvgeny Voevodin {
2878e03cf1eSEvgeny Voevodin struct Exynos4210CombinerState *s = (struct Exynos4210CombinerState *)d;
2888e03cf1eSEvgeny Voevodin
2898e03cf1eSEvgeny Voevodin memset(&s->group, 0, sizeof(s->group));
2908e03cf1eSEvgeny Voevodin memset(&s->reg_set, 0, sizeof(s->reg_set));
2918e03cf1eSEvgeny Voevodin
2928e03cf1eSEvgeny Voevodin s->reg_set[0xC0 >> 2] = 0x01010101;
2938e03cf1eSEvgeny Voevodin s->reg_set[0xC4 >> 2] = 0x01010101;
2948e03cf1eSEvgeny Voevodin s->reg_set[0xD0 >> 2] = 0x01010101;
2958e03cf1eSEvgeny Voevodin s->reg_set[0xD4 >> 2] = 0x01010101;
2968e03cf1eSEvgeny Voevodin }
2978e03cf1eSEvgeny Voevodin
2988e03cf1eSEvgeny Voevodin static const MemoryRegionOps exynos4210_combiner_ops = {
2998e03cf1eSEvgeny Voevodin .read = exynos4210_combiner_read,
3008e03cf1eSEvgeny Voevodin .write = exynos4210_combiner_write,
3018e03cf1eSEvgeny Voevodin .endianness = DEVICE_NATIVE_ENDIAN,
3028e03cf1eSEvgeny Voevodin };
3038e03cf1eSEvgeny Voevodin
3048e03cf1eSEvgeny Voevodin /*
3058e03cf1eSEvgeny Voevodin * Internal Combiner initialization.
3068e03cf1eSEvgeny Voevodin */
exynos4210_combiner_init(Object * obj)307d3d5a6feSxiaoqiang.zhao static void exynos4210_combiner_init(Object *obj)
3088e03cf1eSEvgeny Voevodin {
309d3d5a6feSxiaoqiang.zhao DeviceState *dev = DEVICE(obj);
310d3d5a6feSxiaoqiang.zhao Exynos4210CombinerState *s = EXYNOS4210_COMBINER(obj);
311d3d5a6feSxiaoqiang.zhao SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
3128e03cf1eSEvgeny Voevodin unsigned int i;
3138e03cf1eSEvgeny Voevodin
3148e03cf1eSEvgeny Voevodin /* Allocate general purpose input signals and connect a handler to each of
3158e03cf1eSEvgeny Voevodin * them */
316c03c6b9cSAndreas Färber qdev_init_gpio_in(dev, exynos4210_combiner_handler, IIC_NIRQ);
3178e03cf1eSEvgeny Voevodin
3188e03cf1eSEvgeny Voevodin /* Connect SysBusDev irqs to device specific irqs */
319fce0a826SPeter Maydell for (i = 0; i < IIC_NGRP; i++) {
320c03c6b9cSAndreas Färber sysbus_init_irq(sbd, &s->output_irq[i]);
3218e03cf1eSEvgeny Voevodin }
3228e03cf1eSEvgeny Voevodin
323d3d5a6feSxiaoqiang.zhao memory_region_init_io(&s->iomem, obj, &exynos4210_combiner_ops, s,
3248e03cf1eSEvgeny Voevodin "exynos4210-combiner", IIC_REGION_SIZE);
325c03c6b9cSAndreas Färber sysbus_init_mmio(sbd, &s->iomem);
3268e03cf1eSEvgeny Voevodin }
3278e03cf1eSEvgeny Voevodin
328783e3b21SRichard Henderson static const Property exynos4210_combiner_properties[] = {
3298e03cf1eSEvgeny Voevodin DEFINE_PROP_UINT32("external", Exynos4210CombinerState, external, 0),
3308e03cf1eSEvgeny Voevodin };
3318e03cf1eSEvgeny Voevodin
exynos4210_combiner_class_init(ObjectClass * klass,const void * data)332*12d1a768SPhilippe Mathieu-Daudé static void exynos4210_combiner_class_init(ObjectClass *klass, const void *data)
3338e03cf1eSEvgeny Voevodin {
3348e03cf1eSEvgeny Voevodin DeviceClass *dc = DEVICE_CLASS(klass);
3358e03cf1eSEvgeny Voevodin
336e3d08143SPeter Maydell device_class_set_legacy_reset(dc, exynos4210_combiner_reset);
3374f67d30bSMarc-André Lureau device_class_set_props(dc, exynos4210_combiner_properties);
3388e03cf1eSEvgeny Voevodin dc->vmsd = &vmstate_exynos4210_combiner;
3398e03cf1eSEvgeny Voevodin }
3408e03cf1eSEvgeny Voevodin
3418c43a6f0SAndreas Färber static const TypeInfo exynos4210_combiner_info = {
342c03c6b9cSAndreas Färber .name = TYPE_EXYNOS4210_COMBINER,
3438e03cf1eSEvgeny Voevodin .parent = TYPE_SYS_BUS_DEVICE,
3448e03cf1eSEvgeny Voevodin .instance_size = sizeof(Exynos4210CombinerState),
345d3d5a6feSxiaoqiang.zhao .instance_init = exynos4210_combiner_init,
3468e03cf1eSEvgeny Voevodin .class_init = exynos4210_combiner_class_init,
3478e03cf1eSEvgeny Voevodin };
3488e03cf1eSEvgeny Voevodin
exynos4210_combiner_register_types(void)3498e03cf1eSEvgeny Voevodin static void exynos4210_combiner_register_types(void)
3508e03cf1eSEvgeny Voevodin {
3518e03cf1eSEvgeny Voevodin type_register_static(&exynos4210_combiner_info);
3528e03cf1eSEvgeny Voevodin }
3538e03cf1eSEvgeny Voevodin
3548e03cf1eSEvgeny Voevodin type_init(exynos4210_combiner_register_types)
355