1cc28296dSAndrew Baumann /* 2cc28296dSAndrew Baumann * Rasperry Pi 2 emulation ARM control logic module. 3cc28296dSAndrew Baumann * Copyright (c) 2015, Microsoft 4cc28296dSAndrew Baumann * Written by Andrew Baumann 5cc28296dSAndrew Baumann * 6cc28296dSAndrew Baumann * Based on bcm2835_ic.c (Raspberry Pi emulation) (c) 2012 Gregory Estrade 7cc28296dSAndrew Baumann * This code is licensed under the GNU GPLv2 and later. 8cc28296dSAndrew Baumann * 9cc28296dSAndrew Baumann * At present, only implements interrupt routing, and mailboxes (i.e., 10cc28296dSAndrew Baumann * not local timer, PMU interrupt, or AXI counters). 11cc28296dSAndrew Baumann * 12cc28296dSAndrew Baumann * Ref: 13cc28296dSAndrew Baumann * https://www.raspberrypi.org/documentation/hardware/raspberrypi/bcm2836/QA7_rev3.4.pdf 14cc28296dSAndrew Baumann */ 15cc28296dSAndrew Baumann 16*c964b660SPeter Maydell #include "qemu/osdep.h" 17cc28296dSAndrew Baumann #include "hw/intc/bcm2836_control.h" 18cc28296dSAndrew Baumann 19cc28296dSAndrew Baumann #define REG_GPU_ROUTE 0x0c 20cc28296dSAndrew Baumann #define REG_TIMERCONTROL 0x40 21cc28296dSAndrew Baumann #define REG_MBOXCONTROL 0x50 22cc28296dSAndrew Baumann #define REG_IRQSRC 0x60 23cc28296dSAndrew Baumann #define REG_FIQSRC 0x70 24cc28296dSAndrew Baumann #define REG_MBOX0_WR 0x80 25cc28296dSAndrew Baumann #define REG_MBOX0_RDCLR 0xc0 26cc28296dSAndrew Baumann #define REG_LIMIT 0x100 27cc28296dSAndrew Baumann 28cc28296dSAndrew Baumann #define IRQ_BIT(cntrl, num) (((cntrl) & (1 << (num))) != 0) 29cc28296dSAndrew Baumann #define FIQ_BIT(cntrl, num) (((cntrl) & (1 << ((num) + 4))) != 0) 30cc28296dSAndrew Baumann 31cc28296dSAndrew Baumann #define IRQ_CNTPSIRQ 0 32cc28296dSAndrew Baumann #define IRQ_CNTPNSIRQ 1 33cc28296dSAndrew Baumann #define IRQ_CNTHPIRQ 2 34cc28296dSAndrew Baumann #define IRQ_CNTVIRQ 3 35cc28296dSAndrew Baumann #define IRQ_MAILBOX0 4 36cc28296dSAndrew Baumann #define IRQ_MAILBOX1 5 37cc28296dSAndrew Baumann #define IRQ_MAILBOX2 6 38cc28296dSAndrew Baumann #define IRQ_MAILBOX3 7 39cc28296dSAndrew Baumann #define IRQ_GPU 8 40cc28296dSAndrew Baumann #define IRQ_PMU 9 41cc28296dSAndrew Baumann #define IRQ_AXI 10 42cc28296dSAndrew Baumann #define IRQ_TIMER 11 43cc28296dSAndrew Baumann #define IRQ_MAX IRQ_TIMER 44cc28296dSAndrew Baumann 45cc28296dSAndrew Baumann static void deliver_local(BCM2836ControlState *s, uint8_t core, uint8_t irq, 46cc28296dSAndrew Baumann uint32_t controlreg, uint8_t controlidx) 47cc28296dSAndrew Baumann { 48cc28296dSAndrew Baumann if (FIQ_BIT(controlreg, controlidx)) { 49cc28296dSAndrew Baumann /* deliver a FIQ */ 50cc28296dSAndrew Baumann s->fiqsrc[core] |= (uint32_t)1 << irq; 51cc28296dSAndrew Baumann } else if (IRQ_BIT(controlreg, controlidx)) { 52cc28296dSAndrew Baumann /* deliver an IRQ */ 53cc28296dSAndrew Baumann s->irqsrc[core] |= (uint32_t)1 << irq; 54cc28296dSAndrew Baumann } else { 55cc28296dSAndrew Baumann /* the interrupt is masked */ 56cc28296dSAndrew Baumann } 57cc28296dSAndrew Baumann } 58cc28296dSAndrew Baumann 59cc28296dSAndrew Baumann /* Update interrupts. */ 60cc28296dSAndrew Baumann static void bcm2836_control_update(BCM2836ControlState *s) 61cc28296dSAndrew Baumann { 62cc28296dSAndrew Baumann int i, j; 63cc28296dSAndrew Baumann 64cc28296dSAndrew Baumann /* reset pending IRQs/FIQs */ 65cc28296dSAndrew Baumann for (i = 0; i < BCM2836_NCORES; i++) { 66cc28296dSAndrew Baumann s->irqsrc[i] = s->fiqsrc[i] = 0; 67cc28296dSAndrew Baumann } 68cc28296dSAndrew Baumann 69cc28296dSAndrew Baumann /* apply routing logic, update status regs */ 70cc28296dSAndrew Baumann if (s->gpu_irq) { 71cc28296dSAndrew Baumann assert(s->route_gpu_irq < BCM2836_NCORES); 72cc28296dSAndrew Baumann s->irqsrc[s->route_gpu_irq] |= (uint32_t)1 << IRQ_GPU; 73cc28296dSAndrew Baumann } 74cc28296dSAndrew Baumann 75cc28296dSAndrew Baumann if (s->gpu_fiq) { 76cc28296dSAndrew Baumann assert(s->route_gpu_fiq < BCM2836_NCORES); 77cc28296dSAndrew Baumann s->fiqsrc[s->route_gpu_fiq] |= (uint32_t)1 << IRQ_GPU; 78cc28296dSAndrew Baumann } 79cc28296dSAndrew Baumann 80cc28296dSAndrew Baumann for (i = 0; i < BCM2836_NCORES; i++) { 81cc28296dSAndrew Baumann /* handle local timer interrupts for this core */ 82cc28296dSAndrew Baumann if (s->timerirqs[i]) { 83cc28296dSAndrew Baumann assert(s->timerirqs[i] < (1 << (IRQ_CNTVIRQ + 1))); /* sane mask? */ 84cc28296dSAndrew Baumann for (j = 0; j <= IRQ_CNTVIRQ; j++) { 85cc28296dSAndrew Baumann if ((s->timerirqs[i] & (1 << j)) != 0) { 86cc28296dSAndrew Baumann /* local interrupt j is set */ 87cc28296dSAndrew Baumann deliver_local(s, i, j, s->timercontrol[i], j); 88cc28296dSAndrew Baumann } 89cc28296dSAndrew Baumann } 90cc28296dSAndrew Baumann } 91cc28296dSAndrew Baumann 92cc28296dSAndrew Baumann /* handle mailboxes for this core */ 93cc28296dSAndrew Baumann for (j = 0; j < BCM2836_MBPERCORE; j++) { 94cc28296dSAndrew Baumann if (s->mailboxes[i * BCM2836_MBPERCORE + j] != 0) { 95cc28296dSAndrew Baumann /* mailbox j is set */ 96cc28296dSAndrew Baumann deliver_local(s, i, j + IRQ_MAILBOX0, s->mailboxcontrol[i], j); 97cc28296dSAndrew Baumann } 98cc28296dSAndrew Baumann } 99cc28296dSAndrew Baumann } 100cc28296dSAndrew Baumann 101cc28296dSAndrew Baumann /* call set_irq appropriately for each output */ 102cc28296dSAndrew Baumann for (i = 0; i < BCM2836_NCORES; i++) { 103cc28296dSAndrew Baumann qemu_set_irq(s->irq[i], s->irqsrc[i] != 0); 104cc28296dSAndrew Baumann qemu_set_irq(s->fiq[i], s->fiqsrc[i] != 0); 105cc28296dSAndrew Baumann } 106cc28296dSAndrew Baumann } 107cc28296dSAndrew Baumann 108cc28296dSAndrew Baumann static void bcm2836_control_set_local_irq(void *opaque, int core, int local_irq, 109cc28296dSAndrew Baumann int level) 110cc28296dSAndrew Baumann { 111cc28296dSAndrew Baumann BCM2836ControlState *s = opaque; 112cc28296dSAndrew Baumann 113cc28296dSAndrew Baumann assert(core >= 0 && core < BCM2836_NCORES); 114cc28296dSAndrew Baumann assert(local_irq >= 0 && local_irq <= IRQ_CNTVIRQ); 115cc28296dSAndrew Baumann 116cc28296dSAndrew Baumann s->timerirqs[core] = deposit32(s->timerirqs[core], local_irq, 1, !!level); 117cc28296dSAndrew Baumann 118cc28296dSAndrew Baumann bcm2836_control_update(s); 119cc28296dSAndrew Baumann } 120cc28296dSAndrew Baumann 121cc28296dSAndrew Baumann /* XXX: the following wrapper functions are a kludgy workaround, 122cc28296dSAndrew Baumann * needed because I can't seem to pass useful information in the "irq" 123cc28296dSAndrew Baumann * parameter when using named interrupts. Feel free to clean this up! 124cc28296dSAndrew Baumann */ 125cc28296dSAndrew Baumann 126cc28296dSAndrew Baumann static void bcm2836_control_set_local_irq0(void *opaque, int core, int level) 127cc28296dSAndrew Baumann { 128cc28296dSAndrew Baumann bcm2836_control_set_local_irq(opaque, core, 0, level); 129cc28296dSAndrew Baumann } 130cc28296dSAndrew Baumann 131cc28296dSAndrew Baumann static void bcm2836_control_set_local_irq1(void *opaque, int core, int level) 132cc28296dSAndrew Baumann { 133cc28296dSAndrew Baumann bcm2836_control_set_local_irq(opaque, core, 1, level); 134cc28296dSAndrew Baumann } 135cc28296dSAndrew Baumann 136cc28296dSAndrew Baumann static void bcm2836_control_set_local_irq2(void *opaque, int core, int level) 137cc28296dSAndrew Baumann { 138cc28296dSAndrew Baumann bcm2836_control_set_local_irq(opaque, core, 2, level); 139cc28296dSAndrew Baumann } 140cc28296dSAndrew Baumann 141cc28296dSAndrew Baumann static void bcm2836_control_set_local_irq3(void *opaque, int core, int level) 142cc28296dSAndrew Baumann { 143cc28296dSAndrew Baumann bcm2836_control_set_local_irq(opaque, core, 3, level); 144cc28296dSAndrew Baumann } 145cc28296dSAndrew Baumann 146cc28296dSAndrew Baumann static void bcm2836_control_set_gpu_irq(void *opaque, int irq, int level) 147cc28296dSAndrew Baumann { 148cc28296dSAndrew Baumann BCM2836ControlState *s = opaque; 149cc28296dSAndrew Baumann 150cc28296dSAndrew Baumann s->gpu_irq = level; 151cc28296dSAndrew Baumann 152cc28296dSAndrew Baumann bcm2836_control_update(s); 153cc28296dSAndrew Baumann } 154cc28296dSAndrew Baumann 155cc28296dSAndrew Baumann static void bcm2836_control_set_gpu_fiq(void *opaque, int irq, int level) 156cc28296dSAndrew Baumann { 157cc28296dSAndrew Baumann BCM2836ControlState *s = opaque; 158cc28296dSAndrew Baumann 159cc28296dSAndrew Baumann s->gpu_fiq = level; 160cc28296dSAndrew Baumann 161cc28296dSAndrew Baumann bcm2836_control_update(s); 162cc28296dSAndrew Baumann } 163cc28296dSAndrew Baumann 164cc28296dSAndrew Baumann static uint64_t bcm2836_control_read(void *opaque, hwaddr offset, unsigned size) 165cc28296dSAndrew Baumann { 166cc28296dSAndrew Baumann BCM2836ControlState *s = opaque; 167cc28296dSAndrew Baumann 168cc28296dSAndrew Baumann if (offset == REG_GPU_ROUTE) { 169cc28296dSAndrew Baumann assert(s->route_gpu_fiq < BCM2836_NCORES 170cc28296dSAndrew Baumann && s->route_gpu_irq < BCM2836_NCORES); 171cc28296dSAndrew Baumann return ((uint32_t)s->route_gpu_fiq << 2) | s->route_gpu_irq; 172cc28296dSAndrew Baumann } else if (offset >= REG_TIMERCONTROL && offset < REG_MBOXCONTROL) { 173cc28296dSAndrew Baumann return s->timercontrol[(offset - REG_TIMERCONTROL) >> 2]; 174cc28296dSAndrew Baumann } else if (offset >= REG_MBOXCONTROL && offset < REG_IRQSRC) { 175cc28296dSAndrew Baumann return s->mailboxcontrol[(offset - REG_MBOXCONTROL) >> 2]; 176cc28296dSAndrew Baumann } else if (offset >= REG_IRQSRC && offset < REG_FIQSRC) { 177cc28296dSAndrew Baumann return s->irqsrc[(offset - REG_IRQSRC) >> 2]; 178cc28296dSAndrew Baumann } else if (offset >= REG_FIQSRC && offset < REG_MBOX0_WR) { 179cc28296dSAndrew Baumann return s->fiqsrc[(offset - REG_FIQSRC) >> 2]; 180cc28296dSAndrew Baumann } else if (offset >= REG_MBOX0_RDCLR && offset < REG_LIMIT) { 181cc28296dSAndrew Baumann return s->mailboxes[(offset - REG_MBOX0_RDCLR) >> 2]; 182cc28296dSAndrew Baumann } else { 183cc28296dSAndrew Baumann qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n", 184cc28296dSAndrew Baumann __func__, offset); 185cc28296dSAndrew Baumann return 0; 186cc28296dSAndrew Baumann } 187cc28296dSAndrew Baumann } 188cc28296dSAndrew Baumann 189cc28296dSAndrew Baumann static void bcm2836_control_write(void *opaque, hwaddr offset, 190cc28296dSAndrew Baumann uint64_t val, unsigned size) 191cc28296dSAndrew Baumann { 192cc28296dSAndrew Baumann BCM2836ControlState *s = opaque; 193cc28296dSAndrew Baumann 194cc28296dSAndrew Baumann if (offset == REG_GPU_ROUTE) { 195cc28296dSAndrew Baumann s->route_gpu_irq = val & 0x3; 196cc28296dSAndrew Baumann s->route_gpu_fiq = (val >> 2) & 0x3; 197cc28296dSAndrew Baumann } else if (offset >= REG_TIMERCONTROL && offset < REG_MBOXCONTROL) { 198cc28296dSAndrew Baumann s->timercontrol[(offset - REG_TIMERCONTROL) >> 2] = val & 0xff; 199cc28296dSAndrew Baumann } else if (offset >= REG_MBOXCONTROL && offset < REG_IRQSRC) { 200cc28296dSAndrew Baumann s->mailboxcontrol[(offset - REG_MBOXCONTROL) >> 2] = val & 0xff; 201cc28296dSAndrew Baumann } else if (offset >= REG_MBOX0_WR && offset < REG_MBOX0_RDCLR) { 202cc28296dSAndrew Baumann s->mailboxes[(offset - REG_MBOX0_WR) >> 2] |= val; 203cc28296dSAndrew Baumann } else if (offset >= REG_MBOX0_RDCLR && offset < REG_LIMIT) { 204cc28296dSAndrew Baumann s->mailboxes[(offset - REG_MBOX0_RDCLR) >> 2] &= ~val; 205cc28296dSAndrew Baumann } else { 206cc28296dSAndrew Baumann qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n", 207cc28296dSAndrew Baumann __func__, offset); 208cc28296dSAndrew Baumann return; 209cc28296dSAndrew Baumann } 210cc28296dSAndrew Baumann 211cc28296dSAndrew Baumann bcm2836_control_update(s); 212cc28296dSAndrew Baumann } 213cc28296dSAndrew Baumann 214cc28296dSAndrew Baumann static const MemoryRegionOps bcm2836_control_ops = { 215cc28296dSAndrew Baumann .read = bcm2836_control_read, 216cc28296dSAndrew Baumann .write = bcm2836_control_write, 217cc28296dSAndrew Baumann .endianness = DEVICE_NATIVE_ENDIAN, 218cc28296dSAndrew Baumann .valid.min_access_size = 4, 219cc28296dSAndrew Baumann .valid.max_access_size = 4, 220cc28296dSAndrew Baumann }; 221cc28296dSAndrew Baumann 222cc28296dSAndrew Baumann static void bcm2836_control_reset(DeviceState *d) 223cc28296dSAndrew Baumann { 224cc28296dSAndrew Baumann BCM2836ControlState *s = BCM2836_CONTROL(d); 225cc28296dSAndrew Baumann int i; 226cc28296dSAndrew Baumann 227cc28296dSAndrew Baumann s->route_gpu_irq = s->route_gpu_fiq = 0; 228cc28296dSAndrew Baumann 229cc28296dSAndrew Baumann for (i = 0; i < BCM2836_NCORES; i++) { 230cc28296dSAndrew Baumann s->timercontrol[i] = 0; 231cc28296dSAndrew Baumann s->mailboxcontrol[i] = 0; 232cc28296dSAndrew Baumann } 233cc28296dSAndrew Baumann 234cc28296dSAndrew Baumann for (i = 0; i < BCM2836_NCORES * BCM2836_MBPERCORE; i++) { 235cc28296dSAndrew Baumann s->mailboxes[i] = 0; 236cc28296dSAndrew Baumann } 237cc28296dSAndrew Baumann } 238cc28296dSAndrew Baumann 239cc28296dSAndrew Baumann static void bcm2836_control_init(Object *obj) 240cc28296dSAndrew Baumann { 241cc28296dSAndrew Baumann BCM2836ControlState *s = BCM2836_CONTROL(obj); 242cc28296dSAndrew Baumann DeviceState *dev = DEVICE(obj); 243cc28296dSAndrew Baumann 244cc28296dSAndrew Baumann memory_region_init_io(&s->iomem, obj, &bcm2836_control_ops, s, 245cc28296dSAndrew Baumann TYPE_BCM2836_CONTROL, REG_LIMIT); 246cc28296dSAndrew Baumann sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->iomem); 247cc28296dSAndrew Baumann 248cc28296dSAndrew Baumann /* inputs from each CPU core */ 249cc28296dSAndrew Baumann qdev_init_gpio_in_named(dev, bcm2836_control_set_local_irq0, "cntpsirq", 250cc28296dSAndrew Baumann BCM2836_NCORES); 251cc28296dSAndrew Baumann qdev_init_gpio_in_named(dev, bcm2836_control_set_local_irq1, "cntpnsirq", 252cc28296dSAndrew Baumann BCM2836_NCORES); 253cc28296dSAndrew Baumann qdev_init_gpio_in_named(dev, bcm2836_control_set_local_irq2, "cnthpirq", 254cc28296dSAndrew Baumann BCM2836_NCORES); 255cc28296dSAndrew Baumann qdev_init_gpio_in_named(dev, bcm2836_control_set_local_irq3, "cntvirq", 256cc28296dSAndrew Baumann BCM2836_NCORES); 257cc28296dSAndrew Baumann 258cc28296dSAndrew Baumann /* IRQ and FIQ inputs from upstream bcm2835 controller */ 259cc28296dSAndrew Baumann qdev_init_gpio_in_named(dev, bcm2836_control_set_gpu_irq, "gpu-irq", 1); 260cc28296dSAndrew Baumann qdev_init_gpio_in_named(dev, bcm2836_control_set_gpu_fiq, "gpu-fiq", 1); 261cc28296dSAndrew Baumann 262cc28296dSAndrew Baumann /* outputs to CPU cores */ 263cc28296dSAndrew Baumann qdev_init_gpio_out_named(dev, s->irq, "irq", BCM2836_NCORES); 264cc28296dSAndrew Baumann qdev_init_gpio_out_named(dev, s->fiq, "fiq", BCM2836_NCORES); 265cc28296dSAndrew Baumann } 266cc28296dSAndrew Baumann 267cc28296dSAndrew Baumann static const VMStateDescription vmstate_bcm2836_control = { 268cc28296dSAndrew Baumann .name = TYPE_BCM2836_CONTROL, 269cc28296dSAndrew Baumann .version_id = 1, 270cc28296dSAndrew Baumann .minimum_version_id = 1, 271cc28296dSAndrew Baumann .fields = (VMStateField[]) { 272cc28296dSAndrew Baumann VMSTATE_UINT32_ARRAY(mailboxes, BCM2836ControlState, 273cc28296dSAndrew Baumann BCM2836_NCORES * BCM2836_MBPERCORE), 274cc28296dSAndrew Baumann VMSTATE_UINT8(route_gpu_irq, BCM2836ControlState), 275cc28296dSAndrew Baumann VMSTATE_UINT8(route_gpu_fiq, BCM2836ControlState), 276cc28296dSAndrew Baumann VMSTATE_UINT32_ARRAY(timercontrol, BCM2836ControlState, BCM2836_NCORES), 277cc28296dSAndrew Baumann VMSTATE_UINT32_ARRAY(mailboxcontrol, BCM2836ControlState, 278cc28296dSAndrew Baumann BCM2836_NCORES), 279cc28296dSAndrew Baumann VMSTATE_END_OF_LIST() 280cc28296dSAndrew Baumann } 281cc28296dSAndrew Baumann }; 282cc28296dSAndrew Baumann 283cc28296dSAndrew Baumann static void bcm2836_control_class_init(ObjectClass *klass, void *data) 284cc28296dSAndrew Baumann { 285cc28296dSAndrew Baumann DeviceClass *dc = DEVICE_CLASS(klass); 286cc28296dSAndrew Baumann 287cc28296dSAndrew Baumann dc->reset = bcm2836_control_reset; 288cc28296dSAndrew Baumann dc->vmsd = &vmstate_bcm2836_control; 289cc28296dSAndrew Baumann } 290cc28296dSAndrew Baumann 291cc28296dSAndrew Baumann static TypeInfo bcm2836_control_info = { 292cc28296dSAndrew Baumann .name = TYPE_BCM2836_CONTROL, 293cc28296dSAndrew Baumann .parent = TYPE_SYS_BUS_DEVICE, 294cc28296dSAndrew Baumann .instance_size = sizeof(BCM2836ControlState), 295cc28296dSAndrew Baumann .class_init = bcm2836_control_class_init, 296cc28296dSAndrew Baumann .instance_init = bcm2836_control_init, 297cc28296dSAndrew Baumann }; 298cc28296dSAndrew Baumann 299cc28296dSAndrew Baumann static void bcm2836_control_register_types(void) 300cc28296dSAndrew Baumann { 301cc28296dSAndrew Baumann type_register_static(&bcm2836_control_info); 302cc28296dSAndrew Baumann } 303cc28296dSAndrew Baumann 304cc28296dSAndrew Baumann type_init(bcm2836_control_register_types) 305