xref: /qemu/hw/intc/bcm2835_ic.c (revision 0b8fa32f551e863bb548a11394239239270dd3dc)
1e3ece3e3SAndrew Baumann /*
2e3ece3e3SAndrew Baumann  * Raspberry Pi emulation (c) 2012 Gregory Estrade
3e3ece3e3SAndrew Baumann  * Refactoring for Pi2 Copyright (c) 2015, Microsoft. Written by Andrew Baumann.
4e3ece3e3SAndrew Baumann  * This code is licensed under the GNU GPLv2 and later.
5e3ece3e3SAndrew Baumann  * Heavily based on pl190.c, copyright terms below:
6e3ece3e3SAndrew Baumann  *
7e3ece3e3SAndrew Baumann  * Arm PrimeCell PL190 Vector Interrupt Controller
8e3ece3e3SAndrew Baumann  *
9e3ece3e3SAndrew Baumann  * Copyright (c) 2006 CodeSourcery.
10e3ece3e3SAndrew Baumann  * Written by Paul Brook
11e3ece3e3SAndrew Baumann  *
12e3ece3e3SAndrew Baumann  * This code is licensed under the GPL.
13e3ece3e3SAndrew Baumann  */
14e3ece3e3SAndrew Baumann 
15c964b660SPeter Maydell #include "qemu/osdep.h"
16e3ece3e3SAndrew Baumann #include "hw/intc/bcm2835_ic.h"
1703dd024fSPaolo Bonzini #include "qemu/log.h"
18*0b8fa32fSMarkus Armbruster #include "qemu/module.h"
19e3ece3e3SAndrew Baumann 
20e3ece3e3SAndrew Baumann #define GPU_IRQS 64
21e3ece3e3SAndrew Baumann #define ARM_IRQS 8
22e3ece3e3SAndrew Baumann 
23e3ece3e3SAndrew Baumann #define IRQ_PENDING_BASIC       0x00 /* IRQ basic pending */
24e3ece3e3SAndrew Baumann #define IRQ_PENDING_1           0x04 /* IRQ pending 1 */
25e3ece3e3SAndrew Baumann #define IRQ_PENDING_2           0x08 /* IRQ pending 2 */
26e3ece3e3SAndrew Baumann #define FIQ_CONTROL             0x0C /* FIQ register */
27e3ece3e3SAndrew Baumann #define IRQ_ENABLE_1            0x10 /* Interrupt enable register 1 */
28e3ece3e3SAndrew Baumann #define IRQ_ENABLE_2            0x14 /* Interrupt enable register 2 */
29e3ece3e3SAndrew Baumann #define IRQ_ENABLE_BASIC        0x18 /* Base interrupt enable register */
30e3ece3e3SAndrew Baumann #define IRQ_DISABLE_1           0x1C /* Interrupt disable register 1 */
31e3ece3e3SAndrew Baumann #define IRQ_DISABLE_2           0x20 /* Interrupt disable register 2 */
32e3ece3e3SAndrew Baumann #define IRQ_DISABLE_BASIC       0x24 /* Base interrupt disable register */
33e3ece3e3SAndrew Baumann 
34e3ece3e3SAndrew Baumann /* Update interrupts.  */
35e3ece3e3SAndrew Baumann static void bcm2835_ic_update(BCM2835ICState *s)
36e3ece3e3SAndrew Baumann {
37e3ece3e3SAndrew Baumann     bool set = false;
38e3ece3e3SAndrew Baumann 
39e3ece3e3SAndrew Baumann     if (s->fiq_enable) {
40e3ece3e3SAndrew Baumann         if (s->fiq_select >= GPU_IRQS) {
41e3ece3e3SAndrew Baumann             /* ARM IRQ */
42e3ece3e3SAndrew Baumann             set = extract32(s->arm_irq_level, s->fiq_select - GPU_IRQS, 1);
43e3ece3e3SAndrew Baumann         } else {
44e3ece3e3SAndrew Baumann             set = extract64(s->gpu_irq_level, s->fiq_select, 1);
45e3ece3e3SAndrew Baumann         }
46e3ece3e3SAndrew Baumann     }
47e3ece3e3SAndrew Baumann     qemu_set_irq(s->fiq, set);
48e3ece3e3SAndrew Baumann 
49e3ece3e3SAndrew Baumann     set = (s->gpu_irq_level & s->gpu_irq_enable)
50e3ece3e3SAndrew Baumann         || (s->arm_irq_level & s->arm_irq_enable);
51e3ece3e3SAndrew Baumann     qemu_set_irq(s->irq, set);
52e3ece3e3SAndrew Baumann 
53e3ece3e3SAndrew Baumann }
54e3ece3e3SAndrew Baumann 
55e3ece3e3SAndrew Baumann static void bcm2835_ic_set_gpu_irq(void *opaque, int irq, int level)
56e3ece3e3SAndrew Baumann {
57e3ece3e3SAndrew Baumann     BCM2835ICState *s = opaque;
58e3ece3e3SAndrew Baumann 
59e3ece3e3SAndrew Baumann     assert(irq >= 0 && irq < 64);
60e3ece3e3SAndrew Baumann     s->gpu_irq_level = deposit64(s->gpu_irq_level, irq, 1, level != 0);
61e3ece3e3SAndrew Baumann     bcm2835_ic_update(s);
62e3ece3e3SAndrew Baumann }
63e3ece3e3SAndrew Baumann 
64e3ece3e3SAndrew Baumann static void bcm2835_ic_set_arm_irq(void *opaque, int irq, int level)
65e3ece3e3SAndrew Baumann {
66e3ece3e3SAndrew Baumann     BCM2835ICState *s = opaque;
67e3ece3e3SAndrew Baumann 
68e3ece3e3SAndrew Baumann     assert(irq >= 0 && irq < 8);
69e3ece3e3SAndrew Baumann     s->arm_irq_level = deposit32(s->arm_irq_level, irq, 1, level != 0);
70e3ece3e3SAndrew Baumann     bcm2835_ic_update(s);
71e3ece3e3SAndrew Baumann }
72e3ece3e3SAndrew Baumann 
73e3ece3e3SAndrew Baumann static const int irq_dups[] = { 7, 9, 10, 18, 19, 53, 54, 55, 56, 57, 62 };
74e3ece3e3SAndrew Baumann 
75e3ece3e3SAndrew Baumann static uint64_t bcm2835_ic_read(void *opaque, hwaddr offset, unsigned size)
76e3ece3e3SAndrew Baumann {
77e3ece3e3SAndrew Baumann     BCM2835ICState *s = opaque;
78e3ece3e3SAndrew Baumann     uint32_t res = 0;
79e3ece3e3SAndrew Baumann     uint64_t gpu_pending = s->gpu_irq_level & s->gpu_irq_enable;
80e3ece3e3SAndrew Baumann     int i;
81e3ece3e3SAndrew Baumann 
82e3ece3e3SAndrew Baumann     switch (offset) {
83e3ece3e3SAndrew Baumann     case IRQ_PENDING_BASIC:
84e3ece3e3SAndrew Baumann         /* bits 0-7: ARM irqs */
85e3ece3e3SAndrew Baumann         res = s->arm_irq_level & s->arm_irq_enable;
86e3ece3e3SAndrew Baumann 
87e3ece3e3SAndrew Baumann         /* bits 8 & 9: pending registers 1 & 2 */
88e3ece3e3SAndrew Baumann         res |= (((uint32_t)gpu_pending) != 0) << 8;
89e3ece3e3SAndrew Baumann         res |= ((gpu_pending >> 32) != 0) << 9;
90e3ece3e3SAndrew Baumann 
91e3ece3e3SAndrew Baumann         /* bits 10-20: selected GPU IRQs */
92e3ece3e3SAndrew Baumann         for (i = 0; i < ARRAY_SIZE(irq_dups); i++) {
93e3ece3e3SAndrew Baumann             res |= extract64(gpu_pending, irq_dups[i], 1) << (i + 10);
94e3ece3e3SAndrew Baumann         }
95e3ece3e3SAndrew Baumann         break;
96e3ece3e3SAndrew Baumann     case IRQ_PENDING_1:
97e3ece3e3SAndrew Baumann         res = gpu_pending;
98e3ece3e3SAndrew Baumann         break;
99e3ece3e3SAndrew Baumann     case IRQ_PENDING_2:
100e3ece3e3SAndrew Baumann         res = gpu_pending >> 32;
101e3ece3e3SAndrew Baumann         break;
102e3ece3e3SAndrew Baumann     case FIQ_CONTROL:
103e3ece3e3SAndrew Baumann         res = (s->fiq_enable << 7) | s->fiq_select;
104e3ece3e3SAndrew Baumann         break;
105e3ece3e3SAndrew Baumann     case IRQ_ENABLE_1:
106e3ece3e3SAndrew Baumann         res = s->gpu_irq_enable;
107e3ece3e3SAndrew Baumann         break;
108e3ece3e3SAndrew Baumann     case IRQ_ENABLE_2:
109e3ece3e3SAndrew Baumann         res = s->gpu_irq_enable >> 32;
110e3ece3e3SAndrew Baumann         break;
111e3ece3e3SAndrew Baumann     case IRQ_ENABLE_BASIC:
112e3ece3e3SAndrew Baumann         res = s->arm_irq_enable;
113e3ece3e3SAndrew Baumann         break;
114e3ece3e3SAndrew Baumann     case IRQ_DISABLE_1:
115e3ece3e3SAndrew Baumann         res = ~s->gpu_irq_enable;
116e3ece3e3SAndrew Baumann         break;
117e3ece3e3SAndrew Baumann     case IRQ_DISABLE_2:
118e3ece3e3SAndrew Baumann         res = ~s->gpu_irq_enable >> 32;
119e3ece3e3SAndrew Baumann         break;
120e3ece3e3SAndrew Baumann     case IRQ_DISABLE_BASIC:
121e3ece3e3SAndrew Baumann         res = ~s->arm_irq_enable;
122e3ece3e3SAndrew Baumann         break;
123e3ece3e3SAndrew Baumann     default:
124e3ece3e3SAndrew Baumann         qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n",
125e3ece3e3SAndrew Baumann                       __func__, offset);
126e3ece3e3SAndrew Baumann         return 0;
127e3ece3e3SAndrew Baumann     }
128e3ece3e3SAndrew Baumann 
129e3ece3e3SAndrew Baumann     return res;
130e3ece3e3SAndrew Baumann }
131e3ece3e3SAndrew Baumann 
132e3ece3e3SAndrew Baumann static void bcm2835_ic_write(void *opaque, hwaddr offset, uint64_t val,
133e3ece3e3SAndrew Baumann                              unsigned size)
134e3ece3e3SAndrew Baumann {
135e3ece3e3SAndrew Baumann     BCM2835ICState *s = opaque;
136e3ece3e3SAndrew Baumann 
137e3ece3e3SAndrew Baumann     switch (offset) {
138e3ece3e3SAndrew Baumann     case FIQ_CONTROL:
139e3ece3e3SAndrew Baumann         s->fiq_select = extract32(val, 0, 7);
140e3ece3e3SAndrew Baumann         s->fiq_enable = extract32(val, 7, 1);
141e3ece3e3SAndrew Baumann         break;
142e3ece3e3SAndrew Baumann     case IRQ_ENABLE_1:
143e3ece3e3SAndrew Baumann         s->gpu_irq_enable |= val;
144e3ece3e3SAndrew Baumann         break;
145e3ece3e3SAndrew Baumann     case IRQ_ENABLE_2:
146e3ece3e3SAndrew Baumann         s->gpu_irq_enable |= val << 32;
147e3ece3e3SAndrew Baumann         break;
148e3ece3e3SAndrew Baumann     case IRQ_ENABLE_BASIC:
149e3ece3e3SAndrew Baumann         s->arm_irq_enable |= val & 0xff;
150e3ece3e3SAndrew Baumann         break;
151e3ece3e3SAndrew Baumann     case IRQ_DISABLE_1:
152e3ece3e3SAndrew Baumann         s->gpu_irq_enable &= ~val;
153e3ece3e3SAndrew Baumann         break;
154e3ece3e3SAndrew Baumann     case IRQ_DISABLE_2:
155e3ece3e3SAndrew Baumann         s->gpu_irq_enable &= ~(val << 32);
156e3ece3e3SAndrew Baumann         break;
157e3ece3e3SAndrew Baumann     case IRQ_DISABLE_BASIC:
158e3ece3e3SAndrew Baumann         s->arm_irq_enable &= ~val & 0xff;
159e3ece3e3SAndrew Baumann         break;
160e3ece3e3SAndrew Baumann     default:
161e3ece3e3SAndrew Baumann         qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n",
162e3ece3e3SAndrew Baumann                       __func__, offset);
163e3ece3e3SAndrew Baumann         return;
164e3ece3e3SAndrew Baumann     }
165e3ece3e3SAndrew Baumann     bcm2835_ic_update(s);
166e3ece3e3SAndrew Baumann }
167e3ece3e3SAndrew Baumann 
168e3ece3e3SAndrew Baumann static const MemoryRegionOps bcm2835_ic_ops = {
169e3ece3e3SAndrew Baumann     .read = bcm2835_ic_read,
170e3ece3e3SAndrew Baumann     .write = bcm2835_ic_write,
171e3ece3e3SAndrew Baumann     .endianness = DEVICE_NATIVE_ENDIAN,
172e3ece3e3SAndrew Baumann     .valid.min_access_size = 4,
173e3ece3e3SAndrew Baumann     .valid.max_access_size = 4,
174e3ece3e3SAndrew Baumann };
175e3ece3e3SAndrew Baumann 
176e3ece3e3SAndrew Baumann static void bcm2835_ic_reset(DeviceState *d)
177e3ece3e3SAndrew Baumann {
178e3ece3e3SAndrew Baumann     BCM2835ICState *s = BCM2835_IC(d);
179e3ece3e3SAndrew Baumann 
180e3ece3e3SAndrew Baumann     s->gpu_irq_enable = 0;
181e3ece3e3SAndrew Baumann     s->arm_irq_enable = 0;
182e3ece3e3SAndrew Baumann     s->fiq_enable = false;
183e3ece3e3SAndrew Baumann     s->fiq_select = 0;
184e3ece3e3SAndrew Baumann }
185e3ece3e3SAndrew Baumann 
186e3ece3e3SAndrew Baumann static void bcm2835_ic_init(Object *obj)
187e3ece3e3SAndrew Baumann {
188e3ece3e3SAndrew Baumann     BCM2835ICState *s = BCM2835_IC(obj);
189e3ece3e3SAndrew Baumann 
190e3ece3e3SAndrew Baumann     memory_region_init_io(&s->iomem, obj, &bcm2835_ic_ops, s, TYPE_BCM2835_IC,
191e3ece3e3SAndrew Baumann                           0x200);
192e3ece3e3SAndrew Baumann     sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->iomem);
193e3ece3e3SAndrew Baumann 
194e3ece3e3SAndrew Baumann     qdev_init_gpio_in_named(DEVICE(s), bcm2835_ic_set_gpu_irq,
195e3ece3e3SAndrew Baumann                             BCM2835_IC_GPU_IRQ, GPU_IRQS);
196e3ece3e3SAndrew Baumann     qdev_init_gpio_in_named(DEVICE(s), bcm2835_ic_set_arm_irq,
197e3ece3e3SAndrew Baumann                             BCM2835_IC_ARM_IRQ, ARM_IRQS);
198e3ece3e3SAndrew Baumann 
199e3ece3e3SAndrew Baumann     sysbus_init_irq(SYS_BUS_DEVICE(s), &s->irq);
200e3ece3e3SAndrew Baumann     sysbus_init_irq(SYS_BUS_DEVICE(s), &s->fiq);
201e3ece3e3SAndrew Baumann }
202e3ece3e3SAndrew Baumann 
203e3ece3e3SAndrew Baumann static const VMStateDescription vmstate_bcm2835_ic = {
204e3ece3e3SAndrew Baumann     .name = TYPE_BCM2835_IC,
205e3ece3e3SAndrew Baumann     .version_id = 1,
206e3ece3e3SAndrew Baumann     .minimum_version_id = 1,
207e3ece3e3SAndrew Baumann     .fields = (VMStateField[]) {
208e3ece3e3SAndrew Baumann         VMSTATE_UINT64(gpu_irq_level, BCM2835ICState),
209e3ece3e3SAndrew Baumann         VMSTATE_UINT64(gpu_irq_enable, BCM2835ICState),
210e3ece3e3SAndrew Baumann         VMSTATE_UINT8(arm_irq_level, BCM2835ICState),
211e3ece3e3SAndrew Baumann         VMSTATE_UINT8(arm_irq_enable, BCM2835ICState),
212e3ece3e3SAndrew Baumann         VMSTATE_BOOL(fiq_enable, BCM2835ICState),
213e3ece3e3SAndrew Baumann         VMSTATE_UINT8(fiq_select, BCM2835ICState),
214e3ece3e3SAndrew Baumann         VMSTATE_END_OF_LIST()
215e3ece3e3SAndrew Baumann     }
216e3ece3e3SAndrew Baumann };
217e3ece3e3SAndrew Baumann 
218e3ece3e3SAndrew Baumann static void bcm2835_ic_class_init(ObjectClass *klass, void *data)
219e3ece3e3SAndrew Baumann {
220e3ece3e3SAndrew Baumann     DeviceClass *dc = DEVICE_CLASS(klass);
221e3ece3e3SAndrew Baumann 
222e3ece3e3SAndrew Baumann     dc->reset = bcm2835_ic_reset;
223e3ece3e3SAndrew Baumann     dc->vmsd = &vmstate_bcm2835_ic;
224e3ece3e3SAndrew Baumann }
225e3ece3e3SAndrew Baumann 
226e3ece3e3SAndrew Baumann static TypeInfo bcm2835_ic_info = {
227e3ece3e3SAndrew Baumann     .name          = TYPE_BCM2835_IC,
228e3ece3e3SAndrew Baumann     .parent        = TYPE_SYS_BUS_DEVICE,
229e3ece3e3SAndrew Baumann     .instance_size = sizeof(BCM2835ICState),
230e3ece3e3SAndrew Baumann     .class_init    = bcm2835_ic_class_init,
231e3ece3e3SAndrew Baumann     .instance_init = bcm2835_ic_init,
232e3ece3e3SAndrew Baumann };
233e3ece3e3SAndrew Baumann 
234e3ece3e3SAndrew Baumann static void bcm2835_ic_register_types(void)
235e3ece3e3SAndrew Baumann {
236e3ece3e3SAndrew Baumann     type_register_static(&bcm2835_ic_info);
237e3ece3e3SAndrew Baumann }
238e3ece3e3SAndrew Baumann 
239e3ece3e3SAndrew Baumann type_init(bcm2835_ic_register_types)
240