1e3ece3e3SAndrew Baumann /* 2e3ece3e3SAndrew Baumann * Raspberry Pi emulation (c) 2012 Gregory Estrade 3e3ece3e3SAndrew Baumann * Refactoring for Pi2 Copyright (c) 2015, Microsoft. Written by Andrew Baumann. 4e3ece3e3SAndrew Baumann * This code is licensed under the GNU GPLv2 and later. 5e3ece3e3SAndrew Baumann * Heavily based on pl190.c, copyright terms below: 6e3ece3e3SAndrew Baumann * 7e3ece3e3SAndrew Baumann * Arm PrimeCell PL190 Vector Interrupt Controller 8e3ece3e3SAndrew Baumann * 9e3ece3e3SAndrew Baumann * Copyright (c) 2006 CodeSourcery. 10e3ece3e3SAndrew Baumann * Written by Paul Brook 11e3ece3e3SAndrew Baumann * 12e3ece3e3SAndrew Baumann * This code is licensed under the GPL. 13e3ece3e3SAndrew Baumann */ 14e3ece3e3SAndrew Baumann 15c964b660SPeter Maydell #include "qemu/osdep.h" 16e3ece3e3SAndrew Baumann #include "hw/intc/bcm2835_ic.h" 17*03dd024fSPaolo Bonzini #include "qemu/log.h" 18e3ece3e3SAndrew Baumann 19e3ece3e3SAndrew Baumann #define GPU_IRQS 64 20e3ece3e3SAndrew Baumann #define ARM_IRQS 8 21e3ece3e3SAndrew Baumann 22e3ece3e3SAndrew Baumann #define IRQ_PENDING_BASIC 0x00 /* IRQ basic pending */ 23e3ece3e3SAndrew Baumann #define IRQ_PENDING_1 0x04 /* IRQ pending 1 */ 24e3ece3e3SAndrew Baumann #define IRQ_PENDING_2 0x08 /* IRQ pending 2 */ 25e3ece3e3SAndrew Baumann #define FIQ_CONTROL 0x0C /* FIQ register */ 26e3ece3e3SAndrew Baumann #define IRQ_ENABLE_1 0x10 /* Interrupt enable register 1 */ 27e3ece3e3SAndrew Baumann #define IRQ_ENABLE_2 0x14 /* Interrupt enable register 2 */ 28e3ece3e3SAndrew Baumann #define IRQ_ENABLE_BASIC 0x18 /* Base interrupt enable register */ 29e3ece3e3SAndrew Baumann #define IRQ_DISABLE_1 0x1C /* Interrupt disable register 1 */ 30e3ece3e3SAndrew Baumann #define IRQ_DISABLE_2 0x20 /* Interrupt disable register 2 */ 31e3ece3e3SAndrew Baumann #define IRQ_DISABLE_BASIC 0x24 /* Base interrupt disable register */ 32e3ece3e3SAndrew Baumann 33e3ece3e3SAndrew Baumann /* Update interrupts. */ 34e3ece3e3SAndrew Baumann static void bcm2835_ic_update(BCM2835ICState *s) 35e3ece3e3SAndrew Baumann { 36e3ece3e3SAndrew Baumann bool set = false; 37e3ece3e3SAndrew Baumann 38e3ece3e3SAndrew Baumann if (s->fiq_enable) { 39e3ece3e3SAndrew Baumann if (s->fiq_select >= GPU_IRQS) { 40e3ece3e3SAndrew Baumann /* ARM IRQ */ 41e3ece3e3SAndrew Baumann set = extract32(s->arm_irq_level, s->fiq_select - GPU_IRQS, 1); 42e3ece3e3SAndrew Baumann } else { 43e3ece3e3SAndrew Baumann set = extract64(s->gpu_irq_level, s->fiq_select, 1); 44e3ece3e3SAndrew Baumann } 45e3ece3e3SAndrew Baumann } 46e3ece3e3SAndrew Baumann qemu_set_irq(s->fiq, set); 47e3ece3e3SAndrew Baumann 48e3ece3e3SAndrew Baumann set = (s->gpu_irq_level & s->gpu_irq_enable) 49e3ece3e3SAndrew Baumann || (s->arm_irq_level & s->arm_irq_enable); 50e3ece3e3SAndrew Baumann qemu_set_irq(s->irq, set); 51e3ece3e3SAndrew Baumann 52e3ece3e3SAndrew Baumann } 53e3ece3e3SAndrew Baumann 54e3ece3e3SAndrew Baumann static void bcm2835_ic_set_gpu_irq(void *opaque, int irq, int level) 55e3ece3e3SAndrew Baumann { 56e3ece3e3SAndrew Baumann BCM2835ICState *s = opaque; 57e3ece3e3SAndrew Baumann 58e3ece3e3SAndrew Baumann assert(irq >= 0 && irq < 64); 59e3ece3e3SAndrew Baumann s->gpu_irq_level = deposit64(s->gpu_irq_level, irq, 1, level != 0); 60e3ece3e3SAndrew Baumann bcm2835_ic_update(s); 61e3ece3e3SAndrew Baumann } 62e3ece3e3SAndrew Baumann 63e3ece3e3SAndrew Baumann static void bcm2835_ic_set_arm_irq(void *opaque, int irq, int level) 64e3ece3e3SAndrew Baumann { 65e3ece3e3SAndrew Baumann BCM2835ICState *s = opaque; 66e3ece3e3SAndrew Baumann 67e3ece3e3SAndrew Baumann assert(irq >= 0 && irq < 8); 68e3ece3e3SAndrew Baumann s->arm_irq_level = deposit32(s->arm_irq_level, irq, 1, level != 0); 69e3ece3e3SAndrew Baumann bcm2835_ic_update(s); 70e3ece3e3SAndrew Baumann } 71e3ece3e3SAndrew Baumann 72e3ece3e3SAndrew Baumann static const int irq_dups[] = { 7, 9, 10, 18, 19, 53, 54, 55, 56, 57, 62 }; 73e3ece3e3SAndrew Baumann 74e3ece3e3SAndrew Baumann static uint64_t bcm2835_ic_read(void *opaque, hwaddr offset, unsigned size) 75e3ece3e3SAndrew Baumann { 76e3ece3e3SAndrew Baumann BCM2835ICState *s = opaque; 77e3ece3e3SAndrew Baumann uint32_t res = 0; 78e3ece3e3SAndrew Baumann uint64_t gpu_pending = s->gpu_irq_level & s->gpu_irq_enable; 79e3ece3e3SAndrew Baumann int i; 80e3ece3e3SAndrew Baumann 81e3ece3e3SAndrew Baumann switch (offset) { 82e3ece3e3SAndrew Baumann case IRQ_PENDING_BASIC: 83e3ece3e3SAndrew Baumann /* bits 0-7: ARM irqs */ 84e3ece3e3SAndrew Baumann res = s->arm_irq_level & s->arm_irq_enable; 85e3ece3e3SAndrew Baumann 86e3ece3e3SAndrew Baumann /* bits 8 & 9: pending registers 1 & 2 */ 87e3ece3e3SAndrew Baumann res |= (((uint32_t)gpu_pending) != 0) << 8; 88e3ece3e3SAndrew Baumann res |= ((gpu_pending >> 32) != 0) << 9; 89e3ece3e3SAndrew Baumann 90e3ece3e3SAndrew Baumann /* bits 10-20: selected GPU IRQs */ 91e3ece3e3SAndrew Baumann for (i = 0; i < ARRAY_SIZE(irq_dups); i++) { 92e3ece3e3SAndrew Baumann res |= extract64(gpu_pending, irq_dups[i], 1) << (i + 10); 93e3ece3e3SAndrew Baumann } 94e3ece3e3SAndrew Baumann break; 95e3ece3e3SAndrew Baumann case IRQ_PENDING_1: 96e3ece3e3SAndrew Baumann res = gpu_pending; 97e3ece3e3SAndrew Baumann break; 98e3ece3e3SAndrew Baumann case IRQ_PENDING_2: 99e3ece3e3SAndrew Baumann res = gpu_pending >> 32; 100e3ece3e3SAndrew Baumann break; 101e3ece3e3SAndrew Baumann case FIQ_CONTROL: 102e3ece3e3SAndrew Baumann res = (s->fiq_enable << 7) | s->fiq_select; 103e3ece3e3SAndrew Baumann break; 104e3ece3e3SAndrew Baumann case IRQ_ENABLE_1: 105e3ece3e3SAndrew Baumann res = s->gpu_irq_enable; 106e3ece3e3SAndrew Baumann break; 107e3ece3e3SAndrew Baumann case IRQ_ENABLE_2: 108e3ece3e3SAndrew Baumann res = s->gpu_irq_enable >> 32; 109e3ece3e3SAndrew Baumann break; 110e3ece3e3SAndrew Baumann case IRQ_ENABLE_BASIC: 111e3ece3e3SAndrew Baumann res = s->arm_irq_enable; 112e3ece3e3SAndrew Baumann break; 113e3ece3e3SAndrew Baumann case IRQ_DISABLE_1: 114e3ece3e3SAndrew Baumann res = ~s->gpu_irq_enable; 115e3ece3e3SAndrew Baumann break; 116e3ece3e3SAndrew Baumann case IRQ_DISABLE_2: 117e3ece3e3SAndrew Baumann res = ~s->gpu_irq_enable >> 32; 118e3ece3e3SAndrew Baumann break; 119e3ece3e3SAndrew Baumann case IRQ_DISABLE_BASIC: 120e3ece3e3SAndrew Baumann res = ~s->arm_irq_enable; 121e3ece3e3SAndrew Baumann break; 122e3ece3e3SAndrew Baumann default: 123e3ece3e3SAndrew Baumann qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n", 124e3ece3e3SAndrew Baumann __func__, offset); 125e3ece3e3SAndrew Baumann return 0; 126e3ece3e3SAndrew Baumann } 127e3ece3e3SAndrew Baumann 128e3ece3e3SAndrew Baumann return res; 129e3ece3e3SAndrew Baumann } 130e3ece3e3SAndrew Baumann 131e3ece3e3SAndrew Baumann static void bcm2835_ic_write(void *opaque, hwaddr offset, uint64_t val, 132e3ece3e3SAndrew Baumann unsigned size) 133e3ece3e3SAndrew Baumann { 134e3ece3e3SAndrew Baumann BCM2835ICState *s = opaque; 135e3ece3e3SAndrew Baumann 136e3ece3e3SAndrew Baumann switch (offset) { 137e3ece3e3SAndrew Baumann case FIQ_CONTROL: 138e3ece3e3SAndrew Baumann s->fiq_select = extract32(val, 0, 7); 139e3ece3e3SAndrew Baumann s->fiq_enable = extract32(val, 7, 1); 140e3ece3e3SAndrew Baumann break; 141e3ece3e3SAndrew Baumann case IRQ_ENABLE_1: 142e3ece3e3SAndrew Baumann s->gpu_irq_enable |= val; 143e3ece3e3SAndrew Baumann break; 144e3ece3e3SAndrew Baumann case IRQ_ENABLE_2: 145e3ece3e3SAndrew Baumann s->gpu_irq_enable |= val << 32; 146e3ece3e3SAndrew Baumann break; 147e3ece3e3SAndrew Baumann case IRQ_ENABLE_BASIC: 148e3ece3e3SAndrew Baumann s->arm_irq_enable |= val & 0xff; 149e3ece3e3SAndrew Baumann break; 150e3ece3e3SAndrew Baumann case IRQ_DISABLE_1: 151e3ece3e3SAndrew Baumann s->gpu_irq_enable &= ~val; 152e3ece3e3SAndrew Baumann break; 153e3ece3e3SAndrew Baumann case IRQ_DISABLE_2: 154e3ece3e3SAndrew Baumann s->gpu_irq_enable &= ~(val << 32); 155e3ece3e3SAndrew Baumann break; 156e3ece3e3SAndrew Baumann case IRQ_DISABLE_BASIC: 157e3ece3e3SAndrew Baumann s->arm_irq_enable &= ~val & 0xff; 158e3ece3e3SAndrew Baumann break; 159e3ece3e3SAndrew Baumann default: 160e3ece3e3SAndrew Baumann qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n", 161e3ece3e3SAndrew Baumann __func__, offset); 162e3ece3e3SAndrew Baumann return; 163e3ece3e3SAndrew Baumann } 164e3ece3e3SAndrew Baumann bcm2835_ic_update(s); 165e3ece3e3SAndrew Baumann } 166e3ece3e3SAndrew Baumann 167e3ece3e3SAndrew Baumann static const MemoryRegionOps bcm2835_ic_ops = { 168e3ece3e3SAndrew Baumann .read = bcm2835_ic_read, 169e3ece3e3SAndrew Baumann .write = bcm2835_ic_write, 170e3ece3e3SAndrew Baumann .endianness = DEVICE_NATIVE_ENDIAN, 171e3ece3e3SAndrew Baumann .valid.min_access_size = 4, 172e3ece3e3SAndrew Baumann .valid.max_access_size = 4, 173e3ece3e3SAndrew Baumann }; 174e3ece3e3SAndrew Baumann 175e3ece3e3SAndrew Baumann static void bcm2835_ic_reset(DeviceState *d) 176e3ece3e3SAndrew Baumann { 177e3ece3e3SAndrew Baumann BCM2835ICState *s = BCM2835_IC(d); 178e3ece3e3SAndrew Baumann 179e3ece3e3SAndrew Baumann s->gpu_irq_enable = 0; 180e3ece3e3SAndrew Baumann s->arm_irq_enable = 0; 181e3ece3e3SAndrew Baumann s->fiq_enable = false; 182e3ece3e3SAndrew Baumann s->fiq_select = 0; 183e3ece3e3SAndrew Baumann } 184e3ece3e3SAndrew Baumann 185e3ece3e3SAndrew Baumann static void bcm2835_ic_init(Object *obj) 186e3ece3e3SAndrew Baumann { 187e3ece3e3SAndrew Baumann BCM2835ICState *s = BCM2835_IC(obj); 188e3ece3e3SAndrew Baumann 189e3ece3e3SAndrew Baumann memory_region_init_io(&s->iomem, obj, &bcm2835_ic_ops, s, TYPE_BCM2835_IC, 190e3ece3e3SAndrew Baumann 0x200); 191e3ece3e3SAndrew Baumann sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->iomem); 192e3ece3e3SAndrew Baumann 193e3ece3e3SAndrew Baumann qdev_init_gpio_in_named(DEVICE(s), bcm2835_ic_set_gpu_irq, 194e3ece3e3SAndrew Baumann BCM2835_IC_GPU_IRQ, GPU_IRQS); 195e3ece3e3SAndrew Baumann qdev_init_gpio_in_named(DEVICE(s), bcm2835_ic_set_arm_irq, 196e3ece3e3SAndrew Baumann BCM2835_IC_ARM_IRQ, ARM_IRQS); 197e3ece3e3SAndrew Baumann 198e3ece3e3SAndrew Baumann sysbus_init_irq(SYS_BUS_DEVICE(s), &s->irq); 199e3ece3e3SAndrew Baumann sysbus_init_irq(SYS_BUS_DEVICE(s), &s->fiq); 200e3ece3e3SAndrew Baumann } 201e3ece3e3SAndrew Baumann 202e3ece3e3SAndrew Baumann static const VMStateDescription vmstate_bcm2835_ic = { 203e3ece3e3SAndrew Baumann .name = TYPE_BCM2835_IC, 204e3ece3e3SAndrew Baumann .version_id = 1, 205e3ece3e3SAndrew Baumann .minimum_version_id = 1, 206e3ece3e3SAndrew Baumann .fields = (VMStateField[]) { 207e3ece3e3SAndrew Baumann VMSTATE_UINT64(gpu_irq_level, BCM2835ICState), 208e3ece3e3SAndrew Baumann VMSTATE_UINT64(gpu_irq_enable, BCM2835ICState), 209e3ece3e3SAndrew Baumann VMSTATE_UINT8(arm_irq_level, BCM2835ICState), 210e3ece3e3SAndrew Baumann VMSTATE_UINT8(arm_irq_enable, BCM2835ICState), 211e3ece3e3SAndrew Baumann VMSTATE_BOOL(fiq_enable, BCM2835ICState), 212e3ece3e3SAndrew Baumann VMSTATE_UINT8(fiq_select, BCM2835ICState), 213e3ece3e3SAndrew Baumann VMSTATE_END_OF_LIST() 214e3ece3e3SAndrew Baumann } 215e3ece3e3SAndrew Baumann }; 216e3ece3e3SAndrew Baumann 217e3ece3e3SAndrew Baumann static void bcm2835_ic_class_init(ObjectClass *klass, void *data) 218e3ece3e3SAndrew Baumann { 219e3ece3e3SAndrew Baumann DeviceClass *dc = DEVICE_CLASS(klass); 220e3ece3e3SAndrew Baumann 221e3ece3e3SAndrew Baumann dc->reset = bcm2835_ic_reset; 222e3ece3e3SAndrew Baumann dc->vmsd = &vmstate_bcm2835_ic; 223e3ece3e3SAndrew Baumann } 224e3ece3e3SAndrew Baumann 225e3ece3e3SAndrew Baumann static TypeInfo bcm2835_ic_info = { 226e3ece3e3SAndrew Baumann .name = TYPE_BCM2835_IC, 227e3ece3e3SAndrew Baumann .parent = TYPE_SYS_BUS_DEVICE, 228e3ece3e3SAndrew Baumann .instance_size = sizeof(BCM2835ICState), 229e3ece3e3SAndrew Baumann .class_init = bcm2835_ic_class_init, 230e3ece3e3SAndrew Baumann .instance_init = bcm2835_ic_init, 231e3ece3e3SAndrew Baumann }; 232e3ece3e3SAndrew Baumann 233e3ece3e3SAndrew Baumann static void bcm2835_ic_register_types(void) 234e3ece3e3SAndrew Baumann { 235e3ece3e3SAndrew Baumann type_register_static(&bcm2835_ic_info); 236e3ece3e3SAndrew Baumann } 237e3ece3e3SAndrew Baumann 238e3ece3e3SAndrew Baumann type_init(bcm2835_ic_register_types) 239