xref: /qemu/hw/intc/aspeed_intc.c (revision 7ffee511fcf1487e016ae1d11c5e191557a8b804)
1d831c5fdSJamin Lin /*
2d831c5fdSJamin Lin  * ASPEED INTC Controller
3d831c5fdSJamin Lin  *
4d831c5fdSJamin Lin  * Copyright (C) 2024 ASPEED Technology Inc.
5d831c5fdSJamin Lin  *
6d831c5fdSJamin Lin  * SPDX-License-Identifier: GPL-2.0-or-later
7d831c5fdSJamin Lin  */
8d831c5fdSJamin Lin 
9d831c5fdSJamin Lin #include "qemu/osdep.h"
10d831c5fdSJamin Lin #include "hw/intc/aspeed_intc.h"
11d831c5fdSJamin Lin #include "hw/irq.h"
12d831c5fdSJamin Lin #include "qemu/log.h"
13d831c5fdSJamin Lin #include "trace.h"
14d831c5fdSJamin Lin #include "hw/registerfields.h"
15d831c5fdSJamin Lin #include "qapi/error.h"
16d831c5fdSJamin Lin 
17*7ffee511SJamin Lin /*
18*7ffee511SJamin Lin  * INTC Registers
19*7ffee511SJamin Lin  *
20*7ffee511SJamin Lin  * values below are offset by - 0x1000 from datasheet
21*7ffee511SJamin Lin  * because its memory region is start at 0x1000
22*7ffee511SJamin Lin  *
23*7ffee511SJamin Lin  */
24*7ffee511SJamin Lin REG32(GICINT128_EN,         0x000)
25*7ffee511SJamin Lin REG32(GICINT128_STATUS,     0x004)
26*7ffee511SJamin Lin REG32(GICINT129_EN,         0x100)
27*7ffee511SJamin Lin REG32(GICINT129_STATUS,     0x104)
28*7ffee511SJamin Lin REG32(GICINT130_EN,         0x200)
29*7ffee511SJamin Lin REG32(GICINT130_STATUS,     0x204)
30*7ffee511SJamin Lin REG32(GICINT131_EN,         0x300)
31*7ffee511SJamin Lin REG32(GICINT131_STATUS,     0x304)
32*7ffee511SJamin Lin REG32(GICINT132_EN,         0x400)
33*7ffee511SJamin Lin REG32(GICINT132_STATUS,     0x404)
34*7ffee511SJamin Lin REG32(GICINT133_EN,         0x500)
35*7ffee511SJamin Lin REG32(GICINT133_STATUS,     0x504)
36*7ffee511SJamin Lin REG32(GICINT134_EN,         0x600)
37*7ffee511SJamin Lin REG32(GICINT134_STATUS,     0x604)
38*7ffee511SJamin Lin REG32(GICINT135_EN,         0x700)
39*7ffee511SJamin Lin REG32(GICINT135_STATUS,     0x704)
40*7ffee511SJamin Lin REG32(GICINT136_EN,         0x800)
41*7ffee511SJamin Lin REG32(GICINT136_STATUS,     0x804)
42d831c5fdSJamin Lin 
43d831c5fdSJamin Lin #define GICINT_STATUS_BASE     R_GICINT128_STATUS
44d831c5fdSJamin Lin 
45d831c5fdSJamin Lin static void aspeed_intc_update(AspeedINTCState *s, int irq, int level)
46d831c5fdSJamin Lin {
47d831c5fdSJamin Lin     AspeedINTCClass *aic = ASPEED_INTC_GET_CLASS(s);
48d831c5fdSJamin Lin 
49d831c5fdSJamin Lin     if (irq >= aic->num_ints) {
50d831c5fdSJamin Lin         qemu_log_mask(LOG_GUEST_ERROR, "%s: Invalid interrupt number: %d\n",
51d831c5fdSJamin Lin                       __func__, irq);
52d831c5fdSJamin Lin         return;
53d831c5fdSJamin Lin     }
54d831c5fdSJamin Lin 
55d831c5fdSJamin Lin     trace_aspeed_intc_update_irq(irq, level);
56d831c5fdSJamin Lin     qemu_set_irq(s->output_pins[irq], level);
57d831c5fdSJamin Lin }
58d831c5fdSJamin Lin 
59d831c5fdSJamin Lin /*
60d831c5fdSJamin Lin  * The address of GICINT128 to GICINT136 are from 0x1000 to 0x1804.
61d831c5fdSJamin Lin  * Utilize "address & 0x0f00" to get the irq and irq output pin index
62d831c5fdSJamin Lin  * The value of irq should be 0 to num_ints.
63d831c5fdSJamin Lin  * The irq 0 indicates GICINT128, irq 1 indicates GICINT129 and so on.
64d831c5fdSJamin Lin  */
65d831c5fdSJamin Lin static void aspeed_intc_set_irq(void *opaque, int irq, int level)
66d831c5fdSJamin Lin {
67d831c5fdSJamin Lin     AspeedINTCState *s = (AspeedINTCState *)opaque;
68d831c5fdSJamin Lin     AspeedINTCClass *aic = ASPEED_INTC_GET_CLASS(s);
690cffaaceSJamin Lin     uint32_t status_reg = GICINT_STATUS_BASE + ((0x100 * irq) >> 2);
70d831c5fdSJamin Lin     uint32_t select = 0;
71d831c5fdSJamin Lin     uint32_t enable;
72d831c5fdSJamin Lin     int i;
73d831c5fdSJamin Lin 
74d831c5fdSJamin Lin     if (irq >= aic->num_ints) {
75d831c5fdSJamin Lin         qemu_log_mask(LOG_GUEST_ERROR, "%s: Invalid interrupt number: %d\n",
76d831c5fdSJamin Lin                       __func__, irq);
77d831c5fdSJamin Lin         return;
78d831c5fdSJamin Lin     }
79d831c5fdSJamin Lin 
80d831c5fdSJamin Lin     trace_aspeed_intc_set_irq(irq, level);
81d831c5fdSJamin Lin     enable = s->enable[irq];
82d831c5fdSJamin Lin 
83d831c5fdSJamin Lin     if (!level) {
84d831c5fdSJamin Lin         return;
85d831c5fdSJamin Lin     }
86d831c5fdSJamin Lin 
87d831c5fdSJamin Lin     for (i = 0; i < aic->num_lines; i++) {
88d831c5fdSJamin Lin         if (s->orgates[irq].levels[i]) {
89d831c5fdSJamin Lin             if (enable & BIT(i)) {
90d831c5fdSJamin Lin                 select |= BIT(i);
91d831c5fdSJamin Lin             }
92d831c5fdSJamin Lin         }
93d831c5fdSJamin Lin     }
94d831c5fdSJamin Lin 
95d831c5fdSJamin Lin     if (!select) {
96d831c5fdSJamin Lin         return;
97d831c5fdSJamin Lin     }
98d831c5fdSJamin Lin 
99d831c5fdSJamin Lin     trace_aspeed_intc_select(select);
100d831c5fdSJamin Lin 
1010cffaaceSJamin Lin     if (s->mask[irq] || s->regs[status_reg]) {
102d831c5fdSJamin Lin         /*
103d831c5fdSJamin Lin          * a. mask is not 0 means in ISR mode
104d831c5fdSJamin Lin          * sources interrupt routine are executing.
105d831c5fdSJamin Lin          * b. status register value is not 0 means previous
106d831c5fdSJamin Lin          * source interrupt does not be executed, yet.
107d831c5fdSJamin Lin          *
108d831c5fdSJamin Lin          * save source interrupt to pending variable.
109d831c5fdSJamin Lin          */
110d831c5fdSJamin Lin         s->pending[irq] |= select;
111d831c5fdSJamin Lin         trace_aspeed_intc_pending_irq(irq, s->pending[irq]);
112d831c5fdSJamin Lin     } else {
113d831c5fdSJamin Lin         /*
114d831c5fdSJamin Lin          * notify firmware which source interrupt are coming
115d831c5fdSJamin Lin          * by setting status register
116d831c5fdSJamin Lin          */
1170cffaaceSJamin Lin         s->regs[status_reg] = select;
1180cffaaceSJamin Lin         trace_aspeed_intc_trigger_irq(irq, s->regs[status_reg]);
119d831c5fdSJamin Lin         aspeed_intc_update(s, irq, 1);
120d831c5fdSJamin Lin     }
121d831c5fdSJamin Lin }
122d831c5fdSJamin Lin 
123d831c5fdSJamin Lin static uint64_t aspeed_intc_read(void *opaque, hwaddr offset, unsigned int size)
124d831c5fdSJamin Lin {
125d831c5fdSJamin Lin     AspeedINTCState *s = ASPEED_INTC(opaque);
1260cffaaceSJamin Lin     uint32_t reg = offset >> 2;
127d831c5fdSJamin Lin     uint32_t value = 0;
128d831c5fdSJamin Lin 
1290cffaaceSJamin Lin     value = s->regs[reg];
130d831c5fdSJamin Lin     trace_aspeed_intc_read(offset, size, value);
131d831c5fdSJamin Lin 
132d831c5fdSJamin Lin     return value;
133d831c5fdSJamin Lin }
134d831c5fdSJamin Lin 
135d831c5fdSJamin Lin static void aspeed_intc_write(void *opaque, hwaddr offset, uint64_t data,
136d831c5fdSJamin Lin                                         unsigned size)
137d831c5fdSJamin Lin {
138d831c5fdSJamin Lin     AspeedINTCState *s = ASPEED_INTC(opaque);
139d831c5fdSJamin Lin     AspeedINTCClass *aic = ASPEED_INTC_GET_CLASS(s);
1400cffaaceSJamin Lin     uint32_t reg = offset >> 2;
141d831c5fdSJamin Lin     uint32_t old_enable;
142d831c5fdSJamin Lin     uint32_t change;
143d831c5fdSJamin Lin     uint32_t irq;
144d831c5fdSJamin Lin 
145d831c5fdSJamin Lin     trace_aspeed_intc_write(offset, size, data);
146d831c5fdSJamin Lin 
1470cffaaceSJamin Lin     switch (reg) {
148d831c5fdSJamin Lin     case R_GICINT128_EN:
149d831c5fdSJamin Lin     case R_GICINT129_EN:
150d831c5fdSJamin Lin     case R_GICINT130_EN:
151d831c5fdSJamin Lin     case R_GICINT131_EN:
152d831c5fdSJamin Lin     case R_GICINT132_EN:
153d831c5fdSJamin Lin     case R_GICINT133_EN:
154d831c5fdSJamin Lin     case R_GICINT134_EN:
155d831c5fdSJamin Lin     case R_GICINT135_EN:
156d831c5fdSJamin Lin     case R_GICINT136_EN:
157d831c5fdSJamin Lin         irq = (offset & 0x0f00) >> 8;
158d831c5fdSJamin Lin 
159d831c5fdSJamin Lin         if (irq >= aic->num_ints) {
160d831c5fdSJamin Lin             qemu_log_mask(LOG_GUEST_ERROR, "%s: Invalid interrupt number: %d\n",
161d831c5fdSJamin Lin                           __func__, irq);
162d831c5fdSJamin Lin             return;
163d831c5fdSJamin Lin         }
164d831c5fdSJamin Lin 
165d831c5fdSJamin Lin         /*
166d831c5fdSJamin Lin          * These registers are used for enable sources interrupt and
167d831c5fdSJamin Lin          * mask and unmask source interrupt while executing source ISR.
168d831c5fdSJamin Lin          */
169d831c5fdSJamin Lin 
170d831c5fdSJamin Lin         /* disable all source interrupt */
171d831c5fdSJamin Lin         if (!data && !s->enable[irq]) {
1720cffaaceSJamin Lin             s->regs[reg] = data;
173d831c5fdSJamin Lin             return;
174d831c5fdSJamin Lin         }
175d831c5fdSJamin Lin 
176d831c5fdSJamin Lin         old_enable = s->enable[irq];
177d831c5fdSJamin Lin         s->enable[irq] |= data;
178d831c5fdSJamin Lin 
179d831c5fdSJamin Lin         /* enable new source interrupt */
180d831c5fdSJamin Lin         if (old_enable != s->enable[irq]) {
181d831c5fdSJamin Lin             trace_aspeed_intc_enable(s->enable[irq]);
1820cffaaceSJamin Lin             s->regs[reg] = data;
183d831c5fdSJamin Lin             return;
184d831c5fdSJamin Lin         }
185d831c5fdSJamin Lin 
186d831c5fdSJamin Lin         /* mask and unmask source interrupt */
1870cffaaceSJamin Lin         change = s->regs[reg] ^ data;
188d831c5fdSJamin Lin         if (change & data) {
189d831c5fdSJamin Lin             s->mask[irq] &= ~change;
190d831c5fdSJamin Lin             trace_aspeed_intc_unmask(change, s->mask[irq]);
191d831c5fdSJamin Lin         } else {
192d831c5fdSJamin Lin             s->mask[irq] |= change;
193d831c5fdSJamin Lin             trace_aspeed_intc_mask(change, s->mask[irq]);
194d831c5fdSJamin Lin         }
1950cffaaceSJamin Lin         s->regs[reg] = data;
196d831c5fdSJamin Lin         break;
197d831c5fdSJamin Lin     case R_GICINT128_STATUS:
198d831c5fdSJamin Lin     case R_GICINT129_STATUS:
199d831c5fdSJamin Lin     case R_GICINT130_STATUS:
200d831c5fdSJamin Lin     case R_GICINT131_STATUS:
201d831c5fdSJamin Lin     case R_GICINT132_STATUS:
202d831c5fdSJamin Lin     case R_GICINT133_STATUS:
203d831c5fdSJamin Lin     case R_GICINT134_STATUS:
204d831c5fdSJamin Lin     case R_GICINT135_STATUS:
205d831c5fdSJamin Lin     case R_GICINT136_STATUS:
206d831c5fdSJamin Lin         irq = (offset & 0x0f00) >> 8;
207d831c5fdSJamin Lin 
208d831c5fdSJamin Lin         if (irq >= aic->num_ints) {
209d831c5fdSJamin Lin             qemu_log_mask(LOG_GUEST_ERROR, "%s: Invalid interrupt number: %d\n",
210d831c5fdSJamin Lin                           __func__, irq);
211d831c5fdSJamin Lin             return;
212d831c5fdSJamin Lin         }
213d831c5fdSJamin Lin 
214d831c5fdSJamin Lin         /* clear status */
2150cffaaceSJamin Lin         s->regs[reg] &= ~data;
216d831c5fdSJamin Lin 
217d831c5fdSJamin Lin         /*
218d831c5fdSJamin Lin          * These status registers are used for notify sources ISR are executed.
219d831c5fdSJamin Lin          * If one source ISR is executed, it will clear one bit.
220d831c5fdSJamin Lin          * If it clear all bits, it means to initialize this register status
221d831c5fdSJamin Lin          * rather than sources ISR are executed.
222d831c5fdSJamin Lin          */
223d831c5fdSJamin Lin         if (data == 0xffffffff) {
224d831c5fdSJamin Lin             return;
225d831c5fdSJamin Lin         }
226d831c5fdSJamin Lin 
227d831c5fdSJamin Lin         /* All source ISR execution are done */
2280cffaaceSJamin Lin         if (!s->regs[reg]) {
229d831c5fdSJamin Lin             trace_aspeed_intc_all_isr_done(irq);
230d831c5fdSJamin Lin             if (s->pending[irq]) {
231d831c5fdSJamin Lin                 /*
232d831c5fdSJamin Lin                  * handle pending source interrupt
233d831c5fdSJamin Lin                  * notify firmware which source interrupt are pending
234d831c5fdSJamin Lin                  * by setting status register
235d831c5fdSJamin Lin                  */
2360cffaaceSJamin Lin                 s->regs[reg] = s->pending[irq];
237d831c5fdSJamin Lin                 s->pending[irq] = 0;
2380cffaaceSJamin Lin                 trace_aspeed_intc_trigger_irq(irq, s->regs[reg]);
239d831c5fdSJamin Lin                 aspeed_intc_update(s, irq, 1);
240d831c5fdSJamin Lin             } else {
241d831c5fdSJamin Lin                 /* clear irq */
242d831c5fdSJamin Lin                 trace_aspeed_intc_clear_irq(irq, 0);
243d831c5fdSJamin Lin                 aspeed_intc_update(s, irq, 0);
244d831c5fdSJamin Lin             }
245d831c5fdSJamin Lin         }
246d831c5fdSJamin Lin         break;
247d831c5fdSJamin Lin     default:
2480cffaaceSJamin Lin         s->regs[reg] = data;
249d831c5fdSJamin Lin         break;
250d831c5fdSJamin Lin     }
251d831c5fdSJamin Lin 
252d831c5fdSJamin Lin     return;
253d831c5fdSJamin Lin }
254d831c5fdSJamin Lin 
255d831c5fdSJamin Lin static const MemoryRegionOps aspeed_intc_ops = {
256d831c5fdSJamin Lin     .read = aspeed_intc_read,
257d831c5fdSJamin Lin     .write = aspeed_intc_write,
258d831c5fdSJamin Lin     .endianness = DEVICE_LITTLE_ENDIAN,
259d831c5fdSJamin Lin     .valid = {
260d831c5fdSJamin Lin         .min_access_size = 4,
261d831c5fdSJamin Lin         .max_access_size = 4,
262d831c5fdSJamin Lin     }
263d831c5fdSJamin Lin };
264d831c5fdSJamin Lin 
265d831c5fdSJamin Lin static void aspeed_intc_instance_init(Object *obj)
266d831c5fdSJamin Lin {
267d831c5fdSJamin Lin     AspeedINTCState *s = ASPEED_INTC(obj);
268d831c5fdSJamin Lin     AspeedINTCClass *aic = ASPEED_INTC_GET_CLASS(s);
269d831c5fdSJamin Lin     int i;
270d831c5fdSJamin Lin 
271d831c5fdSJamin Lin     assert(aic->num_ints <= ASPEED_INTC_NR_INTS);
272d831c5fdSJamin Lin     for (i = 0; i < aic->num_ints; i++) {
273d831c5fdSJamin Lin         object_initialize_child(obj, "intc-orgates[*]", &s->orgates[i],
274d831c5fdSJamin Lin                                 TYPE_OR_IRQ);
275d831c5fdSJamin Lin         object_property_set_int(OBJECT(&s->orgates[i]), "num-lines",
276d831c5fdSJamin Lin                                 aic->num_lines, &error_abort);
277d831c5fdSJamin Lin     }
278d831c5fdSJamin Lin }
279d831c5fdSJamin Lin 
280d831c5fdSJamin Lin static void aspeed_intc_reset(DeviceState *dev)
281d831c5fdSJamin Lin {
282d831c5fdSJamin Lin     AspeedINTCState *s = ASPEED_INTC(dev);
283b008465dSJamin Lin     AspeedINTCClass *aic = ASPEED_INTC_GET_CLASS(s);
284d831c5fdSJamin Lin 
285b008465dSJamin Lin     memset(s->regs, 0, aic->nr_regs << 2);
286d831c5fdSJamin Lin     memset(s->enable, 0, sizeof(s->enable));
287d831c5fdSJamin Lin     memset(s->mask, 0, sizeof(s->mask));
288d831c5fdSJamin Lin     memset(s->pending, 0, sizeof(s->pending));
289d831c5fdSJamin Lin }
290d831c5fdSJamin Lin 
291d831c5fdSJamin Lin static void aspeed_intc_realize(DeviceState *dev, Error **errp)
292d831c5fdSJamin Lin {
293d831c5fdSJamin Lin     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
294d831c5fdSJamin Lin     AspeedINTCState *s = ASPEED_INTC(dev);
295d831c5fdSJamin Lin     AspeedINTCClass *aic = ASPEED_INTC_GET_CLASS(s);
296d831c5fdSJamin Lin     int i;
297d831c5fdSJamin Lin 
298c5728c34SJamin Lin     memory_region_init(&s->iomem_container, OBJECT(s),
299c5728c34SJamin Lin             TYPE_ASPEED_INTC ".container", aic->mem_size);
300c5728c34SJamin Lin 
301c5728c34SJamin Lin     sysbus_init_mmio(sbd, &s->iomem_container);
302c5728c34SJamin Lin 
303b008465dSJamin Lin     s->regs = g_new(uint32_t, aic->nr_regs);
304d831c5fdSJamin Lin     memory_region_init_io(&s->iomem, OBJECT(s), &aspeed_intc_ops, s,
305b008465dSJamin Lin                           TYPE_ASPEED_INTC ".regs", aic->nr_regs << 2);
306d831c5fdSJamin Lin 
307*7ffee511SJamin Lin     memory_region_add_subregion(&s->iomem_container, aic->reg_offset,
308*7ffee511SJamin Lin                                 &s->iomem);
309c5728c34SJamin Lin 
310d831c5fdSJamin Lin     qdev_init_gpio_in(dev, aspeed_intc_set_irq, aic->num_ints);
311d831c5fdSJamin Lin 
312d831c5fdSJamin Lin     for (i = 0; i < aic->num_ints; i++) {
313d831c5fdSJamin Lin         if (!qdev_realize(DEVICE(&s->orgates[i]), NULL, errp)) {
314d831c5fdSJamin Lin             return;
315d831c5fdSJamin Lin         }
316d831c5fdSJamin Lin         sysbus_init_irq(sbd, &s->output_pins[i]);
317d831c5fdSJamin Lin     }
318d831c5fdSJamin Lin }
319d831c5fdSJamin Lin 
320563afea0SJamin Lin static void aspeed_intc_unrealize(DeviceState *dev)
321563afea0SJamin Lin {
322563afea0SJamin Lin     AspeedINTCState *s = ASPEED_INTC(dev);
323563afea0SJamin Lin 
324563afea0SJamin Lin     g_free(s->regs);
325563afea0SJamin Lin     s->regs = NULL;
326563afea0SJamin Lin }
327563afea0SJamin Lin 
328d831c5fdSJamin Lin static void aspeed_intc_class_init(ObjectClass *klass, void *data)
329d831c5fdSJamin Lin {
330d831c5fdSJamin Lin     DeviceClass *dc = DEVICE_CLASS(klass);
331d831c5fdSJamin Lin 
332d831c5fdSJamin Lin     dc->desc = "ASPEED INTC Controller";
333d831c5fdSJamin Lin     dc->realize = aspeed_intc_realize;
334563afea0SJamin Lin     dc->unrealize = aspeed_intc_unrealize;
335e3d08143SPeter Maydell     device_class_set_legacy_reset(dc, aspeed_intc_reset);
336d831c5fdSJamin Lin     dc->vmsd = NULL;
337d831c5fdSJamin Lin }
338d831c5fdSJamin Lin 
339d831c5fdSJamin Lin static const TypeInfo aspeed_intc_info = {
340d831c5fdSJamin Lin     .name = TYPE_ASPEED_INTC,
341d831c5fdSJamin Lin     .parent = TYPE_SYS_BUS_DEVICE,
342d831c5fdSJamin Lin     .instance_init = aspeed_intc_instance_init,
343d831c5fdSJamin Lin     .instance_size = sizeof(AspeedINTCState),
344d831c5fdSJamin Lin     .class_init = aspeed_intc_class_init,
345d831c5fdSJamin Lin     .class_size = sizeof(AspeedINTCClass),
346d831c5fdSJamin Lin     .abstract = true,
347d831c5fdSJamin Lin };
348d831c5fdSJamin Lin 
349d831c5fdSJamin Lin static void aspeed_2700_intc_class_init(ObjectClass *klass, void *data)
350d831c5fdSJamin Lin {
351d831c5fdSJamin Lin     DeviceClass *dc = DEVICE_CLASS(klass);
352d831c5fdSJamin Lin     AspeedINTCClass *aic = ASPEED_INTC_CLASS(klass);
353d831c5fdSJamin Lin 
354d831c5fdSJamin Lin     dc->desc = "ASPEED 2700 INTC Controller";
355d831c5fdSJamin Lin     aic->num_lines = 32;
356d831c5fdSJamin Lin     aic->num_ints = 9;
357c5728c34SJamin Lin     aic->mem_size = 0x4000;
358*7ffee511SJamin Lin     aic->nr_regs = 0x808 >> 2;
359*7ffee511SJamin Lin     aic->reg_offset = 0x1000;
360d831c5fdSJamin Lin }
361d831c5fdSJamin Lin 
362d831c5fdSJamin Lin static const TypeInfo aspeed_2700_intc_info = {
363d831c5fdSJamin Lin     .name = TYPE_ASPEED_2700_INTC,
364d831c5fdSJamin Lin     .parent = TYPE_ASPEED_INTC,
365d831c5fdSJamin Lin     .class_init = aspeed_2700_intc_class_init,
366d831c5fdSJamin Lin };
367d831c5fdSJamin Lin 
368d831c5fdSJamin Lin static void aspeed_intc_register_types(void)
369d831c5fdSJamin Lin {
370d831c5fdSJamin Lin     type_register_static(&aspeed_intc_info);
371d831c5fdSJamin Lin     type_register_static(&aspeed_2700_intc_info);
372d831c5fdSJamin Lin }
373d831c5fdSJamin Lin 
374d831c5fdSJamin Lin type_init(aspeed_intc_register_types);
375