xref: /qemu/hw/intc/arm_gicv3_kvm.c (revision 795c40b8bdbe3fd04bb976416e1bdcf5e3fe997e)
1a7bf3034SPavel Fedin /*
2a7bf3034SPavel Fedin  * ARM Generic Interrupt Controller using KVM in-kernel support
3a7bf3034SPavel Fedin  *
4a7bf3034SPavel Fedin  * Copyright (c) 2015 Samsung Electronics Co., Ltd.
5a7bf3034SPavel Fedin  * Written by Pavel Fedin
6a7bf3034SPavel Fedin  * Based on vGICv2 code by Peter Maydell
7a7bf3034SPavel Fedin  *
8a7bf3034SPavel Fedin  * This program is free software; you can redistribute it and/or modify
9a7bf3034SPavel Fedin  * it under the terms of the GNU General Public License as published by
10a7bf3034SPavel Fedin  * the Free Software Foundation, either version 2 of the License, or
11a7bf3034SPavel Fedin  * (at your option) any later version.
12a7bf3034SPavel Fedin  *
13a7bf3034SPavel Fedin  * This program is distributed in the hope that it will be useful,
14a7bf3034SPavel Fedin  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15a7bf3034SPavel Fedin  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16a7bf3034SPavel Fedin  * GNU General Public License for more details.
17a7bf3034SPavel Fedin  *
18a7bf3034SPavel Fedin  * You should have received a copy of the GNU General Public License along
19a7bf3034SPavel Fedin  * with this program; if not, see <http://www.gnu.org/licenses/>.
20a7bf3034SPavel Fedin  */
21a7bf3034SPavel Fedin 
228ef94f0bSPeter Maydell #include "qemu/osdep.h"
23da34e65cSMarkus Armbruster #include "qapi/error.h"
24a7bf3034SPavel Fedin #include "hw/intc/arm_gicv3_common.h"
25a7bf3034SPavel Fedin #include "hw/sysbus.h"
26367b9f52SVijaya Kumar K #include "qemu/error-report.h"
27a7bf3034SPavel Fedin #include "sysemu/kvm.h"
28a7bf3034SPavel Fedin #include "kvm_arm.h"
29367b9f52SVijaya Kumar K #include "gicv3_internal.h"
30a7bf3034SPavel Fedin #include "vgic_common.h"
31*795c40b8SJuan Quintela #include "migration/blocker.h"
32a7bf3034SPavel Fedin 
33a7bf3034SPavel Fedin #ifdef DEBUG_GICV3_KVM
34a7bf3034SPavel Fedin #define DPRINTF(fmt, ...) \
35a7bf3034SPavel Fedin     do { fprintf(stderr, "kvm_gicv3: " fmt, ## __VA_ARGS__); } while (0)
36a7bf3034SPavel Fedin #else
37a7bf3034SPavel Fedin #define DPRINTF(fmt, ...) \
38a7bf3034SPavel Fedin     do { } while (0)
39a7bf3034SPavel Fedin #endif
40a7bf3034SPavel Fedin 
41a7bf3034SPavel Fedin #define TYPE_KVM_ARM_GICV3 "kvm-arm-gicv3"
42a7bf3034SPavel Fedin #define KVM_ARM_GICV3(obj) \
43a7bf3034SPavel Fedin      OBJECT_CHECK(GICv3State, (obj), TYPE_KVM_ARM_GICV3)
44a7bf3034SPavel Fedin #define KVM_ARM_GICV3_CLASS(klass) \
45a7bf3034SPavel Fedin      OBJECT_CLASS_CHECK(KVMARMGICv3Class, (klass), TYPE_KVM_ARM_GICV3)
46a7bf3034SPavel Fedin #define KVM_ARM_GICV3_GET_CLASS(obj) \
47a7bf3034SPavel Fedin      OBJECT_GET_CLASS(KVMARMGICv3Class, (obj), TYPE_KVM_ARM_GICV3)
48a7bf3034SPavel Fedin 
49367b9f52SVijaya Kumar K #define   KVM_DEV_ARM_VGIC_SYSREG(op0, op1, crn, crm, op2)         \
50367b9f52SVijaya Kumar K                              (ARM64_SYS_REG_SHIFT_MASK(op0, OP0) | \
51367b9f52SVijaya Kumar K                               ARM64_SYS_REG_SHIFT_MASK(op1, OP1) | \
52367b9f52SVijaya Kumar K                               ARM64_SYS_REG_SHIFT_MASK(crn, CRN) | \
53367b9f52SVijaya Kumar K                               ARM64_SYS_REG_SHIFT_MASK(crm, CRM) | \
54367b9f52SVijaya Kumar K                               ARM64_SYS_REG_SHIFT_MASK(op2, OP2))
55367b9f52SVijaya Kumar K 
56367b9f52SVijaya Kumar K #define ICC_PMR_EL1     \
57367b9f52SVijaya Kumar K     KVM_DEV_ARM_VGIC_SYSREG(3, 0, 4, 6, 0)
58367b9f52SVijaya Kumar K #define ICC_BPR0_EL1    \
59367b9f52SVijaya Kumar K     KVM_DEV_ARM_VGIC_SYSREG(3, 0, 12, 8, 3)
60367b9f52SVijaya Kumar K #define ICC_AP0R_EL1(n) \
61367b9f52SVijaya Kumar K     KVM_DEV_ARM_VGIC_SYSREG(3, 0, 12, 8, 4 | n)
62367b9f52SVijaya Kumar K #define ICC_AP1R_EL1(n) \
63367b9f52SVijaya Kumar K     KVM_DEV_ARM_VGIC_SYSREG(3, 0, 12, 9, n)
64367b9f52SVijaya Kumar K #define ICC_BPR1_EL1    \
65367b9f52SVijaya Kumar K     KVM_DEV_ARM_VGIC_SYSREG(3, 0, 12, 12, 3)
66367b9f52SVijaya Kumar K #define ICC_CTLR_EL1    \
67367b9f52SVijaya Kumar K     KVM_DEV_ARM_VGIC_SYSREG(3, 0, 12, 12, 4)
68367b9f52SVijaya Kumar K #define ICC_SRE_EL1 \
69367b9f52SVijaya Kumar K     KVM_DEV_ARM_VGIC_SYSREG(3, 0, 12, 12, 5)
70367b9f52SVijaya Kumar K #define ICC_IGRPEN0_EL1 \
71367b9f52SVijaya Kumar K     KVM_DEV_ARM_VGIC_SYSREG(3, 0, 12, 12, 6)
72367b9f52SVijaya Kumar K #define ICC_IGRPEN1_EL1 \
73367b9f52SVijaya Kumar K     KVM_DEV_ARM_VGIC_SYSREG(3, 0, 12, 12, 7)
74367b9f52SVijaya Kumar K 
75a7bf3034SPavel Fedin typedef struct KVMARMGICv3Class {
76a7bf3034SPavel Fedin     ARMGICv3CommonClass parent_class;
77a7bf3034SPavel Fedin     DeviceRealize parent_realize;
78a7bf3034SPavel Fedin     void (*parent_reset)(DeviceState *dev);
79a7bf3034SPavel Fedin } KVMARMGICv3Class;
80a7bf3034SPavel Fedin 
81a7bf3034SPavel Fedin static void kvm_arm_gicv3_set_irq(void *opaque, int irq, int level)
82a7bf3034SPavel Fedin {
83a7bf3034SPavel Fedin     GICv3State *s = (GICv3State *)opaque;
84a7bf3034SPavel Fedin 
85a7bf3034SPavel Fedin     kvm_arm_gic_set_irq(s->num_irq, irq, level);
86a7bf3034SPavel Fedin }
87a7bf3034SPavel Fedin 
88367b9f52SVijaya Kumar K #define KVM_VGIC_ATTR(reg, typer) \
89367b9f52SVijaya Kumar K     ((typer & KVM_DEV_ARM_VGIC_V3_MPIDR_MASK) | (reg))
90367b9f52SVijaya Kumar K 
91367b9f52SVijaya Kumar K static inline void kvm_gicd_access(GICv3State *s, int offset,
92367b9f52SVijaya Kumar K                                    uint32_t *val, bool write)
93367b9f52SVijaya Kumar K {
94367b9f52SVijaya Kumar K     kvm_device_access(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_DIST_REGS,
95367b9f52SVijaya Kumar K                       KVM_VGIC_ATTR(offset, 0),
96367b9f52SVijaya Kumar K                       val, write);
97367b9f52SVijaya Kumar K }
98367b9f52SVijaya Kumar K 
99367b9f52SVijaya Kumar K static inline void kvm_gicr_access(GICv3State *s, int offset, int cpu,
100367b9f52SVijaya Kumar K                                    uint32_t *val, bool write)
101367b9f52SVijaya Kumar K {
102367b9f52SVijaya Kumar K     kvm_device_access(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_REDIST_REGS,
103367b9f52SVijaya Kumar K                       KVM_VGIC_ATTR(offset, s->cpu[cpu].gicr_typer),
104367b9f52SVijaya Kumar K                       val, write);
105367b9f52SVijaya Kumar K }
106367b9f52SVijaya Kumar K 
107367b9f52SVijaya Kumar K static inline void kvm_gicc_access(GICv3State *s, uint64_t reg, int cpu,
108367b9f52SVijaya Kumar K                                    uint64_t *val, bool write)
109367b9f52SVijaya Kumar K {
110367b9f52SVijaya Kumar K     kvm_device_access(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS,
111367b9f52SVijaya Kumar K                       KVM_VGIC_ATTR(reg, s->cpu[cpu].gicr_typer),
112367b9f52SVijaya Kumar K                       val, write);
113367b9f52SVijaya Kumar K }
114367b9f52SVijaya Kumar K 
115367b9f52SVijaya Kumar K static inline void kvm_gic_line_level_access(GICv3State *s, int irq, int cpu,
116367b9f52SVijaya Kumar K                                              uint32_t *val, bool write)
117367b9f52SVijaya Kumar K {
118367b9f52SVijaya Kumar K     kvm_device_access(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_LEVEL_INFO,
119367b9f52SVijaya Kumar K                       KVM_VGIC_ATTR(irq, s->cpu[cpu].gicr_typer) |
120367b9f52SVijaya Kumar K                       (VGIC_LEVEL_INFO_LINE_LEVEL <<
121367b9f52SVijaya Kumar K                        KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT),
122367b9f52SVijaya Kumar K                       val, write);
123367b9f52SVijaya Kumar K }
124367b9f52SVijaya Kumar K 
125367b9f52SVijaya Kumar K /* Loop through each distributor IRQ related register; since bits
126367b9f52SVijaya Kumar K  * corresponding to SPIs and PPIs are RAZ/WI when affinity routing
127367b9f52SVijaya Kumar K  * is enabled, we skip those.
128367b9f52SVijaya Kumar K  */
129367b9f52SVijaya Kumar K #define for_each_dist_irq_reg(_irq, _max, _field_width) \
130367b9f52SVijaya Kumar K     for (_irq = GIC_INTERNAL; _irq < _max; _irq += (32 / _field_width))
131367b9f52SVijaya Kumar K 
132367b9f52SVijaya Kumar K static void kvm_dist_get_priority(GICv3State *s, uint32_t offset, uint8_t *bmp)
133367b9f52SVijaya Kumar K {
134367b9f52SVijaya Kumar K     uint32_t reg, *field;
135367b9f52SVijaya Kumar K     int irq;
136367b9f52SVijaya Kumar K 
137367b9f52SVijaya Kumar K     field = (uint32_t *)bmp;
138367b9f52SVijaya Kumar K     for_each_dist_irq_reg(irq, s->num_irq, 8) {
139367b9f52SVijaya Kumar K         kvm_gicd_access(s, offset, &reg, false);
140367b9f52SVijaya Kumar K         *field = reg;
141367b9f52SVijaya Kumar K         offset += 4;
142367b9f52SVijaya Kumar K         field++;
143367b9f52SVijaya Kumar K     }
144367b9f52SVijaya Kumar K }
145367b9f52SVijaya Kumar K 
146367b9f52SVijaya Kumar K static void kvm_dist_put_priority(GICv3State *s, uint32_t offset, uint8_t *bmp)
147367b9f52SVijaya Kumar K {
148367b9f52SVijaya Kumar K     uint32_t reg, *field;
149367b9f52SVijaya Kumar K     int irq;
150367b9f52SVijaya Kumar K 
151367b9f52SVijaya Kumar K     field = (uint32_t *)bmp;
152367b9f52SVijaya Kumar K     for_each_dist_irq_reg(irq, s->num_irq, 8) {
153367b9f52SVijaya Kumar K         reg = *field;
154367b9f52SVijaya Kumar K         kvm_gicd_access(s, offset, &reg, true);
155367b9f52SVijaya Kumar K         offset += 4;
156367b9f52SVijaya Kumar K         field++;
157367b9f52SVijaya Kumar K     }
158367b9f52SVijaya Kumar K }
159367b9f52SVijaya Kumar K 
160367b9f52SVijaya Kumar K static void kvm_dist_get_edge_trigger(GICv3State *s, uint32_t offset,
161367b9f52SVijaya Kumar K                                       uint32_t *bmp)
162367b9f52SVijaya Kumar K {
163367b9f52SVijaya Kumar K     uint32_t reg;
164367b9f52SVijaya Kumar K     int irq;
165367b9f52SVijaya Kumar K 
166367b9f52SVijaya Kumar K     for_each_dist_irq_reg(irq, s->num_irq, 2) {
167367b9f52SVijaya Kumar K         kvm_gicd_access(s, offset, &reg, false);
168367b9f52SVijaya Kumar K         reg = half_unshuffle32(reg >> 1);
169367b9f52SVijaya Kumar K         if (irq % 32 != 0) {
170367b9f52SVijaya Kumar K             reg = (reg << 16);
171367b9f52SVijaya Kumar K         }
172367b9f52SVijaya Kumar K         *gic_bmp_ptr32(bmp, irq) |=  reg;
173367b9f52SVijaya Kumar K         offset += 4;
174367b9f52SVijaya Kumar K     }
175367b9f52SVijaya Kumar K }
176367b9f52SVijaya Kumar K 
177367b9f52SVijaya Kumar K static void kvm_dist_put_edge_trigger(GICv3State *s, uint32_t offset,
178367b9f52SVijaya Kumar K                                       uint32_t *bmp)
179367b9f52SVijaya Kumar K {
180367b9f52SVijaya Kumar K     uint32_t reg;
181367b9f52SVijaya Kumar K     int irq;
182367b9f52SVijaya Kumar K 
183367b9f52SVijaya Kumar K     for_each_dist_irq_reg(irq, s->num_irq, 2) {
184367b9f52SVijaya Kumar K         reg = *gic_bmp_ptr32(bmp, irq);
185367b9f52SVijaya Kumar K         if (irq % 32 != 0) {
186367b9f52SVijaya Kumar K             reg = (reg & 0xffff0000) >> 16;
187367b9f52SVijaya Kumar K         } else {
188367b9f52SVijaya Kumar K             reg = reg & 0xffff;
189367b9f52SVijaya Kumar K         }
190367b9f52SVijaya Kumar K         reg = half_shuffle32(reg) << 1;
191367b9f52SVijaya Kumar K         kvm_gicd_access(s, offset, &reg, true);
192367b9f52SVijaya Kumar K         offset += 4;
193367b9f52SVijaya Kumar K     }
194367b9f52SVijaya Kumar K }
195367b9f52SVijaya Kumar K 
196367b9f52SVijaya Kumar K static void kvm_gic_get_line_level_bmp(GICv3State *s, uint32_t *bmp)
197367b9f52SVijaya Kumar K {
198367b9f52SVijaya Kumar K     uint32_t reg;
199367b9f52SVijaya Kumar K     int irq;
200367b9f52SVijaya Kumar K 
201367b9f52SVijaya Kumar K     for_each_dist_irq_reg(irq, s->num_irq, 1) {
202367b9f52SVijaya Kumar K         kvm_gic_line_level_access(s, irq, 0, &reg, false);
203367b9f52SVijaya Kumar K         *gic_bmp_ptr32(bmp, irq) = reg;
204367b9f52SVijaya Kumar K     }
205367b9f52SVijaya Kumar K }
206367b9f52SVijaya Kumar K 
207367b9f52SVijaya Kumar K static void kvm_gic_put_line_level_bmp(GICv3State *s, uint32_t *bmp)
208367b9f52SVijaya Kumar K {
209367b9f52SVijaya Kumar K     uint32_t reg;
210367b9f52SVijaya Kumar K     int irq;
211367b9f52SVijaya Kumar K 
212367b9f52SVijaya Kumar K     for_each_dist_irq_reg(irq, s->num_irq, 1) {
213367b9f52SVijaya Kumar K         reg = *gic_bmp_ptr32(bmp, irq);
214367b9f52SVijaya Kumar K         kvm_gic_line_level_access(s, irq, 0, &reg, true);
215367b9f52SVijaya Kumar K     }
216367b9f52SVijaya Kumar K }
217367b9f52SVijaya Kumar K 
218367b9f52SVijaya Kumar K /* Read a bitmap register group from the kernel VGIC. */
219367b9f52SVijaya Kumar K static void kvm_dist_getbmp(GICv3State *s, uint32_t offset, uint32_t *bmp)
220367b9f52SVijaya Kumar K {
221367b9f52SVijaya Kumar K     uint32_t reg;
222367b9f52SVijaya Kumar K     int irq;
223367b9f52SVijaya Kumar K 
224367b9f52SVijaya Kumar K     for_each_dist_irq_reg(irq, s->num_irq, 1) {
225367b9f52SVijaya Kumar K         kvm_gicd_access(s, offset, &reg, false);
226367b9f52SVijaya Kumar K         *gic_bmp_ptr32(bmp, irq) = reg;
227367b9f52SVijaya Kumar K         offset += 4;
228367b9f52SVijaya Kumar K     }
229367b9f52SVijaya Kumar K }
230367b9f52SVijaya Kumar K 
231367b9f52SVijaya Kumar K static void kvm_dist_putbmp(GICv3State *s, uint32_t offset,
232367b9f52SVijaya Kumar K                             uint32_t clroffset, uint32_t *bmp)
233367b9f52SVijaya Kumar K {
234367b9f52SVijaya Kumar K     uint32_t reg;
235367b9f52SVijaya Kumar K     int irq;
236367b9f52SVijaya Kumar K 
237367b9f52SVijaya Kumar K     for_each_dist_irq_reg(irq, s->num_irq, 1) {
238367b9f52SVijaya Kumar K         /* If this bitmap is a set/clear register pair, first write to the
239367b9f52SVijaya Kumar K          * clear-reg to clear all bits before using the set-reg to write
240367b9f52SVijaya Kumar K          * the 1 bits.
241367b9f52SVijaya Kumar K          */
242367b9f52SVijaya Kumar K         if (clroffset != 0) {
243367b9f52SVijaya Kumar K             reg = 0;
244367b9f52SVijaya Kumar K             kvm_gicd_access(s, clroffset, &reg, true);
245367b9f52SVijaya Kumar K         }
246367b9f52SVijaya Kumar K         reg = *gic_bmp_ptr32(bmp, irq);
247367b9f52SVijaya Kumar K         kvm_gicd_access(s, offset, &reg, true);
248367b9f52SVijaya Kumar K         offset += 4;
249367b9f52SVijaya Kumar K     }
250367b9f52SVijaya Kumar K }
251367b9f52SVijaya Kumar K 
252367b9f52SVijaya Kumar K static void kvm_arm_gicv3_check(GICv3State *s)
253367b9f52SVijaya Kumar K {
254367b9f52SVijaya Kumar K     uint32_t reg;
255367b9f52SVijaya Kumar K     uint32_t num_irq;
256367b9f52SVijaya Kumar K 
257367b9f52SVijaya Kumar K     /* Sanity checking s->num_irq */
258367b9f52SVijaya Kumar K     kvm_gicd_access(s, GICD_TYPER, &reg, false);
259367b9f52SVijaya Kumar K     num_irq = ((reg & 0x1f) + 1) * 32;
260367b9f52SVijaya Kumar K 
261367b9f52SVijaya Kumar K     if (num_irq < s->num_irq) {
262367b9f52SVijaya Kumar K         error_report("Model requests %u IRQs, but kernel supports max %u",
263367b9f52SVijaya Kumar K                      s->num_irq, num_irq);
264367b9f52SVijaya Kumar K         abort();
265367b9f52SVijaya Kumar K     }
266367b9f52SVijaya Kumar K }
267367b9f52SVijaya Kumar K 
268a7bf3034SPavel Fedin static void kvm_arm_gicv3_put(GICv3State *s)
269a7bf3034SPavel Fedin {
270367b9f52SVijaya Kumar K     uint32_t regl, regh, reg;
271367b9f52SVijaya Kumar K     uint64_t reg64, redist_typer;
272367b9f52SVijaya Kumar K     int ncpu, i;
273367b9f52SVijaya Kumar K 
274367b9f52SVijaya Kumar K     kvm_arm_gicv3_check(s);
275367b9f52SVijaya Kumar K 
276367b9f52SVijaya Kumar K     kvm_gicr_access(s, GICR_TYPER, 0, &regl, false);
277367b9f52SVijaya Kumar K     kvm_gicr_access(s, GICR_TYPER + 4, 0, &regh, false);
278367b9f52SVijaya Kumar K     redist_typer = ((uint64_t)regh << 32) | regl;
279367b9f52SVijaya Kumar K 
280367b9f52SVijaya Kumar K     reg = s->gicd_ctlr;
281367b9f52SVijaya Kumar K     kvm_gicd_access(s, GICD_CTLR, &reg, true);
282367b9f52SVijaya Kumar K 
283367b9f52SVijaya Kumar K     if (redist_typer & GICR_TYPER_PLPIS) {
284367b9f52SVijaya Kumar K         /* Set base addresses before LPIs are enabled by GICR_CTLR write */
285367b9f52SVijaya Kumar K         for (ncpu = 0; ncpu < s->num_cpu; ncpu++) {
286367b9f52SVijaya Kumar K             GICv3CPUState *c = &s->cpu[ncpu];
287367b9f52SVijaya Kumar K 
288367b9f52SVijaya Kumar K             reg64 = c->gicr_propbaser;
289367b9f52SVijaya Kumar K             regl = (uint32_t)reg64;
290367b9f52SVijaya Kumar K             kvm_gicr_access(s, GICR_PROPBASER, ncpu, &regl, true);
291367b9f52SVijaya Kumar K             regh = (uint32_t)(reg64 >> 32);
292367b9f52SVijaya Kumar K             kvm_gicr_access(s, GICR_PROPBASER + 4, ncpu, &regh, true);
293367b9f52SVijaya Kumar K 
294367b9f52SVijaya Kumar K             reg64 = c->gicr_pendbaser;
295367b9f52SVijaya Kumar K             if (!c->gicr_ctlr & GICR_CTLR_ENABLE_LPIS) {
296367b9f52SVijaya Kumar K                 /* Setting PTZ is advised if LPIs are disabled, to reduce
297367b9f52SVijaya Kumar K                  * GIC initialization time.
298367b9f52SVijaya Kumar K                  */
299367b9f52SVijaya Kumar K                 reg64 |= GICR_PENDBASER_PTZ;
300367b9f52SVijaya Kumar K             }
301367b9f52SVijaya Kumar K             regl = (uint32_t)reg64;
302367b9f52SVijaya Kumar K             kvm_gicr_access(s, GICR_PENDBASER, ncpu, &regl, true);
303367b9f52SVijaya Kumar K             regh = (uint32_t)(reg64 >> 32);
304367b9f52SVijaya Kumar K             kvm_gicr_access(s, GICR_PENDBASER + 4, ncpu, &regh, true);
305367b9f52SVijaya Kumar K         }
306367b9f52SVijaya Kumar K     }
307367b9f52SVijaya Kumar K 
308367b9f52SVijaya Kumar K     /* Redistributor state (one per CPU) */
309367b9f52SVijaya Kumar K 
310367b9f52SVijaya Kumar K     for (ncpu = 0; ncpu < s->num_cpu; ncpu++) {
311367b9f52SVijaya Kumar K         GICv3CPUState *c = &s->cpu[ncpu];
312367b9f52SVijaya Kumar K 
313367b9f52SVijaya Kumar K         reg = c->gicr_ctlr;
314367b9f52SVijaya Kumar K         kvm_gicr_access(s, GICR_CTLR, ncpu, &reg, true);
315367b9f52SVijaya Kumar K 
316367b9f52SVijaya Kumar K         reg = c->gicr_statusr[GICV3_NS];
317367b9f52SVijaya Kumar K         kvm_gicr_access(s, GICR_STATUSR, ncpu, &reg, true);
318367b9f52SVijaya Kumar K 
319367b9f52SVijaya Kumar K         reg = c->gicr_waker;
320367b9f52SVijaya Kumar K         kvm_gicr_access(s, GICR_WAKER, ncpu, &reg, true);
321367b9f52SVijaya Kumar K 
322367b9f52SVijaya Kumar K         reg = c->gicr_igroupr0;
323367b9f52SVijaya Kumar K         kvm_gicr_access(s, GICR_IGROUPR0, ncpu, &reg, true);
324367b9f52SVijaya Kumar K 
325367b9f52SVijaya Kumar K         reg = ~0;
326367b9f52SVijaya Kumar K         kvm_gicr_access(s, GICR_ICENABLER0, ncpu, &reg, true);
327367b9f52SVijaya Kumar K         reg = c->gicr_ienabler0;
328367b9f52SVijaya Kumar K         kvm_gicr_access(s, GICR_ISENABLER0, ncpu, &reg, true);
329367b9f52SVijaya Kumar K 
330367b9f52SVijaya Kumar K         /* Restore config before pending so we treat level/edge correctly */
331367b9f52SVijaya Kumar K         reg = half_shuffle32(c->edge_trigger >> 16) << 1;
332367b9f52SVijaya Kumar K         kvm_gicr_access(s, GICR_ICFGR1, ncpu, &reg, true);
333367b9f52SVijaya Kumar K 
334367b9f52SVijaya Kumar K         reg = c->level;
335367b9f52SVijaya Kumar K         kvm_gic_line_level_access(s, 0, ncpu, &reg, true);
336367b9f52SVijaya Kumar K 
337367b9f52SVijaya Kumar K         reg = ~0;
338367b9f52SVijaya Kumar K         kvm_gicr_access(s, GICR_ICPENDR0, ncpu, &reg, true);
339367b9f52SVijaya Kumar K         reg = c->gicr_ipendr0;
340367b9f52SVijaya Kumar K         kvm_gicr_access(s, GICR_ISPENDR0, ncpu, &reg, true);
341367b9f52SVijaya Kumar K 
342367b9f52SVijaya Kumar K         reg = ~0;
343367b9f52SVijaya Kumar K         kvm_gicr_access(s, GICR_ICACTIVER0, ncpu, &reg, true);
344367b9f52SVijaya Kumar K         reg = c->gicr_iactiver0;
345367b9f52SVijaya Kumar K         kvm_gicr_access(s, GICR_ISACTIVER0, ncpu, &reg, true);
346367b9f52SVijaya Kumar K 
347367b9f52SVijaya Kumar K         for (i = 0; i < GIC_INTERNAL; i += 4) {
348367b9f52SVijaya Kumar K             reg = c->gicr_ipriorityr[i] |
349367b9f52SVijaya Kumar K                 (c->gicr_ipriorityr[i + 1] << 8) |
350367b9f52SVijaya Kumar K                 (c->gicr_ipriorityr[i + 2] << 16) |
351367b9f52SVijaya Kumar K                 (c->gicr_ipriorityr[i + 3] << 24);
352367b9f52SVijaya Kumar K             kvm_gicr_access(s, GICR_IPRIORITYR + i, ncpu, &reg, true);
353367b9f52SVijaya Kumar K         }
354367b9f52SVijaya Kumar K     }
355367b9f52SVijaya Kumar K 
356367b9f52SVijaya Kumar K     /* Distributor state (shared between all CPUs */
357367b9f52SVijaya Kumar K     reg = s->gicd_statusr[GICV3_NS];
358367b9f52SVijaya Kumar K     kvm_gicd_access(s, GICD_STATUSR, &reg, true);
359367b9f52SVijaya Kumar K 
360367b9f52SVijaya Kumar K     /* s->enable bitmap -> GICD_ISENABLERn */
361367b9f52SVijaya Kumar K     kvm_dist_putbmp(s, GICD_ISENABLER, GICD_ICENABLER, s->enabled);
362367b9f52SVijaya Kumar K 
363367b9f52SVijaya Kumar K     /* s->group bitmap -> GICD_IGROUPRn */
364367b9f52SVijaya Kumar K     kvm_dist_putbmp(s, GICD_IGROUPR, 0, s->group);
365367b9f52SVijaya Kumar K 
366367b9f52SVijaya Kumar K     /* Restore targets before pending to ensure the pending state is set on
367367b9f52SVijaya Kumar K      * the appropriate CPU interfaces in the kernel
368367b9f52SVijaya Kumar K      */
369367b9f52SVijaya Kumar K 
370367b9f52SVijaya Kumar K     /* s->gicd_irouter[irq] -> GICD_IROUTERn
371367b9f52SVijaya Kumar K      * We can't use kvm_dist_put() here because the registers are 64-bit
372367b9f52SVijaya Kumar K      */
373367b9f52SVijaya Kumar K     for (i = GIC_INTERNAL; i < s->num_irq; i++) {
374367b9f52SVijaya Kumar K         uint32_t offset;
375367b9f52SVijaya Kumar K 
376367b9f52SVijaya Kumar K         offset = GICD_IROUTER + (sizeof(uint32_t) * i);
377367b9f52SVijaya Kumar K         reg = (uint32_t)s->gicd_irouter[i];
378367b9f52SVijaya Kumar K         kvm_gicd_access(s, offset, &reg, true);
379367b9f52SVijaya Kumar K 
380367b9f52SVijaya Kumar K         offset = GICD_IROUTER + (sizeof(uint32_t) * i) + 4;
381367b9f52SVijaya Kumar K         reg = (uint32_t)(s->gicd_irouter[i] >> 32);
382367b9f52SVijaya Kumar K         kvm_gicd_access(s, offset, &reg, true);
383367b9f52SVijaya Kumar K     }
384367b9f52SVijaya Kumar K 
385367b9f52SVijaya Kumar K     /* s->trigger bitmap -> GICD_ICFGRn
386367b9f52SVijaya Kumar K      * (restore configuration registers before pending IRQs so we treat
387367b9f52SVijaya Kumar K      * level/edge correctly)
388367b9f52SVijaya Kumar K      */
389367b9f52SVijaya Kumar K     kvm_dist_put_edge_trigger(s, GICD_ICFGR, s->edge_trigger);
390367b9f52SVijaya Kumar K 
391367b9f52SVijaya Kumar K     /* s->level bitmap ->  line_level */
392367b9f52SVijaya Kumar K     kvm_gic_put_line_level_bmp(s, s->level);
393367b9f52SVijaya Kumar K 
394367b9f52SVijaya Kumar K     /* s->pending bitmap -> GICD_ISPENDRn */
395367b9f52SVijaya Kumar K     kvm_dist_putbmp(s, GICD_ISPENDR, GICD_ICPENDR, s->pending);
396367b9f52SVijaya Kumar K 
397367b9f52SVijaya Kumar K     /* s->active bitmap -> GICD_ISACTIVERn */
398367b9f52SVijaya Kumar K     kvm_dist_putbmp(s, GICD_ISACTIVER, GICD_ICACTIVER, s->active);
399367b9f52SVijaya Kumar K 
400367b9f52SVijaya Kumar K     /* s->gicd_ipriority[] -> GICD_IPRIORITYRn */
401367b9f52SVijaya Kumar K     kvm_dist_put_priority(s, GICD_IPRIORITYR, s->gicd_ipriority);
402367b9f52SVijaya Kumar K 
403367b9f52SVijaya Kumar K     /* CPU Interface state (one per CPU) */
404367b9f52SVijaya Kumar K 
405367b9f52SVijaya Kumar K     for (ncpu = 0; ncpu < s->num_cpu; ncpu++) {
406367b9f52SVijaya Kumar K         GICv3CPUState *c = &s->cpu[ncpu];
407367b9f52SVijaya Kumar K         int num_pri_bits;
408367b9f52SVijaya Kumar K 
409367b9f52SVijaya Kumar K         kvm_gicc_access(s, ICC_SRE_EL1, ncpu, &c->icc_sre_el1, true);
410367b9f52SVijaya Kumar K         kvm_gicc_access(s, ICC_CTLR_EL1, ncpu,
411367b9f52SVijaya Kumar K                         &c->icc_ctlr_el1[GICV3_NS], true);
412367b9f52SVijaya Kumar K         kvm_gicc_access(s, ICC_IGRPEN0_EL1, ncpu,
413367b9f52SVijaya Kumar K                         &c->icc_igrpen[GICV3_G0], true);
414367b9f52SVijaya Kumar K         kvm_gicc_access(s, ICC_IGRPEN1_EL1, ncpu,
415367b9f52SVijaya Kumar K                         &c->icc_igrpen[GICV3_G1NS], true);
416367b9f52SVijaya Kumar K         kvm_gicc_access(s, ICC_PMR_EL1, ncpu, &c->icc_pmr_el1, true);
417367b9f52SVijaya Kumar K         kvm_gicc_access(s, ICC_BPR0_EL1, ncpu, &c->icc_bpr[GICV3_G0], true);
418367b9f52SVijaya Kumar K         kvm_gicc_access(s, ICC_BPR1_EL1, ncpu, &c->icc_bpr[GICV3_G1NS], true);
419367b9f52SVijaya Kumar K 
420367b9f52SVijaya Kumar K         num_pri_bits = ((c->icc_ctlr_el1[GICV3_NS] &
421367b9f52SVijaya Kumar K                         ICC_CTLR_EL1_PRIBITS_MASK) >>
422367b9f52SVijaya Kumar K                         ICC_CTLR_EL1_PRIBITS_SHIFT) + 1;
423367b9f52SVijaya Kumar K 
424367b9f52SVijaya Kumar K         switch (num_pri_bits) {
425367b9f52SVijaya Kumar K         case 7:
426367b9f52SVijaya Kumar K             reg64 = c->icc_apr[GICV3_G0][3];
427367b9f52SVijaya Kumar K             kvm_gicc_access(s, ICC_AP0R_EL1(3), ncpu, &reg64, true);
428367b9f52SVijaya Kumar K             reg64 = c->icc_apr[GICV3_G0][2];
429367b9f52SVijaya Kumar K             kvm_gicc_access(s, ICC_AP0R_EL1(2), ncpu, &reg64, true);
430367b9f52SVijaya Kumar K         case 6:
431367b9f52SVijaya Kumar K             reg64 = c->icc_apr[GICV3_G0][1];
432367b9f52SVijaya Kumar K             kvm_gicc_access(s, ICC_AP0R_EL1(1), ncpu, &reg64, true);
433367b9f52SVijaya Kumar K         default:
434367b9f52SVijaya Kumar K             reg64 = c->icc_apr[GICV3_G0][0];
435367b9f52SVijaya Kumar K             kvm_gicc_access(s, ICC_AP0R_EL1(0), ncpu, &reg64, true);
436367b9f52SVijaya Kumar K         }
437367b9f52SVijaya Kumar K 
438367b9f52SVijaya Kumar K         switch (num_pri_bits) {
439367b9f52SVijaya Kumar K         case 7:
440367b9f52SVijaya Kumar K             reg64 = c->icc_apr[GICV3_G1NS][3];
441367b9f52SVijaya Kumar K             kvm_gicc_access(s, ICC_AP1R_EL1(3), ncpu, &reg64, true);
442367b9f52SVijaya Kumar K             reg64 = c->icc_apr[GICV3_G1NS][2];
443367b9f52SVijaya Kumar K             kvm_gicc_access(s, ICC_AP1R_EL1(2), ncpu, &reg64, true);
444367b9f52SVijaya Kumar K         case 6:
445367b9f52SVijaya Kumar K             reg64 = c->icc_apr[GICV3_G1NS][1];
446367b9f52SVijaya Kumar K             kvm_gicc_access(s, ICC_AP1R_EL1(1), ncpu, &reg64, true);
447367b9f52SVijaya Kumar K         default:
448367b9f52SVijaya Kumar K             reg64 = c->icc_apr[GICV3_G1NS][0];
449367b9f52SVijaya Kumar K             kvm_gicc_access(s, ICC_AP1R_EL1(0), ncpu, &reg64, true);
450367b9f52SVijaya Kumar K         }
451367b9f52SVijaya Kumar K     }
452a7bf3034SPavel Fedin }
453a7bf3034SPavel Fedin 
454a7bf3034SPavel Fedin static void kvm_arm_gicv3_get(GICv3State *s)
455a7bf3034SPavel Fedin {
456367b9f52SVijaya Kumar K     uint32_t regl, regh, reg;
457367b9f52SVijaya Kumar K     uint64_t reg64, redist_typer;
458367b9f52SVijaya Kumar K     int ncpu, i;
459367b9f52SVijaya Kumar K 
460367b9f52SVijaya Kumar K     kvm_arm_gicv3_check(s);
461367b9f52SVijaya Kumar K 
462367b9f52SVijaya Kumar K     kvm_gicr_access(s, GICR_TYPER, 0, &regl, false);
463367b9f52SVijaya Kumar K     kvm_gicr_access(s, GICR_TYPER + 4, 0, &regh, false);
464367b9f52SVijaya Kumar K     redist_typer = ((uint64_t)regh << 32) | regl;
465367b9f52SVijaya Kumar K 
466367b9f52SVijaya Kumar K     kvm_gicd_access(s, GICD_CTLR, &reg, false);
467367b9f52SVijaya Kumar K     s->gicd_ctlr = reg;
468367b9f52SVijaya Kumar K 
469367b9f52SVijaya Kumar K     /* Redistributor state (one per CPU) */
470367b9f52SVijaya Kumar K 
471367b9f52SVijaya Kumar K     for (ncpu = 0; ncpu < s->num_cpu; ncpu++) {
472367b9f52SVijaya Kumar K         GICv3CPUState *c = &s->cpu[ncpu];
473367b9f52SVijaya Kumar K 
474367b9f52SVijaya Kumar K         kvm_gicr_access(s, GICR_CTLR, ncpu, &reg, false);
475367b9f52SVijaya Kumar K         c->gicr_ctlr = reg;
476367b9f52SVijaya Kumar K 
477367b9f52SVijaya Kumar K         kvm_gicr_access(s, GICR_STATUSR, ncpu, &reg, false);
478367b9f52SVijaya Kumar K         c->gicr_statusr[GICV3_NS] = reg;
479367b9f52SVijaya Kumar K 
480367b9f52SVijaya Kumar K         kvm_gicr_access(s, GICR_WAKER, ncpu, &reg, false);
481367b9f52SVijaya Kumar K         c->gicr_waker = reg;
482367b9f52SVijaya Kumar K 
483367b9f52SVijaya Kumar K         kvm_gicr_access(s, GICR_IGROUPR0, ncpu, &reg, false);
484367b9f52SVijaya Kumar K         c->gicr_igroupr0 = reg;
485367b9f52SVijaya Kumar K         kvm_gicr_access(s, GICR_ISENABLER0, ncpu, &reg, false);
486367b9f52SVijaya Kumar K         c->gicr_ienabler0 = reg;
487367b9f52SVijaya Kumar K         kvm_gicr_access(s, GICR_ICFGR1, ncpu, &reg, false);
488367b9f52SVijaya Kumar K         c->edge_trigger = half_unshuffle32(reg >> 1) << 16;
489367b9f52SVijaya Kumar K         kvm_gic_line_level_access(s, 0, ncpu, &reg, false);
490367b9f52SVijaya Kumar K         c->level = reg;
491367b9f52SVijaya Kumar K         kvm_gicr_access(s, GICR_ISPENDR0, ncpu, &reg, false);
492367b9f52SVijaya Kumar K         c->gicr_ipendr0 = reg;
493367b9f52SVijaya Kumar K         kvm_gicr_access(s, GICR_ISACTIVER0, ncpu, &reg, false);
494367b9f52SVijaya Kumar K         c->gicr_iactiver0 = reg;
495367b9f52SVijaya Kumar K 
496367b9f52SVijaya Kumar K         for (i = 0; i < GIC_INTERNAL; i += 4) {
497367b9f52SVijaya Kumar K             kvm_gicr_access(s, GICR_IPRIORITYR + i, ncpu, &reg, false);
498367b9f52SVijaya Kumar K             c->gicr_ipriorityr[i] = extract32(reg, 0, 8);
499367b9f52SVijaya Kumar K             c->gicr_ipriorityr[i + 1] = extract32(reg, 8, 8);
500367b9f52SVijaya Kumar K             c->gicr_ipriorityr[i + 2] = extract32(reg, 16, 8);
501367b9f52SVijaya Kumar K             c->gicr_ipriorityr[i + 3] = extract32(reg, 24, 8);
502367b9f52SVijaya Kumar K         }
503367b9f52SVijaya Kumar K     }
504367b9f52SVijaya Kumar K 
505367b9f52SVijaya Kumar K     if (redist_typer & GICR_TYPER_PLPIS) {
506367b9f52SVijaya Kumar K         for (ncpu = 0; ncpu < s->num_cpu; ncpu++) {
507367b9f52SVijaya Kumar K             GICv3CPUState *c = &s->cpu[ncpu];
508367b9f52SVijaya Kumar K 
509367b9f52SVijaya Kumar K             kvm_gicr_access(s, GICR_PROPBASER, ncpu, &regl, false);
510367b9f52SVijaya Kumar K             kvm_gicr_access(s, GICR_PROPBASER + 4, ncpu, &regh, false);
511367b9f52SVijaya Kumar K             c->gicr_propbaser = ((uint64_t)regh << 32) | regl;
512367b9f52SVijaya Kumar K 
513367b9f52SVijaya Kumar K             kvm_gicr_access(s, GICR_PENDBASER, ncpu, &regl, false);
514367b9f52SVijaya Kumar K             kvm_gicr_access(s, GICR_PENDBASER + 4, ncpu, &regh, false);
515367b9f52SVijaya Kumar K             c->gicr_pendbaser = ((uint64_t)regh << 32) | regl;
516367b9f52SVijaya Kumar K         }
517367b9f52SVijaya Kumar K     }
518367b9f52SVijaya Kumar K 
519367b9f52SVijaya Kumar K     /* Distributor state (shared between all CPUs */
520367b9f52SVijaya Kumar K 
521367b9f52SVijaya Kumar K     kvm_gicd_access(s, GICD_STATUSR, &reg, false);
522367b9f52SVijaya Kumar K     s->gicd_statusr[GICV3_NS] = reg;
523367b9f52SVijaya Kumar K 
524367b9f52SVijaya Kumar K     /* GICD_IGROUPRn -> s->group bitmap */
525367b9f52SVijaya Kumar K     kvm_dist_getbmp(s, GICD_IGROUPR, s->group);
526367b9f52SVijaya Kumar K 
527367b9f52SVijaya Kumar K     /* GICD_ISENABLERn -> s->enabled bitmap */
528367b9f52SVijaya Kumar K     kvm_dist_getbmp(s, GICD_ISENABLER, s->enabled);
529367b9f52SVijaya Kumar K 
530367b9f52SVijaya Kumar K     /* Line level of irq */
531367b9f52SVijaya Kumar K     kvm_gic_get_line_level_bmp(s, s->level);
532367b9f52SVijaya Kumar K     /* GICD_ISPENDRn -> s->pending bitmap */
533367b9f52SVijaya Kumar K     kvm_dist_getbmp(s, GICD_ISPENDR, s->pending);
534367b9f52SVijaya Kumar K 
535367b9f52SVijaya Kumar K     /* GICD_ISACTIVERn -> s->active bitmap */
536367b9f52SVijaya Kumar K     kvm_dist_getbmp(s, GICD_ISACTIVER, s->active);
537367b9f52SVijaya Kumar K 
538367b9f52SVijaya Kumar K     /* GICD_ICFGRn -> s->trigger bitmap */
539367b9f52SVijaya Kumar K     kvm_dist_get_edge_trigger(s, GICD_ICFGR, s->edge_trigger);
540367b9f52SVijaya Kumar K 
541367b9f52SVijaya Kumar K     /* GICD_IPRIORITYRn -> s->gicd_ipriority[] */
542367b9f52SVijaya Kumar K     kvm_dist_get_priority(s, GICD_IPRIORITYR, s->gicd_ipriority);
543367b9f52SVijaya Kumar K 
544367b9f52SVijaya Kumar K     /* GICD_IROUTERn -> s->gicd_irouter[irq] */
545367b9f52SVijaya Kumar K     for (i = GIC_INTERNAL; i < s->num_irq; i++) {
546367b9f52SVijaya Kumar K         uint32_t offset;
547367b9f52SVijaya Kumar K 
548367b9f52SVijaya Kumar K         offset = GICD_IROUTER + (sizeof(uint32_t) * i);
549367b9f52SVijaya Kumar K         kvm_gicd_access(s, offset, &regl, false);
550367b9f52SVijaya Kumar K         offset = GICD_IROUTER + (sizeof(uint32_t) * i) + 4;
551367b9f52SVijaya Kumar K         kvm_gicd_access(s, offset, &regh, false);
552367b9f52SVijaya Kumar K         s->gicd_irouter[i] = ((uint64_t)regh << 32) | regl;
553367b9f52SVijaya Kumar K     }
554367b9f52SVijaya Kumar K 
555367b9f52SVijaya Kumar K     /*****************************************************************
556367b9f52SVijaya Kumar K      * CPU Interface(s) State
557367b9f52SVijaya Kumar K      */
558367b9f52SVijaya Kumar K 
559367b9f52SVijaya Kumar K     for (ncpu = 0; ncpu < s->num_cpu; ncpu++) {
560367b9f52SVijaya Kumar K         GICv3CPUState *c = &s->cpu[ncpu];
561367b9f52SVijaya Kumar K         int num_pri_bits;
562367b9f52SVijaya Kumar K 
563367b9f52SVijaya Kumar K         kvm_gicc_access(s, ICC_SRE_EL1, ncpu, &c->icc_sre_el1, false);
564367b9f52SVijaya Kumar K         kvm_gicc_access(s, ICC_CTLR_EL1, ncpu,
565367b9f52SVijaya Kumar K                         &c->icc_ctlr_el1[GICV3_NS], false);
566367b9f52SVijaya Kumar K         kvm_gicc_access(s, ICC_IGRPEN0_EL1, ncpu,
567367b9f52SVijaya Kumar K                         &c->icc_igrpen[GICV3_G0], false);
568367b9f52SVijaya Kumar K         kvm_gicc_access(s, ICC_IGRPEN1_EL1, ncpu,
569367b9f52SVijaya Kumar K                         &c->icc_igrpen[GICV3_G1NS], false);
570367b9f52SVijaya Kumar K         kvm_gicc_access(s, ICC_PMR_EL1, ncpu, &c->icc_pmr_el1, false);
571367b9f52SVijaya Kumar K         kvm_gicc_access(s, ICC_BPR0_EL1, ncpu, &c->icc_bpr[GICV3_G0], false);
572367b9f52SVijaya Kumar K         kvm_gicc_access(s, ICC_BPR1_EL1, ncpu, &c->icc_bpr[GICV3_G1NS], false);
573367b9f52SVijaya Kumar K         num_pri_bits = ((c->icc_ctlr_el1[GICV3_NS] &
574367b9f52SVijaya Kumar K                         ICC_CTLR_EL1_PRIBITS_MASK) >>
575367b9f52SVijaya Kumar K                         ICC_CTLR_EL1_PRIBITS_SHIFT) + 1;
576367b9f52SVijaya Kumar K 
577367b9f52SVijaya Kumar K         switch (num_pri_bits) {
578367b9f52SVijaya Kumar K         case 7:
579367b9f52SVijaya Kumar K             kvm_gicc_access(s, ICC_AP0R_EL1(3), ncpu, &reg64, false);
580367b9f52SVijaya Kumar K             c->icc_apr[GICV3_G0][3] = reg64;
581367b9f52SVijaya Kumar K             kvm_gicc_access(s, ICC_AP0R_EL1(2), ncpu, &reg64, false);
582367b9f52SVijaya Kumar K             c->icc_apr[GICV3_G0][2] = reg64;
583367b9f52SVijaya Kumar K         case 6:
584367b9f52SVijaya Kumar K             kvm_gicc_access(s, ICC_AP0R_EL1(1), ncpu, &reg64, false);
585367b9f52SVijaya Kumar K             c->icc_apr[GICV3_G0][1] = reg64;
586367b9f52SVijaya Kumar K         default:
587367b9f52SVijaya Kumar K             kvm_gicc_access(s, ICC_AP0R_EL1(0), ncpu, &reg64, false);
588367b9f52SVijaya Kumar K             c->icc_apr[GICV3_G0][0] = reg64;
589367b9f52SVijaya Kumar K         }
590367b9f52SVijaya Kumar K 
591367b9f52SVijaya Kumar K         switch (num_pri_bits) {
592367b9f52SVijaya Kumar K         case 7:
593367b9f52SVijaya Kumar K             kvm_gicc_access(s, ICC_AP1R_EL1(3), ncpu, &reg64, false);
594367b9f52SVijaya Kumar K             c->icc_apr[GICV3_G1NS][3] = reg64;
595367b9f52SVijaya Kumar K             kvm_gicc_access(s, ICC_AP1R_EL1(2), ncpu, &reg64, false);
596367b9f52SVijaya Kumar K             c->icc_apr[GICV3_G1NS][2] = reg64;
597367b9f52SVijaya Kumar K         case 6:
598367b9f52SVijaya Kumar K             kvm_gicc_access(s, ICC_AP1R_EL1(1), ncpu, &reg64, false);
599367b9f52SVijaya Kumar K             c->icc_apr[GICV3_G1NS][1] = reg64;
600367b9f52SVijaya Kumar K         default:
601367b9f52SVijaya Kumar K             kvm_gicc_access(s, ICC_AP1R_EL1(0), ncpu, &reg64, false);
602367b9f52SVijaya Kumar K             c->icc_apr[GICV3_G1NS][0] = reg64;
603367b9f52SVijaya Kumar K         }
604367b9f52SVijaya Kumar K     }
605a7bf3034SPavel Fedin }
606a7bf3034SPavel Fedin 
60707a5628cSVijaya Kumar K static void arm_gicv3_icc_reset(CPUARMState *env, const ARMCPRegInfo *ri)
60807a5628cSVijaya Kumar K {
60907a5628cSVijaya Kumar K     ARMCPU *cpu;
61007a5628cSVijaya Kumar K     GICv3State *s;
61107a5628cSVijaya Kumar K     GICv3CPUState *c;
61207a5628cSVijaya Kumar K 
61307a5628cSVijaya Kumar K     c = (GICv3CPUState *)env->gicv3state;
61407a5628cSVijaya Kumar K     s = c->gic;
61507a5628cSVijaya Kumar K     cpu = ARM_CPU(c->cpu);
61607a5628cSVijaya Kumar K 
61707a5628cSVijaya Kumar K     c->icc_pmr_el1 = 0;
61807a5628cSVijaya Kumar K     c->icc_bpr[GICV3_G0] = GIC_MIN_BPR;
61907a5628cSVijaya Kumar K     c->icc_bpr[GICV3_G1] = GIC_MIN_BPR;
62007a5628cSVijaya Kumar K     c->icc_bpr[GICV3_G1NS] = GIC_MIN_BPR;
62107a5628cSVijaya Kumar K 
62207a5628cSVijaya Kumar K     c->icc_sre_el1 = 0x7;
62307a5628cSVijaya Kumar K     memset(c->icc_apr, 0, sizeof(c->icc_apr));
62407a5628cSVijaya Kumar K     memset(c->icc_igrpen, 0, sizeof(c->icc_igrpen));
625e7d54416SEric Auger 
626e7d54416SEric Auger     if (s->migration_blocker) {
627e7d54416SEric Auger         return;
628e7d54416SEric Auger     }
629e7d54416SEric Auger 
630e7d54416SEric Auger     /* Initialize to actual HW supported configuration */
631e7d54416SEric Auger     kvm_device_access(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS,
632e7d54416SEric Auger                       KVM_VGIC_ATTR(ICC_CTLR_EL1, cpu->mp_affinity),
633e7d54416SEric Auger                       &c->icc_ctlr_el1[GICV3_NS], false);
634e7d54416SEric Auger 
635e7d54416SEric Auger     c->icc_ctlr_el1[GICV3_S] = c->icc_ctlr_el1[GICV3_NS];
63607a5628cSVijaya Kumar K }
63707a5628cSVijaya Kumar K 
638a7bf3034SPavel Fedin static void kvm_arm_gicv3_reset(DeviceState *dev)
639a7bf3034SPavel Fedin {
640a7bf3034SPavel Fedin     GICv3State *s = ARM_GICV3_COMMON(dev);
641a7bf3034SPavel Fedin     KVMARMGICv3Class *kgc = KVM_ARM_GICV3_GET_CLASS(s);
642a7bf3034SPavel Fedin 
643a7bf3034SPavel Fedin     DPRINTF("Reset\n");
644a7bf3034SPavel Fedin 
645a7bf3034SPavel Fedin     kgc->parent_reset(dev);
646367b9f52SVijaya Kumar K 
647367b9f52SVijaya Kumar K     if (s->migration_blocker) {
648367b9f52SVijaya Kumar K         DPRINTF("Cannot put kernel gic state, no kernel interface\n");
649367b9f52SVijaya Kumar K         return;
650367b9f52SVijaya Kumar K     }
651367b9f52SVijaya Kumar K 
652a7bf3034SPavel Fedin     kvm_arm_gicv3_put(s);
653a7bf3034SPavel Fedin }
654a7bf3034SPavel Fedin 
65507a5628cSVijaya Kumar K /*
65607a5628cSVijaya Kumar K  * CPU interface registers of GIC needs to be reset on CPU reset.
65707a5628cSVijaya Kumar K  * For the calling arm_gicv3_icc_reset() on CPU reset, we register
65807a5628cSVijaya Kumar K  * below ARMCPRegInfo. As we reset the whole cpu interface under single
65907a5628cSVijaya Kumar K  * register reset, we define only one register of CPU interface instead
66007a5628cSVijaya Kumar K  * of defining all the registers.
66107a5628cSVijaya Kumar K  */
66207a5628cSVijaya Kumar K static const ARMCPRegInfo gicv3_cpuif_reginfo[] = {
66307a5628cSVijaya Kumar K     { .name = "ICC_CTLR_EL1", .state = ARM_CP_STATE_BOTH,
66407a5628cSVijaya Kumar K       .opc0 = 3, .opc1 = 0, .crn = 12, .crm = 12, .opc2 = 4,
66507a5628cSVijaya Kumar K       /*
66607a5628cSVijaya Kumar K        * If ARM_CP_NOP is used, resetfn is not called,
66707a5628cSVijaya Kumar K        * So ARM_CP_NO_RAW is appropriate type.
66807a5628cSVijaya Kumar K        */
66907a5628cSVijaya Kumar K       .type = ARM_CP_NO_RAW,
67007a5628cSVijaya Kumar K       .access = PL1_RW,
67107a5628cSVijaya Kumar K       .readfn = arm_cp_read_zero,
67207a5628cSVijaya Kumar K       .writefn = arm_cp_write_ignore,
67307a5628cSVijaya Kumar K       /*
67407a5628cSVijaya Kumar K        * We hang the whole cpu interface reset routine off here
67507a5628cSVijaya Kumar K        * rather than parcelling it out into one little function
67607a5628cSVijaya Kumar K        * per register
67707a5628cSVijaya Kumar K        */
67807a5628cSVijaya Kumar K       .resetfn = arm_gicv3_icc_reset,
67907a5628cSVijaya Kumar K     },
68007a5628cSVijaya Kumar K     REGINFO_SENTINEL
68107a5628cSVijaya Kumar K };
68207a5628cSVijaya Kumar K 
683a7bf3034SPavel Fedin static void kvm_arm_gicv3_realize(DeviceState *dev, Error **errp)
684a7bf3034SPavel Fedin {
685a7bf3034SPavel Fedin     GICv3State *s = KVM_ARM_GICV3(dev);
686a7bf3034SPavel Fedin     KVMARMGICv3Class *kgc = KVM_ARM_GICV3_GET_CLASS(s);
687a7bf3034SPavel Fedin     Error *local_err = NULL;
688d19a4d4eSEric Auger     int i;
689a7bf3034SPavel Fedin 
690a7bf3034SPavel Fedin     DPRINTF("kvm_arm_gicv3_realize\n");
691a7bf3034SPavel Fedin 
692a7bf3034SPavel Fedin     kgc->parent_realize(dev, &local_err);
693a7bf3034SPavel Fedin     if (local_err) {
694a7bf3034SPavel Fedin         error_propagate(errp, local_err);
695a7bf3034SPavel Fedin         return;
696a7bf3034SPavel Fedin     }
697a7bf3034SPavel Fedin 
698a7bf3034SPavel Fedin     if (s->security_extn) {
699a7bf3034SPavel Fedin         error_setg(errp, "the in-kernel VGICv3 does not implement the "
700a7bf3034SPavel Fedin                    "security extensions");
701a7bf3034SPavel Fedin         return;
702a7bf3034SPavel Fedin     }
703a7bf3034SPavel Fedin 
704a7bf3034SPavel Fedin     gicv3_init_irqs_and_mmio(s, kvm_arm_gicv3_set_irq, NULL);
705a7bf3034SPavel Fedin 
70607a5628cSVijaya Kumar K     for (i = 0; i < s->num_cpu; i++) {
70707a5628cSVijaya Kumar K         ARMCPU *cpu = ARM_CPU(qemu_get_cpu(i));
70807a5628cSVijaya Kumar K 
70907a5628cSVijaya Kumar K         define_arm_cp_regs(cpu, gicv3_cpuif_reginfo);
71007a5628cSVijaya Kumar K     }
71107a5628cSVijaya Kumar K 
712a7bf3034SPavel Fedin     /* Try to create the device via the device control API */
713a7bf3034SPavel Fedin     s->dev_fd = kvm_create_device(kvm_state, KVM_DEV_TYPE_ARM_VGIC_V3, false);
714a7bf3034SPavel Fedin     if (s->dev_fd < 0) {
715a7bf3034SPavel Fedin         error_setg_errno(errp, -s->dev_fd, "error creating in-kernel VGIC");
716a7bf3034SPavel Fedin         return;
717a7bf3034SPavel Fedin     }
718a7bf3034SPavel Fedin 
719a7bf3034SPavel Fedin     kvm_device_access(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_NR_IRQS,
720a7bf3034SPavel Fedin                       0, &s->num_irq, true);
721a7bf3034SPavel Fedin 
722a7bf3034SPavel Fedin     /* Tell the kernel to complete VGIC initialization now */
723a7bf3034SPavel Fedin     kvm_device_access(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_CTRL,
724a7bf3034SPavel Fedin                       KVM_DEV_ARM_VGIC_CTRL_INIT, NULL, true);
725a7bf3034SPavel Fedin 
726a7bf3034SPavel Fedin     kvm_arm_register_device(&s->iomem_dist, -1, KVM_DEV_ARM_VGIC_GRP_ADDR,
727a7bf3034SPavel Fedin                             KVM_VGIC_V3_ADDR_TYPE_DIST, s->dev_fd);
728a7bf3034SPavel Fedin     kvm_arm_register_device(&s->iomem_redist, -1, KVM_DEV_ARM_VGIC_GRP_ADDR,
729a7bf3034SPavel Fedin                             KVM_VGIC_V3_ADDR_TYPE_REDIST, s->dev_fd);
730757caeedSPavel Fedin 
731d19a4d4eSEric Auger     if (kvm_has_gsi_routing()) {
732d19a4d4eSEric Auger         /* set up irq routing */
733d19a4d4eSEric Auger         kvm_init_irq_routing(kvm_state);
734d19a4d4eSEric Auger         for (i = 0; i < s->num_irq - GIC_INTERNAL; ++i) {
735d19a4d4eSEric Auger             kvm_irqchip_add_irq_route(kvm_state, i, 0, i);
736d19a4d4eSEric Auger         }
737d19a4d4eSEric Auger 
738d19a4d4eSEric Auger         kvm_gsi_routing_allowed = true;
739d19a4d4eSEric Auger 
740d19a4d4eSEric Auger         kvm_irqchip_commit_routes(kvm_state);
741d19a4d4eSEric Auger     }
742367b9f52SVijaya Kumar K 
743367b9f52SVijaya Kumar K     if (!kvm_device_check_attr(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_DIST_REGS,
744367b9f52SVijaya Kumar K                                GICD_CTLR)) {
745367b9f52SVijaya Kumar K         error_setg(&s->migration_blocker, "This operating system kernel does "
746367b9f52SVijaya Kumar K                                           "not support vGICv3 migration");
747367b9f52SVijaya Kumar K         migrate_add_blocker(s->migration_blocker, &local_err);
748367b9f52SVijaya Kumar K         if (local_err) {
749367b9f52SVijaya Kumar K             error_propagate(errp, local_err);
750367b9f52SVijaya Kumar K             error_free(s->migration_blocker);
751367b9f52SVijaya Kumar K             return;
752367b9f52SVijaya Kumar K         }
753367b9f52SVijaya Kumar K     }
754a7bf3034SPavel Fedin }
755a7bf3034SPavel Fedin 
756a7bf3034SPavel Fedin static void kvm_arm_gicv3_class_init(ObjectClass *klass, void *data)
757a7bf3034SPavel Fedin {
758a7bf3034SPavel Fedin     DeviceClass *dc = DEVICE_CLASS(klass);
759a7bf3034SPavel Fedin     ARMGICv3CommonClass *agcc = ARM_GICV3_COMMON_CLASS(klass);
760a7bf3034SPavel Fedin     KVMARMGICv3Class *kgc = KVM_ARM_GICV3_CLASS(klass);
761a7bf3034SPavel Fedin 
762a7bf3034SPavel Fedin     agcc->pre_save = kvm_arm_gicv3_get;
763a7bf3034SPavel Fedin     agcc->post_load = kvm_arm_gicv3_put;
764a7bf3034SPavel Fedin     kgc->parent_realize = dc->realize;
765a7bf3034SPavel Fedin     kgc->parent_reset = dc->reset;
766a7bf3034SPavel Fedin     dc->realize = kvm_arm_gicv3_realize;
767a7bf3034SPavel Fedin     dc->reset = kvm_arm_gicv3_reset;
768a7bf3034SPavel Fedin }
769a7bf3034SPavel Fedin 
770a7bf3034SPavel Fedin static const TypeInfo kvm_arm_gicv3_info = {
771a7bf3034SPavel Fedin     .name = TYPE_KVM_ARM_GICV3,
772a7bf3034SPavel Fedin     .parent = TYPE_ARM_GICV3_COMMON,
773a7bf3034SPavel Fedin     .instance_size = sizeof(GICv3State),
774a7bf3034SPavel Fedin     .class_init = kvm_arm_gicv3_class_init,
775a7bf3034SPavel Fedin     .class_size = sizeof(KVMARMGICv3Class),
776a7bf3034SPavel Fedin };
777a7bf3034SPavel Fedin 
778a7bf3034SPavel Fedin static void kvm_arm_gicv3_register_types(void)
779a7bf3034SPavel Fedin {
780a7bf3034SPavel Fedin     type_register_static(&kvm_arm_gicv3_info);
781a7bf3034SPavel Fedin }
782a7bf3034SPavel Fedin 
783a7bf3034SPavel Fedin type_init(kvm_arm_gicv3_register_types)
784