1a7bf3034SPavel Fedin /* 2a7bf3034SPavel Fedin * ARM Generic Interrupt Controller using KVM in-kernel support 3a7bf3034SPavel Fedin * 4a7bf3034SPavel Fedin * Copyright (c) 2015 Samsung Electronics Co., Ltd. 5a7bf3034SPavel Fedin * Written by Pavel Fedin 6a7bf3034SPavel Fedin * Based on vGICv2 code by Peter Maydell 7a7bf3034SPavel Fedin * 8a7bf3034SPavel Fedin * This program is free software; you can redistribute it and/or modify 9a7bf3034SPavel Fedin * it under the terms of the GNU General Public License as published by 10a7bf3034SPavel Fedin * the Free Software Foundation, either version 2 of the License, or 11a7bf3034SPavel Fedin * (at your option) any later version. 12a7bf3034SPavel Fedin * 13a7bf3034SPavel Fedin * This program is distributed in the hope that it will be useful, 14a7bf3034SPavel Fedin * but WITHOUT ANY WARRANTY; without even the implied warranty of 15a7bf3034SPavel Fedin * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16a7bf3034SPavel Fedin * GNU General Public License for more details. 17a7bf3034SPavel Fedin * 18a7bf3034SPavel Fedin * You should have received a copy of the GNU General Public License along 19a7bf3034SPavel Fedin * with this program; if not, see <http://www.gnu.org/licenses/>. 20a7bf3034SPavel Fedin */ 21a7bf3034SPavel Fedin 228ef94f0bSPeter Maydell #include "qemu/osdep.h" 23da34e65cSMarkus Armbruster #include "qapi/error.h" 24a7bf3034SPavel Fedin #include "hw/intc/arm_gicv3_common.h" 25367b9f52SVijaya Kumar K #include "qemu/error-report.h" 260b8fa32fSMarkus Armbruster #include "qemu/module.h" 27a7bf3034SPavel Fedin #include "sysemu/kvm.h" 2854d31236SMarkus Armbruster #include "sysemu/runstate.h" 29a7bf3034SPavel Fedin #include "kvm_arm.h" 30367b9f52SVijaya Kumar K #include "gicv3_internal.h" 31a7bf3034SPavel Fedin #include "vgic_common.h" 32795c40b8SJuan Quintela #include "migration/blocker.h" 33db1015e9SEduardo Habkost #include "qom/object.h" 34a7bf3034SPavel Fedin 35a7bf3034SPavel Fedin #ifdef DEBUG_GICV3_KVM 36a7bf3034SPavel Fedin #define DPRINTF(fmt, ...) \ 37a7bf3034SPavel Fedin do { fprintf(stderr, "kvm_gicv3: " fmt, ## __VA_ARGS__); } while (0) 38a7bf3034SPavel Fedin #else 39a7bf3034SPavel Fedin #define DPRINTF(fmt, ...) \ 40a7bf3034SPavel Fedin do { } while (0) 41a7bf3034SPavel Fedin #endif 42a7bf3034SPavel Fedin 43a7bf3034SPavel Fedin #define TYPE_KVM_ARM_GICV3 "kvm-arm-gicv3" 44db1015e9SEduardo Habkost typedef struct KVMARMGICv3Class KVMARMGICv3Class; 45fa34a3c5SEduardo Habkost /* This is reusing the GICv3State typedef from ARM_GICV3_ITS_COMMON */ 46fa34a3c5SEduardo Habkost DECLARE_OBJ_CHECKERS(GICv3State, KVMARMGICv3Class, 47fa34a3c5SEduardo Habkost KVM_ARM_GICV3, TYPE_KVM_ARM_GICV3) 48a7bf3034SPavel Fedin 49367b9f52SVijaya Kumar K #define KVM_DEV_ARM_VGIC_SYSREG(op0, op1, crn, crm, op2) \ 50367b9f52SVijaya Kumar K (ARM64_SYS_REG_SHIFT_MASK(op0, OP0) | \ 51367b9f52SVijaya Kumar K ARM64_SYS_REG_SHIFT_MASK(op1, OP1) | \ 52367b9f52SVijaya Kumar K ARM64_SYS_REG_SHIFT_MASK(crn, CRN) | \ 53367b9f52SVijaya Kumar K ARM64_SYS_REG_SHIFT_MASK(crm, CRM) | \ 54367b9f52SVijaya Kumar K ARM64_SYS_REG_SHIFT_MASK(op2, OP2)) 55367b9f52SVijaya Kumar K 56367b9f52SVijaya Kumar K #define ICC_PMR_EL1 \ 57367b9f52SVijaya Kumar K KVM_DEV_ARM_VGIC_SYSREG(3, 0, 4, 6, 0) 58367b9f52SVijaya Kumar K #define ICC_BPR0_EL1 \ 59367b9f52SVijaya Kumar K KVM_DEV_ARM_VGIC_SYSREG(3, 0, 12, 8, 3) 60367b9f52SVijaya Kumar K #define ICC_AP0R_EL1(n) \ 61367b9f52SVijaya Kumar K KVM_DEV_ARM_VGIC_SYSREG(3, 0, 12, 8, 4 | n) 62367b9f52SVijaya Kumar K #define ICC_AP1R_EL1(n) \ 63367b9f52SVijaya Kumar K KVM_DEV_ARM_VGIC_SYSREG(3, 0, 12, 9, n) 64367b9f52SVijaya Kumar K #define ICC_BPR1_EL1 \ 65367b9f52SVijaya Kumar K KVM_DEV_ARM_VGIC_SYSREG(3, 0, 12, 12, 3) 66367b9f52SVijaya Kumar K #define ICC_CTLR_EL1 \ 67367b9f52SVijaya Kumar K KVM_DEV_ARM_VGIC_SYSREG(3, 0, 12, 12, 4) 68367b9f52SVijaya Kumar K #define ICC_SRE_EL1 \ 69367b9f52SVijaya Kumar K KVM_DEV_ARM_VGIC_SYSREG(3, 0, 12, 12, 5) 70367b9f52SVijaya Kumar K #define ICC_IGRPEN0_EL1 \ 71367b9f52SVijaya Kumar K KVM_DEV_ARM_VGIC_SYSREG(3, 0, 12, 12, 6) 72367b9f52SVijaya Kumar K #define ICC_IGRPEN1_EL1 \ 73367b9f52SVijaya Kumar K KVM_DEV_ARM_VGIC_SYSREG(3, 0, 12, 12, 7) 74367b9f52SVijaya Kumar K 75db1015e9SEduardo Habkost struct KVMARMGICv3Class { 76a7bf3034SPavel Fedin ARMGICv3CommonClass parent_class; 77a7bf3034SPavel Fedin DeviceRealize parent_realize; 78a7bf3034SPavel Fedin void (*parent_reset)(DeviceState *dev); 79db1015e9SEduardo Habkost }; 80a7bf3034SPavel Fedin 81a7bf3034SPavel Fedin static void kvm_arm_gicv3_set_irq(void *opaque, int irq, int level) 82a7bf3034SPavel Fedin { 83a7bf3034SPavel Fedin GICv3State *s = (GICv3State *)opaque; 84a7bf3034SPavel Fedin 85a7bf3034SPavel Fedin kvm_arm_gic_set_irq(s->num_irq, irq, level); 86a7bf3034SPavel Fedin } 87a7bf3034SPavel Fedin 88367b9f52SVijaya Kumar K #define KVM_VGIC_ATTR(reg, typer) \ 89367b9f52SVijaya Kumar K ((typer & KVM_DEV_ARM_VGIC_V3_MPIDR_MASK) | (reg)) 90367b9f52SVijaya Kumar K 91367b9f52SVijaya Kumar K static inline void kvm_gicd_access(GICv3State *s, int offset, 92367b9f52SVijaya Kumar K uint32_t *val, bool write) 93367b9f52SVijaya Kumar K { 94367b9f52SVijaya Kumar K kvm_device_access(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_DIST_REGS, 95367b9f52SVijaya Kumar K KVM_VGIC_ATTR(offset, 0), 96556969e9SEric Auger val, write, &error_abort); 97367b9f52SVijaya Kumar K } 98367b9f52SVijaya Kumar K 99367b9f52SVijaya Kumar K static inline void kvm_gicr_access(GICv3State *s, int offset, int cpu, 100367b9f52SVijaya Kumar K uint32_t *val, bool write) 101367b9f52SVijaya Kumar K { 102367b9f52SVijaya Kumar K kvm_device_access(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_REDIST_REGS, 103367b9f52SVijaya Kumar K KVM_VGIC_ATTR(offset, s->cpu[cpu].gicr_typer), 104556969e9SEric Auger val, write, &error_abort); 105367b9f52SVijaya Kumar K } 106367b9f52SVijaya Kumar K 107367b9f52SVijaya Kumar K static inline void kvm_gicc_access(GICv3State *s, uint64_t reg, int cpu, 108367b9f52SVijaya Kumar K uint64_t *val, bool write) 109367b9f52SVijaya Kumar K { 110367b9f52SVijaya Kumar K kvm_device_access(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS, 111367b9f52SVijaya Kumar K KVM_VGIC_ATTR(reg, s->cpu[cpu].gicr_typer), 112556969e9SEric Auger val, write, &error_abort); 113367b9f52SVijaya Kumar K } 114367b9f52SVijaya Kumar K 115367b9f52SVijaya Kumar K static inline void kvm_gic_line_level_access(GICv3State *s, int irq, int cpu, 116367b9f52SVijaya Kumar K uint32_t *val, bool write) 117367b9f52SVijaya Kumar K { 118367b9f52SVijaya Kumar K kvm_device_access(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_LEVEL_INFO, 119367b9f52SVijaya Kumar K KVM_VGIC_ATTR(irq, s->cpu[cpu].gicr_typer) | 120367b9f52SVijaya Kumar K (VGIC_LEVEL_INFO_LINE_LEVEL << 121367b9f52SVijaya Kumar K KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT), 122556969e9SEric Auger val, write, &error_abort); 123367b9f52SVijaya Kumar K } 124367b9f52SVijaya Kumar K 125367b9f52SVijaya Kumar K /* Loop through each distributor IRQ related register; since bits 126367b9f52SVijaya Kumar K * corresponding to SPIs and PPIs are RAZ/WI when affinity routing 127367b9f52SVijaya Kumar K * is enabled, we skip those. 128367b9f52SVijaya Kumar K */ 129367b9f52SVijaya Kumar K #define for_each_dist_irq_reg(_irq, _max, _field_width) \ 130367b9f52SVijaya Kumar K for (_irq = GIC_INTERNAL; _irq < _max; _irq += (32 / _field_width)) 131367b9f52SVijaya Kumar K 132367b9f52SVijaya Kumar K static void kvm_dist_get_priority(GICv3State *s, uint32_t offset, uint8_t *bmp) 133367b9f52SVijaya Kumar K { 134367b9f52SVijaya Kumar K uint32_t reg, *field; 135367b9f52SVijaya Kumar K int irq; 136367b9f52SVijaya Kumar K 1371dcf3675SShannon Zhao /* For the KVM GICv3, affinity routing is always enabled, and the first 8 1381dcf3675SShannon Zhao * GICD_IPRIORITYR<n> registers are always RAZ/WI. The corresponding 1391dcf3675SShannon Zhao * functionality is replaced by GICR_IPRIORITYR<n>. It doesn't need to 1401dcf3675SShannon Zhao * sync them. So it needs to skip the field of GIC_INTERNAL irqs in bmp and 1411dcf3675SShannon Zhao * offset. 1421dcf3675SShannon Zhao */ 1431dcf3675SShannon Zhao field = (uint32_t *)(bmp + GIC_INTERNAL); 1441dcf3675SShannon Zhao offset += (GIC_INTERNAL * 8) / 8; 145367b9f52SVijaya Kumar K for_each_dist_irq_reg(irq, s->num_irq, 8) { 146367b9f52SVijaya Kumar K kvm_gicd_access(s, offset, ®, false); 147367b9f52SVijaya Kumar K *field = reg; 148367b9f52SVijaya Kumar K offset += 4; 149367b9f52SVijaya Kumar K field++; 150367b9f52SVijaya Kumar K } 151367b9f52SVijaya Kumar K } 152367b9f52SVijaya Kumar K 153367b9f52SVijaya Kumar K static void kvm_dist_put_priority(GICv3State *s, uint32_t offset, uint8_t *bmp) 154367b9f52SVijaya Kumar K { 155367b9f52SVijaya Kumar K uint32_t reg, *field; 156367b9f52SVijaya Kumar K int irq; 157367b9f52SVijaya Kumar K 1581dcf3675SShannon Zhao /* For the KVM GICv3, affinity routing is always enabled, and the first 8 1591dcf3675SShannon Zhao * GICD_IPRIORITYR<n> registers are always RAZ/WI. The corresponding 1601dcf3675SShannon Zhao * functionality is replaced by GICR_IPRIORITYR<n>. It doesn't need to 1611dcf3675SShannon Zhao * sync them. So it needs to skip the field of GIC_INTERNAL irqs in bmp and 1621dcf3675SShannon Zhao * offset. 1631dcf3675SShannon Zhao */ 1641dcf3675SShannon Zhao field = (uint32_t *)(bmp + GIC_INTERNAL); 1651dcf3675SShannon Zhao offset += (GIC_INTERNAL * 8) / 8; 166367b9f52SVijaya Kumar K for_each_dist_irq_reg(irq, s->num_irq, 8) { 167367b9f52SVijaya Kumar K reg = *field; 168367b9f52SVijaya Kumar K kvm_gicd_access(s, offset, ®, true); 169367b9f52SVijaya Kumar K offset += 4; 170367b9f52SVijaya Kumar K field++; 171367b9f52SVijaya Kumar K } 172367b9f52SVijaya Kumar K } 173367b9f52SVijaya Kumar K 174367b9f52SVijaya Kumar K static void kvm_dist_get_edge_trigger(GICv3State *s, uint32_t offset, 175367b9f52SVijaya Kumar K uint32_t *bmp) 176367b9f52SVijaya Kumar K { 177367b9f52SVijaya Kumar K uint32_t reg; 178367b9f52SVijaya Kumar K int irq; 179367b9f52SVijaya Kumar K 180910e2048SShannon Zhao /* For the KVM GICv3, affinity routing is always enabled, and the first 2 181910e2048SShannon Zhao * GICD_ICFGR<n> registers are always RAZ/WI. The corresponding 182910e2048SShannon Zhao * functionality is replaced by GICR_ICFGR<n>. It doesn't need to sync 183910e2048SShannon Zhao * them. So it should increase the offset to skip GIC_INTERNAL irqs. 184910e2048SShannon Zhao * This matches the for_each_dist_irq_reg() macro which also skips the 185910e2048SShannon Zhao * first GIC_INTERNAL irqs. 186910e2048SShannon Zhao */ 187910e2048SShannon Zhao offset += (GIC_INTERNAL * 2) / 8; 188367b9f52SVijaya Kumar K for_each_dist_irq_reg(irq, s->num_irq, 2) { 189367b9f52SVijaya Kumar K kvm_gicd_access(s, offset, ®, false); 190367b9f52SVijaya Kumar K reg = half_unshuffle32(reg >> 1); 191367b9f52SVijaya Kumar K if (irq % 32 != 0) { 192367b9f52SVijaya Kumar K reg = (reg << 16); 193367b9f52SVijaya Kumar K } 194367b9f52SVijaya Kumar K *gic_bmp_ptr32(bmp, irq) |= reg; 195367b9f52SVijaya Kumar K offset += 4; 196367b9f52SVijaya Kumar K } 197367b9f52SVijaya Kumar K } 198367b9f52SVijaya Kumar K 199367b9f52SVijaya Kumar K static void kvm_dist_put_edge_trigger(GICv3State *s, uint32_t offset, 200367b9f52SVijaya Kumar K uint32_t *bmp) 201367b9f52SVijaya Kumar K { 202367b9f52SVijaya Kumar K uint32_t reg; 203367b9f52SVijaya Kumar K int irq; 204367b9f52SVijaya Kumar K 205910e2048SShannon Zhao /* For the KVM GICv3, affinity routing is always enabled, and the first 2 206910e2048SShannon Zhao * GICD_ICFGR<n> registers are always RAZ/WI. The corresponding 207910e2048SShannon Zhao * functionality is replaced by GICR_ICFGR<n>. It doesn't need to sync 208910e2048SShannon Zhao * them. So it should increase the offset to skip GIC_INTERNAL irqs. 209910e2048SShannon Zhao * This matches the for_each_dist_irq_reg() macro which also skips the 210910e2048SShannon Zhao * first GIC_INTERNAL irqs. 211910e2048SShannon Zhao */ 212910e2048SShannon Zhao offset += (GIC_INTERNAL * 2) / 8; 213367b9f52SVijaya Kumar K for_each_dist_irq_reg(irq, s->num_irq, 2) { 214367b9f52SVijaya Kumar K reg = *gic_bmp_ptr32(bmp, irq); 215367b9f52SVijaya Kumar K if (irq % 32 != 0) { 216367b9f52SVijaya Kumar K reg = (reg & 0xffff0000) >> 16; 217367b9f52SVijaya Kumar K } else { 218367b9f52SVijaya Kumar K reg = reg & 0xffff; 219367b9f52SVijaya Kumar K } 220367b9f52SVijaya Kumar K reg = half_shuffle32(reg) << 1; 221367b9f52SVijaya Kumar K kvm_gicd_access(s, offset, ®, true); 222367b9f52SVijaya Kumar K offset += 4; 223367b9f52SVijaya Kumar K } 224367b9f52SVijaya Kumar K } 225367b9f52SVijaya Kumar K 226367b9f52SVijaya Kumar K static void kvm_gic_get_line_level_bmp(GICv3State *s, uint32_t *bmp) 227367b9f52SVijaya Kumar K { 228367b9f52SVijaya Kumar K uint32_t reg; 229367b9f52SVijaya Kumar K int irq; 230367b9f52SVijaya Kumar K 231367b9f52SVijaya Kumar K for_each_dist_irq_reg(irq, s->num_irq, 1) { 232367b9f52SVijaya Kumar K kvm_gic_line_level_access(s, irq, 0, ®, false); 233367b9f52SVijaya Kumar K *gic_bmp_ptr32(bmp, irq) = reg; 234367b9f52SVijaya Kumar K } 235367b9f52SVijaya Kumar K } 236367b9f52SVijaya Kumar K 237367b9f52SVijaya Kumar K static void kvm_gic_put_line_level_bmp(GICv3State *s, uint32_t *bmp) 238367b9f52SVijaya Kumar K { 239367b9f52SVijaya Kumar K uint32_t reg; 240367b9f52SVijaya Kumar K int irq; 241367b9f52SVijaya Kumar K 242367b9f52SVijaya Kumar K for_each_dist_irq_reg(irq, s->num_irq, 1) { 243367b9f52SVijaya Kumar K reg = *gic_bmp_ptr32(bmp, irq); 244367b9f52SVijaya Kumar K kvm_gic_line_level_access(s, irq, 0, ®, true); 245367b9f52SVijaya Kumar K } 246367b9f52SVijaya Kumar K } 247367b9f52SVijaya Kumar K 248367b9f52SVijaya Kumar K /* Read a bitmap register group from the kernel VGIC. */ 249367b9f52SVijaya Kumar K static void kvm_dist_getbmp(GICv3State *s, uint32_t offset, uint32_t *bmp) 250367b9f52SVijaya Kumar K { 251367b9f52SVijaya Kumar K uint32_t reg; 252367b9f52SVijaya Kumar K int irq; 253367b9f52SVijaya Kumar K 254910e2048SShannon Zhao /* For the KVM GICv3, affinity routing is always enabled, and the 255910e2048SShannon Zhao * GICD_IGROUPR0/GICD_IGRPMODR0/GICD_ISENABLER0/GICD_ISPENDR0/ 256910e2048SShannon Zhao * GICD_ISACTIVER0 registers are always RAZ/WI. The corresponding 257910e2048SShannon Zhao * functionality is replaced by the GICR registers. It doesn't need to sync 258910e2048SShannon Zhao * them. So it should increase the offset to skip GIC_INTERNAL irqs. 259910e2048SShannon Zhao * This matches the for_each_dist_irq_reg() macro which also skips the 260910e2048SShannon Zhao * first GIC_INTERNAL irqs. 261910e2048SShannon Zhao */ 262910e2048SShannon Zhao offset += (GIC_INTERNAL * 1) / 8; 263367b9f52SVijaya Kumar K for_each_dist_irq_reg(irq, s->num_irq, 1) { 264367b9f52SVijaya Kumar K kvm_gicd_access(s, offset, ®, false); 265367b9f52SVijaya Kumar K *gic_bmp_ptr32(bmp, irq) = reg; 266367b9f52SVijaya Kumar K offset += 4; 267367b9f52SVijaya Kumar K } 268367b9f52SVijaya Kumar K } 269367b9f52SVijaya Kumar K 270367b9f52SVijaya Kumar K static void kvm_dist_putbmp(GICv3State *s, uint32_t offset, 271367b9f52SVijaya Kumar K uint32_t clroffset, uint32_t *bmp) 272367b9f52SVijaya Kumar K { 273367b9f52SVijaya Kumar K uint32_t reg; 274367b9f52SVijaya Kumar K int irq; 275367b9f52SVijaya Kumar K 276910e2048SShannon Zhao /* For the KVM GICv3, affinity routing is always enabled, and the 277910e2048SShannon Zhao * GICD_IGROUPR0/GICD_IGRPMODR0/GICD_ISENABLER0/GICD_ISPENDR0/ 278910e2048SShannon Zhao * GICD_ISACTIVER0 registers are always RAZ/WI. The corresponding 279910e2048SShannon Zhao * functionality is replaced by the GICR registers. It doesn't need to sync 280910e2048SShannon Zhao * them. So it should increase the offset and clroffset to skip GIC_INTERNAL 281910e2048SShannon Zhao * irqs. This matches the for_each_dist_irq_reg() macro which also skips the 282910e2048SShannon Zhao * first GIC_INTERNAL irqs. 283910e2048SShannon Zhao */ 284910e2048SShannon Zhao offset += (GIC_INTERNAL * 1) / 8; 285910e2048SShannon Zhao if (clroffset != 0) { 286910e2048SShannon Zhao clroffset += (GIC_INTERNAL * 1) / 8; 287910e2048SShannon Zhao } 288910e2048SShannon Zhao 289367b9f52SVijaya Kumar K for_each_dist_irq_reg(irq, s->num_irq, 1) { 290367b9f52SVijaya Kumar K /* If this bitmap is a set/clear register pair, first write to the 291367b9f52SVijaya Kumar K * clear-reg to clear all bits before using the set-reg to write 292367b9f52SVijaya Kumar K * the 1 bits. 293367b9f52SVijaya Kumar K */ 294367b9f52SVijaya Kumar K if (clroffset != 0) { 295367b9f52SVijaya Kumar K reg = 0; 296367b9f52SVijaya Kumar K kvm_gicd_access(s, clroffset, ®, true); 29734ffacaeSShannon Zhao clroffset += 4; 298367b9f52SVijaya Kumar K } 299367b9f52SVijaya Kumar K reg = *gic_bmp_ptr32(bmp, irq); 300367b9f52SVijaya Kumar K kvm_gicd_access(s, offset, ®, true); 301367b9f52SVijaya Kumar K offset += 4; 302367b9f52SVijaya Kumar K } 303367b9f52SVijaya Kumar K } 304367b9f52SVijaya Kumar K 305367b9f52SVijaya Kumar K static void kvm_arm_gicv3_check(GICv3State *s) 306367b9f52SVijaya Kumar K { 307367b9f52SVijaya Kumar K uint32_t reg; 308367b9f52SVijaya Kumar K uint32_t num_irq; 309367b9f52SVijaya Kumar K 310367b9f52SVijaya Kumar K /* Sanity checking s->num_irq */ 311367b9f52SVijaya Kumar K kvm_gicd_access(s, GICD_TYPER, ®, false); 312367b9f52SVijaya Kumar K num_irq = ((reg & 0x1f) + 1) * 32; 313367b9f52SVijaya Kumar K 314367b9f52SVijaya Kumar K if (num_irq < s->num_irq) { 315367b9f52SVijaya Kumar K error_report("Model requests %u IRQs, but kernel supports max %u", 316367b9f52SVijaya Kumar K s->num_irq, num_irq); 317367b9f52SVijaya Kumar K abort(); 318367b9f52SVijaya Kumar K } 319367b9f52SVijaya Kumar K } 320367b9f52SVijaya Kumar K 321a7bf3034SPavel Fedin static void kvm_arm_gicv3_put(GICv3State *s) 322a7bf3034SPavel Fedin { 323367b9f52SVijaya Kumar K uint32_t regl, regh, reg; 324367b9f52SVijaya Kumar K uint64_t reg64, redist_typer; 325367b9f52SVijaya Kumar K int ncpu, i; 326367b9f52SVijaya Kumar K 327367b9f52SVijaya Kumar K kvm_arm_gicv3_check(s); 328367b9f52SVijaya Kumar K 329367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_TYPER, 0, ®l, false); 330367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_TYPER + 4, 0, ®h, false); 331367b9f52SVijaya Kumar K redist_typer = ((uint64_t)regh << 32) | regl; 332367b9f52SVijaya Kumar K 333367b9f52SVijaya Kumar K reg = s->gicd_ctlr; 334367b9f52SVijaya Kumar K kvm_gicd_access(s, GICD_CTLR, ®, true); 335367b9f52SVijaya Kumar K 336367b9f52SVijaya Kumar K if (redist_typer & GICR_TYPER_PLPIS) { 337618bacabSZenghui Yu /* 338618bacabSZenghui Yu * Restore base addresses before LPIs are potentially enabled by 339618bacabSZenghui Yu * GICR_CTLR write 340618bacabSZenghui Yu */ 341367b9f52SVijaya Kumar K for (ncpu = 0; ncpu < s->num_cpu; ncpu++) { 342367b9f52SVijaya Kumar K GICv3CPUState *c = &s->cpu[ncpu]; 343367b9f52SVijaya Kumar K 344367b9f52SVijaya Kumar K reg64 = c->gicr_propbaser; 345367b9f52SVijaya Kumar K regl = (uint32_t)reg64; 346367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_PROPBASER, ncpu, ®l, true); 347367b9f52SVijaya Kumar K regh = (uint32_t)(reg64 >> 32); 348367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_PROPBASER + 4, ncpu, ®h, true); 349367b9f52SVijaya Kumar K 350367b9f52SVijaya Kumar K reg64 = c->gicr_pendbaser; 351367b9f52SVijaya Kumar K regl = (uint32_t)reg64; 352367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_PENDBASER, ncpu, ®l, true); 353367b9f52SVijaya Kumar K regh = (uint32_t)(reg64 >> 32); 354367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_PENDBASER + 4, ncpu, ®h, true); 355367b9f52SVijaya Kumar K } 356367b9f52SVijaya Kumar K } 357367b9f52SVijaya Kumar K 358367b9f52SVijaya Kumar K /* Redistributor state (one per CPU) */ 359367b9f52SVijaya Kumar K 360367b9f52SVijaya Kumar K for (ncpu = 0; ncpu < s->num_cpu; ncpu++) { 361367b9f52SVijaya Kumar K GICv3CPUState *c = &s->cpu[ncpu]; 362367b9f52SVijaya Kumar K 363367b9f52SVijaya Kumar K reg = c->gicr_ctlr; 364367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_CTLR, ncpu, ®, true); 365367b9f52SVijaya Kumar K 366367b9f52SVijaya Kumar K reg = c->gicr_statusr[GICV3_NS]; 367367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_STATUSR, ncpu, ®, true); 368367b9f52SVijaya Kumar K 369367b9f52SVijaya Kumar K reg = c->gicr_waker; 370367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_WAKER, ncpu, ®, true); 371367b9f52SVijaya Kumar K 372367b9f52SVijaya Kumar K reg = c->gicr_igroupr0; 373367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_IGROUPR0, ncpu, ®, true); 374367b9f52SVijaya Kumar K 375367b9f52SVijaya Kumar K reg = ~0; 376367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_ICENABLER0, ncpu, ®, true); 377367b9f52SVijaya Kumar K reg = c->gicr_ienabler0; 378367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_ISENABLER0, ncpu, ®, true); 379367b9f52SVijaya Kumar K 380367b9f52SVijaya Kumar K /* Restore config before pending so we treat level/edge correctly */ 381367b9f52SVijaya Kumar K reg = half_shuffle32(c->edge_trigger >> 16) << 1; 382367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_ICFGR1, ncpu, ®, true); 383367b9f52SVijaya Kumar K 384367b9f52SVijaya Kumar K reg = c->level; 385367b9f52SVijaya Kumar K kvm_gic_line_level_access(s, 0, ncpu, ®, true); 386367b9f52SVijaya Kumar K 387367b9f52SVijaya Kumar K reg = ~0; 388367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_ICPENDR0, ncpu, ®, true); 389367b9f52SVijaya Kumar K reg = c->gicr_ipendr0; 390367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_ISPENDR0, ncpu, ®, true); 391367b9f52SVijaya Kumar K 392367b9f52SVijaya Kumar K reg = ~0; 393367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_ICACTIVER0, ncpu, ®, true); 394367b9f52SVijaya Kumar K reg = c->gicr_iactiver0; 395367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_ISACTIVER0, ncpu, ®, true); 396367b9f52SVijaya Kumar K 397367b9f52SVijaya Kumar K for (i = 0; i < GIC_INTERNAL; i += 4) { 398367b9f52SVijaya Kumar K reg = c->gicr_ipriorityr[i] | 399367b9f52SVijaya Kumar K (c->gicr_ipriorityr[i + 1] << 8) | 400367b9f52SVijaya Kumar K (c->gicr_ipriorityr[i + 2] << 16) | 401367b9f52SVijaya Kumar K (c->gicr_ipriorityr[i + 3] << 24); 402367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_IPRIORITYR + i, ncpu, ®, true); 403367b9f52SVijaya Kumar K } 404367b9f52SVijaya Kumar K } 405367b9f52SVijaya Kumar K 406367b9f52SVijaya Kumar K /* Distributor state (shared between all CPUs */ 407367b9f52SVijaya Kumar K reg = s->gicd_statusr[GICV3_NS]; 408367b9f52SVijaya Kumar K kvm_gicd_access(s, GICD_STATUSR, ®, true); 409367b9f52SVijaya Kumar K 410367b9f52SVijaya Kumar K /* s->enable bitmap -> GICD_ISENABLERn */ 411367b9f52SVijaya Kumar K kvm_dist_putbmp(s, GICD_ISENABLER, GICD_ICENABLER, s->enabled); 412367b9f52SVijaya Kumar K 413367b9f52SVijaya Kumar K /* s->group bitmap -> GICD_IGROUPRn */ 414367b9f52SVijaya Kumar K kvm_dist_putbmp(s, GICD_IGROUPR, 0, s->group); 415367b9f52SVijaya Kumar K 416367b9f52SVijaya Kumar K /* Restore targets before pending to ensure the pending state is set on 417367b9f52SVijaya Kumar K * the appropriate CPU interfaces in the kernel 418367b9f52SVijaya Kumar K */ 419367b9f52SVijaya Kumar K 420367b9f52SVijaya Kumar K /* s->gicd_irouter[irq] -> GICD_IROUTERn 421367b9f52SVijaya Kumar K * We can't use kvm_dist_put() here because the registers are 64-bit 422367b9f52SVijaya Kumar K */ 423367b9f52SVijaya Kumar K for (i = GIC_INTERNAL; i < s->num_irq; i++) { 424367b9f52SVijaya Kumar K uint32_t offset; 425367b9f52SVijaya Kumar K 426367b9f52SVijaya Kumar K offset = GICD_IROUTER + (sizeof(uint32_t) * i); 427367b9f52SVijaya Kumar K reg = (uint32_t)s->gicd_irouter[i]; 428367b9f52SVijaya Kumar K kvm_gicd_access(s, offset, ®, true); 429367b9f52SVijaya Kumar K 430367b9f52SVijaya Kumar K offset = GICD_IROUTER + (sizeof(uint32_t) * i) + 4; 431367b9f52SVijaya Kumar K reg = (uint32_t)(s->gicd_irouter[i] >> 32); 432367b9f52SVijaya Kumar K kvm_gicd_access(s, offset, ®, true); 433367b9f52SVijaya Kumar K } 434367b9f52SVijaya Kumar K 435367b9f52SVijaya Kumar K /* s->trigger bitmap -> GICD_ICFGRn 436367b9f52SVijaya Kumar K * (restore configuration registers before pending IRQs so we treat 437367b9f52SVijaya Kumar K * level/edge correctly) 438367b9f52SVijaya Kumar K */ 439367b9f52SVijaya Kumar K kvm_dist_put_edge_trigger(s, GICD_ICFGR, s->edge_trigger); 440367b9f52SVijaya Kumar K 441367b9f52SVijaya Kumar K /* s->level bitmap -> line_level */ 442367b9f52SVijaya Kumar K kvm_gic_put_line_level_bmp(s, s->level); 443367b9f52SVijaya Kumar K 444367b9f52SVijaya Kumar K /* s->pending bitmap -> GICD_ISPENDRn */ 445367b9f52SVijaya Kumar K kvm_dist_putbmp(s, GICD_ISPENDR, GICD_ICPENDR, s->pending); 446367b9f52SVijaya Kumar K 447367b9f52SVijaya Kumar K /* s->active bitmap -> GICD_ISACTIVERn */ 448367b9f52SVijaya Kumar K kvm_dist_putbmp(s, GICD_ISACTIVER, GICD_ICACTIVER, s->active); 449367b9f52SVijaya Kumar K 450367b9f52SVijaya Kumar K /* s->gicd_ipriority[] -> GICD_IPRIORITYRn */ 451367b9f52SVijaya Kumar K kvm_dist_put_priority(s, GICD_IPRIORITYR, s->gicd_ipriority); 452367b9f52SVijaya Kumar K 453367b9f52SVijaya Kumar K /* CPU Interface state (one per CPU) */ 454367b9f52SVijaya Kumar K 455367b9f52SVijaya Kumar K for (ncpu = 0; ncpu < s->num_cpu; ncpu++) { 456367b9f52SVijaya Kumar K GICv3CPUState *c = &s->cpu[ncpu]; 457367b9f52SVijaya Kumar K int num_pri_bits; 458367b9f52SVijaya Kumar K 459367b9f52SVijaya Kumar K kvm_gicc_access(s, ICC_SRE_EL1, ncpu, &c->icc_sre_el1, true); 460367b9f52SVijaya Kumar K kvm_gicc_access(s, ICC_CTLR_EL1, ncpu, 461367b9f52SVijaya Kumar K &c->icc_ctlr_el1[GICV3_NS], true); 462367b9f52SVijaya Kumar K kvm_gicc_access(s, ICC_IGRPEN0_EL1, ncpu, 463367b9f52SVijaya Kumar K &c->icc_igrpen[GICV3_G0], true); 464367b9f52SVijaya Kumar K kvm_gicc_access(s, ICC_IGRPEN1_EL1, ncpu, 465367b9f52SVijaya Kumar K &c->icc_igrpen[GICV3_G1NS], true); 466367b9f52SVijaya Kumar K kvm_gicc_access(s, ICC_PMR_EL1, ncpu, &c->icc_pmr_el1, true); 467367b9f52SVijaya Kumar K kvm_gicc_access(s, ICC_BPR0_EL1, ncpu, &c->icc_bpr[GICV3_G0], true); 468367b9f52SVijaya Kumar K kvm_gicc_access(s, ICC_BPR1_EL1, ncpu, &c->icc_bpr[GICV3_G1NS], true); 469367b9f52SVijaya Kumar K 470367b9f52SVijaya Kumar K num_pri_bits = ((c->icc_ctlr_el1[GICV3_NS] & 471367b9f52SVijaya Kumar K ICC_CTLR_EL1_PRIBITS_MASK) >> 472367b9f52SVijaya Kumar K ICC_CTLR_EL1_PRIBITS_SHIFT) + 1; 473367b9f52SVijaya Kumar K 474367b9f52SVijaya Kumar K switch (num_pri_bits) { 475367b9f52SVijaya Kumar K case 7: 476367b9f52SVijaya Kumar K reg64 = c->icc_apr[GICV3_G0][3]; 477367b9f52SVijaya Kumar K kvm_gicc_access(s, ICC_AP0R_EL1(3), ncpu, ®64, true); 478367b9f52SVijaya Kumar K reg64 = c->icc_apr[GICV3_G0][2]; 479367b9f52SVijaya Kumar K kvm_gicc_access(s, ICC_AP0R_EL1(2), ncpu, ®64, true); 480d85afd1eSChen Qun /* fall through */ 481367b9f52SVijaya Kumar K case 6: 482367b9f52SVijaya Kumar K reg64 = c->icc_apr[GICV3_G0][1]; 483367b9f52SVijaya Kumar K kvm_gicc_access(s, ICC_AP0R_EL1(1), ncpu, ®64, true); 484d85afd1eSChen Qun /* fall through */ 485367b9f52SVijaya Kumar K default: 486367b9f52SVijaya Kumar K reg64 = c->icc_apr[GICV3_G0][0]; 487367b9f52SVijaya Kumar K kvm_gicc_access(s, ICC_AP0R_EL1(0), ncpu, ®64, true); 488367b9f52SVijaya Kumar K } 489367b9f52SVijaya Kumar K 490367b9f52SVijaya Kumar K switch (num_pri_bits) { 491367b9f52SVijaya Kumar K case 7: 492367b9f52SVijaya Kumar K reg64 = c->icc_apr[GICV3_G1NS][3]; 493367b9f52SVijaya Kumar K kvm_gicc_access(s, ICC_AP1R_EL1(3), ncpu, ®64, true); 494367b9f52SVijaya Kumar K reg64 = c->icc_apr[GICV3_G1NS][2]; 495367b9f52SVijaya Kumar K kvm_gicc_access(s, ICC_AP1R_EL1(2), ncpu, ®64, true); 496d85afd1eSChen Qun /* fall through */ 497367b9f52SVijaya Kumar K case 6: 498367b9f52SVijaya Kumar K reg64 = c->icc_apr[GICV3_G1NS][1]; 499367b9f52SVijaya Kumar K kvm_gicc_access(s, ICC_AP1R_EL1(1), ncpu, ®64, true); 500d85afd1eSChen Qun /* fall through */ 501367b9f52SVijaya Kumar K default: 502367b9f52SVijaya Kumar K reg64 = c->icc_apr[GICV3_G1NS][0]; 503367b9f52SVijaya Kumar K kvm_gicc_access(s, ICC_AP1R_EL1(0), ncpu, ®64, true); 504367b9f52SVijaya Kumar K } 505367b9f52SVijaya Kumar K } 506a7bf3034SPavel Fedin } 507a7bf3034SPavel Fedin 508a7bf3034SPavel Fedin static void kvm_arm_gicv3_get(GICv3State *s) 509a7bf3034SPavel Fedin { 510367b9f52SVijaya Kumar K uint32_t regl, regh, reg; 511367b9f52SVijaya Kumar K uint64_t reg64, redist_typer; 512367b9f52SVijaya Kumar K int ncpu, i; 513367b9f52SVijaya Kumar K 514367b9f52SVijaya Kumar K kvm_arm_gicv3_check(s); 515367b9f52SVijaya Kumar K 516367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_TYPER, 0, ®l, false); 517367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_TYPER + 4, 0, ®h, false); 518367b9f52SVijaya Kumar K redist_typer = ((uint64_t)regh << 32) | regl; 519367b9f52SVijaya Kumar K 520367b9f52SVijaya Kumar K kvm_gicd_access(s, GICD_CTLR, ®, false); 521367b9f52SVijaya Kumar K s->gicd_ctlr = reg; 522367b9f52SVijaya Kumar K 523367b9f52SVijaya Kumar K /* Redistributor state (one per CPU) */ 524367b9f52SVijaya Kumar K 525367b9f52SVijaya Kumar K for (ncpu = 0; ncpu < s->num_cpu; ncpu++) { 526367b9f52SVijaya Kumar K GICv3CPUState *c = &s->cpu[ncpu]; 527367b9f52SVijaya Kumar K 528367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_CTLR, ncpu, ®, false); 529367b9f52SVijaya Kumar K c->gicr_ctlr = reg; 530367b9f52SVijaya Kumar K 531367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_STATUSR, ncpu, ®, false); 532367b9f52SVijaya Kumar K c->gicr_statusr[GICV3_NS] = reg; 533367b9f52SVijaya Kumar K 534367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_WAKER, ncpu, ®, false); 535367b9f52SVijaya Kumar K c->gicr_waker = reg; 536367b9f52SVijaya Kumar K 537367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_IGROUPR0, ncpu, ®, false); 538367b9f52SVijaya Kumar K c->gicr_igroupr0 = reg; 539367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_ISENABLER0, ncpu, ®, false); 540367b9f52SVijaya Kumar K c->gicr_ienabler0 = reg; 541367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_ICFGR1, ncpu, ®, false); 542367b9f52SVijaya Kumar K c->edge_trigger = half_unshuffle32(reg >> 1) << 16; 543367b9f52SVijaya Kumar K kvm_gic_line_level_access(s, 0, ncpu, ®, false); 544367b9f52SVijaya Kumar K c->level = reg; 545367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_ISPENDR0, ncpu, ®, false); 546367b9f52SVijaya Kumar K c->gicr_ipendr0 = reg; 547367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_ISACTIVER0, ncpu, ®, false); 548367b9f52SVijaya Kumar K c->gicr_iactiver0 = reg; 549367b9f52SVijaya Kumar K 550367b9f52SVijaya Kumar K for (i = 0; i < GIC_INTERNAL; i += 4) { 551367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_IPRIORITYR + i, ncpu, ®, false); 552367b9f52SVijaya Kumar K c->gicr_ipriorityr[i] = extract32(reg, 0, 8); 553367b9f52SVijaya Kumar K c->gicr_ipriorityr[i + 1] = extract32(reg, 8, 8); 554367b9f52SVijaya Kumar K c->gicr_ipriorityr[i + 2] = extract32(reg, 16, 8); 555367b9f52SVijaya Kumar K c->gicr_ipriorityr[i + 3] = extract32(reg, 24, 8); 556367b9f52SVijaya Kumar K } 557367b9f52SVijaya Kumar K } 558367b9f52SVijaya Kumar K 559367b9f52SVijaya Kumar K if (redist_typer & GICR_TYPER_PLPIS) { 560367b9f52SVijaya Kumar K for (ncpu = 0; ncpu < s->num_cpu; ncpu++) { 561367b9f52SVijaya Kumar K GICv3CPUState *c = &s->cpu[ncpu]; 562367b9f52SVijaya Kumar K 563367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_PROPBASER, ncpu, ®l, false); 564367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_PROPBASER + 4, ncpu, ®h, false); 565367b9f52SVijaya Kumar K c->gicr_propbaser = ((uint64_t)regh << 32) | regl; 566367b9f52SVijaya Kumar K 567367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_PENDBASER, ncpu, ®l, false); 568367b9f52SVijaya Kumar K kvm_gicr_access(s, GICR_PENDBASER + 4, ncpu, ®h, false); 569367b9f52SVijaya Kumar K c->gicr_pendbaser = ((uint64_t)regh << 32) | regl; 570367b9f52SVijaya Kumar K } 571367b9f52SVijaya Kumar K } 572367b9f52SVijaya Kumar K 573367b9f52SVijaya Kumar K /* Distributor state (shared between all CPUs */ 574367b9f52SVijaya Kumar K 575367b9f52SVijaya Kumar K kvm_gicd_access(s, GICD_STATUSR, ®, false); 576367b9f52SVijaya Kumar K s->gicd_statusr[GICV3_NS] = reg; 577367b9f52SVijaya Kumar K 578367b9f52SVijaya Kumar K /* GICD_IGROUPRn -> s->group bitmap */ 579367b9f52SVijaya Kumar K kvm_dist_getbmp(s, GICD_IGROUPR, s->group); 580367b9f52SVijaya Kumar K 581367b9f52SVijaya Kumar K /* GICD_ISENABLERn -> s->enabled bitmap */ 582367b9f52SVijaya Kumar K kvm_dist_getbmp(s, GICD_ISENABLER, s->enabled); 583367b9f52SVijaya Kumar K 584367b9f52SVijaya Kumar K /* Line level of irq */ 585367b9f52SVijaya Kumar K kvm_gic_get_line_level_bmp(s, s->level); 586367b9f52SVijaya Kumar K /* GICD_ISPENDRn -> s->pending bitmap */ 587367b9f52SVijaya Kumar K kvm_dist_getbmp(s, GICD_ISPENDR, s->pending); 588367b9f52SVijaya Kumar K 589367b9f52SVijaya Kumar K /* GICD_ISACTIVERn -> s->active bitmap */ 590367b9f52SVijaya Kumar K kvm_dist_getbmp(s, GICD_ISACTIVER, s->active); 591367b9f52SVijaya Kumar K 592367b9f52SVijaya Kumar K /* GICD_ICFGRn -> s->trigger bitmap */ 593367b9f52SVijaya Kumar K kvm_dist_get_edge_trigger(s, GICD_ICFGR, s->edge_trigger); 594367b9f52SVijaya Kumar K 595367b9f52SVijaya Kumar K /* GICD_IPRIORITYRn -> s->gicd_ipriority[] */ 596367b9f52SVijaya Kumar K kvm_dist_get_priority(s, GICD_IPRIORITYR, s->gicd_ipriority); 597367b9f52SVijaya Kumar K 598367b9f52SVijaya Kumar K /* GICD_IROUTERn -> s->gicd_irouter[irq] */ 599367b9f52SVijaya Kumar K for (i = GIC_INTERNAL; i < s->num_irq; i++) { 600367b9f52SVijaya Kumar K uint32_t offset; 601367b9f52SVijaya Kumar K 602367b9f52SVijaya Kumar K offset = GICD_IROUTER + (sizeof(uint32_t) * i); 603367b9f52SVijaya Kumar K kvm_gicd_access(s, offset, ®l, false); 604367b9f52SVijaya Kumar K offset = GICD_IROUTER + (sizeof(uint32_t) * i) + 4; 605367b9f52SVijaya Kumar K kvm_gicd_access(s, offset, ®h, false); 606367b9f52SVijaya Kumar K s->gicd_irouter[i] = ((uint64_t)regh << 32) | regl; 607367b9f52SVijaya Kumar K } 608367b9f52SVijaya Kumar K 609367b9f52SVijaya Kumar K /***************************************************************** 610367b9f52SVijaya Kumar K * CPU Interface(s) State 611367b9f52SVijaya Kumar K */ 612367b9f52SVijaya Kumar K 613367b9f52SVijaya Kumar K for (ncpu = 0; ncpu < s->num_cpu; ncpu++) { 614367b9f52SVijaya Kumar K GICv3CPUState *c = &s->cpu[ncpu]; 615367b9f52SVijaya Kumar K int num_pri_bits; 616367b9f52SVijaya Kumar K 617367b9f52SVijaya Kumar K kvm_gicc_access(s, ICC_SRE_EL1, ncpu, &c->icc_sre_el1, false); 618367b9f52SVijaya Kumar K kvm_gicc_access(s, ICC_CTLR_EL1, ncpu, 619367b9f52SVijaya Kumar K &c->icc_ctlr_el1[GICV3_NS], false); 620367b9f52SVijaya Kumar K kvm_gicc_access(s, ICC_IGRPEN0_EL1, ncpu, 621367b9f52SVijaya Kumar K &c->icc_igrpen[GICV3_G0], false); 622367b9f52SVijaya Kumar K kvm_gicc_access(s, ICC_IGRPEN1_EL1, ncpu, 623367b9f52SVijaya Kumar K &c->icc_igrpen[GICV3_G1NS], false); 624367b9f52SVijaya Kumar K kvm_gicc_access(s, ICC_PMR_EL1, ncpu, &c->icc_pmr_el1, false); 625367b9f52SVijaya Kumar K kvm_gicc_access(s, ICC_BPR0_EL1, ncpu, &c->icc_bpr[GICV3_G0], false); 626367b9f52SVijaya Kumar K kvm_gicc_access(s, ICC_BPR1_EL1, ncpu, &c->icc_bpr[GICV3_G1NS], false); 627367b9f52SVijaya Kumar K num_pri_bits = ((c->icc_ctlr_el1[GICV3_NS] & 628367b9f52SVijaya Kumar K ICC_CTLR_EL1_PRIBITS_MASK) >> 629367b9f52SVijaya Kumar K ICC_CTLR_EL1_PRIBITS_SHIFT) + 1; 630367b9f52SVijaya Kumar K 631367b9f52SVijaya Kumar K switch (num_pri_bits) { 632367b9f52SVijaya Kumar K case 7: 633367b9f52SVijaya Kumar K kvm_gicc_access(s, ICC_AP0R_EL1(3), ncpu, ®64, false); 634367b9f52SVijaya Kumar K c->icc_apr[GICV3_G0][3] = reg64; 635367b9f52SVijaya Kumar K kvm_gicc_access(s, ICC_AP0R_EL1(2), ncpu, ®64, false); 636367b9f52SVijaya Kumar K c->icc_apr[GICV3_G0][2] = reg64; 637d85afd1eSChen Qun /* fall through */ 638367b9f52SVijaya Kumar K case 6: 639367b9f52SVijaya Kumar K kvm_gicc_access(s, ICC_AP0R_EL1(1), ncpu, ®64, false); 640367b9f52SVijaya Kumar K c->icc_apr[GICV3_G0][1] = reg64; 641d85afd1eSChen Qun /* fall through */ 642367b9f52SVijaya Kumar K default: 643367b9f52SVijaya Kumar K kvm_gicc_access(s, ICC_AP0R_EL1(0), ncpu, ®64, false); 644367b9f52SVijaya Kumar K c->icc_apr[GICV3_G0][0] = reg64; 645367b9f52SVijaya Kumar K } 646367b9f52SVijaya Kumar K 647367b9f52SVijaya Kumar K switch (num_pri_bits) { 648367b9f52SVijaya Kumar K case 7: 649367b9f52SVijaya Kumar K kvm_gicc_access(s, ICC_AP1R_EL1(3), ncpu, ®64, false); 650367b9f52SVijaya Kumar K c->icc_apr[GICV3_G1NS][3] = reg64; 651367b9f52SVijaya Kumar K kvm_gicc_access(s, ICC_AP1R_EL1(2), ncpu, ®64, false); 652367b9f52SVijaya Kumar K c->icc_apr[GICV3_G1NS][2] = reg64; 653d85afd1eSChen Qun /* fall through */ 654367b9f52SVijaya Kumar K case 6: 655367b9f52SVijaya Kumar K kvm_gicc_access(s, ICC_AP1R_EL1(1), ncpu, ®64, false); 656367b9f52SVijaya Kumar K c->icc_apr[GICV3_G1NS][1] = reg64; 657d85afd1eSChen Qun /* fall through */ 658367b9f52SVijaya Kumar K default: 659367b9f52SVijaya Kumar K kvm_gicc_access(s, ICC_AP1R_EL1(0), ncpu, ®64, false); 660367b9f52SVijaya Kumar K c->icc_apr[GICV3_G1NS][0] = reg64; 661367b9f52SVijaya Kumar K } 662367b9f52SVijaya Kumar K } 663a7bf3034SPavel Fedin } 664a7bf3034SPavel Fedin 66507a5628cSVijaya Kumar K static void arm_gicv3_icc_reset(CPUARMState *env, const ARMCPRegInfo *ri) 66607a5628cSVijaya Kumar K { 66707a5628cSVijaya Kumar K GICv3State *s; 66807a5628cSVijaya Kumar K GICv3CPUState *c; 66907a5628cSVijaya Kumar K 67007a5628cSVijaya Kumar K c = (GICv3CPUState *)env->gicv3state; 67107a5628cSVijaya Kumar K s = c->gic; 67207a5628cSVijaya Kumar K 67307a5628cSVijaya Kumar K c->icc_pmr_el1 = 0; 67407a5628cSVijaya Kumar K c->icc_bpr[GICV3_G0] = GIC_MIN_BPR; 67507a5628cSVijaya Kumar K c->icc_bpr[GICV3_G1] = GIC_MIN_BPR; 67607a5628cSVijaya Kumar K c->icc_bpr[GICV3_G1NS] = GIC_MIN_BPR; 67707a5628cSVijaya Kumar K 67807a5628cSVijaya Kumar K c->icc_sre_el1 = 0x7; 67907a5628cSVijaya Kumar K memset(c->icc_apr, 0, sizeof(c->icc_apr)); 68007a5628cSVijaya Kumar K memset(c->icc_igrpen, 0, sizeof(c->icc_igrpen)); 681e7d54416SEric Auger 682e7d54416SEric Auger if (s->migration_blocker) { 683e7d54416SEric Auger return; 684e7d54416SEric Auger } 685e7d54416SEric Auger 686e7d54416SEric Auger /* Initialize to actual HW supported configuration */ 687e7d54416SEric Auger kvm_device_access(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS, 6881e11a139SKeqian Zhu KVM_VGIC_ATTR(ICC_CTLR_EL1, c->gicr_typer), 689556969e9SEric Auger &c->icc_ctlr_el1[GICV3_NS], false, &error_abort); 690e7d54416SEric Auger 691e7d54416SEric Auger c->icc_ctlr_el1[GICV3_S] = c->icc_ctlr_el1[GICV3_NS]; 69207a5628cSVijaya Kumar K } 69307a5628cSVijaya Kumar K 694a7bf3034SPavel Fedin static void kvm_arm_gicv3_reset(DeviceState *dev) 695a7bf3034SPavel Fedin { 696a7bf3034SPavel Fedin GICv3State *s = ARM_GICV3_COMMON(dev); 697a7bf3034SPavel Fedin KVMARMGICv3Class *kgc = KVM_ARM_GICV3_GET_CLASS(s); 698a7bf3034SPavel Fedin 699a7bf3034SPavel Fedin DPRINTF("Reset\n"); 700a7bf3034SPavel Fedin 701a7bf3034SPavel Fedin kgc->parent_reset(dev); 702367b9f52SVijaya Kumar K 703367b9f52SVijaya Kumar K if (s->migration_blocker) { 704367b9f52SVijaya Kumar K DPRINTF("Cannot put kernel gic state, no kernel interface\n"); 705367b9f52SVijaya Kumar K return; 706367b9f52SVijaya Kumar K } 707367b9f52SVijaya Kumar K 708a7bf3034SPavel Fedin kvm_arm_gicv3_put(s); 709a7bf3034SPavel Fedin } 710a7bf3034SPavel Fedin 71107a5628cSVijaya Kumar K /* 71207a5628cSVijaya Kumar K * CPU interface registers of GIC needs to be reset on CPU reset. 71307a5628cSVijaya Kumar K * For the calling arm_gicv3_icc_reset() on CPU reset, we register 71407a5628cSVijaya Kumar K * below ARMCPRegInfo. As we reset the whole cpu interface under single 71507a5628cSVijaya Kumar K * register reset, we define only one register of CPU interface instead 71607a5628cSVijaya Kumar K * of defining all the registers. 71707a5628cSVijaya Kumar K */ 71807a5628cSVijaya Kumar K static const ARMCPRegInfo gicv3_cpuif_reginfo[] = { 71907a5628cSVijaya Kumar K { .name = "ICC_CTLR_EL1", .state = ARM_CP_STATE_BOTH, 72007a5628cSVijaya Kumar K .opc0 = 3, .opc1 = 0, .crn = 12, .crm = 12, .opc2 = 4, 72107a5628cSVijaya Kumar K /* 72207a5628cSVijaya Kumar K * If ARM_CP_NOP is used, resetfn is not called, 72307a5628cSVijaya Kumar K * So ARM_CP_NO_RAW is appropriate type. 72407a5628cSVijaya Kumar K */ 72507a5628cSVijaya Kumar K .type = ARM_CP_NO_RAW, 72607a5628cSVijaya Kumar K .access = PL1_RW, 72707a5628cSVijaya Kumar K .readfn = arm_cp_read_zero, 72807a5628cSVijaya Kumar K .writefn = arm_cp_write_ignore, 72907a5628cSVijaya Kumar K /* 73007a5628cSVijaya Kumar K * We hang the whole cpu interface reset routine off here 73107a5628cSVijaya Kumar K * rather than parcelling it out into one little function 73207a5628cSVijaya Kumar K * per register 73307a5628cSVijaya Kumar K */ 73407a5628cSVijaya Kumar K .resetfn = arm_gicv3_icc_reset, 73507a5628cSVijaya Kumar K }, 73607a5628cSVijaya Kumar K REGINFO_SENTINEL 73707a5628cSVijaya Kumar K }; 73807a5628cSVijaya Kumar K 739d5aa0c22SEric Auger /** 740d5aa0c22SEric Auger * vm_change_state_handler - VM change state callback aiming at flushing 741d5aa0c22SEric Auger * RDIST pending tables into guest RAM 742d5aa0c22SEric Auger * 743d5aa0c22SEric Auger * The tables get flushed to guest RAM whenever the VM gets stopped. 744d5aa0c22SEric Auger */ 745538f0497SPhilippe Mathieu-Daudé static void vm_change_state_handler(void *opaque, bool running, 746d5aa0c22SEric Auger RunState state) 747d5aa0c22SEric Auger { 748d5aa0c22SEric Auger GICv3State *s = (GICv3State *)opaque; 749d5aa0c22SEric Auger Error *err = NULL; 750d5aa0c22SEric Auger int ret; 751d5aa0c22SEric Auger 752d5aa0c22SEric Auger if (running) { 753d5aa0c22SEric Auger return; 754d5aa0c22SEric Auger } 755d5aa0c22SEric Auger 756d5aa0c22SEric Auger ret = kvm_device_access(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_CTRL, 757d5aa0c22SEric Auger KVM_DEV_ARM_VGIC_SAVE_PENDING_TABLES, 758d5aa0c22SEric Auger NULL, true, &err); 759d5aa0c22SEric Auger if (err) { 760d5aa0c22SEric Auger error_report_err(err); 761d5aa0c22SEric Auger } 762d5aa0c22SEric Auger if (ret < 0 && ret != -EFAULT) { 763d5aa0c22SEric Auger abort(); 764d5aa0c22SEric Auger } 765d5aa0c22SEric Auger } 766d5aa0c22SEric Auger 767d5aa0c22SEric Auger 768a7bf3034SPavel Fedin static void kvm_arm_gicv3_realize(DeviceState *dev, Error **errp) 769a7bf3034SPavel Fedin { 770a7bf3034SPavel Fedin GICv3State *s = KVM_ARM_GICV3(dev); 771a7bf3034SPavel Fedin KVMARMGICv3Class *kgc = KVM_ARM_GICV3_GET_CLASS(s); 77280d67333SEric Auger bool multiple_redist_region_allowed; 773a7bf3034SPavel Fedin Error *local_err = NULL; 774d19a4d4eSEric Auger int i; 775a7bf3034SPavel Fedin 776a7bf3034SPavel Fedin DPRINTF("kvm_arm_gicv3_realize\n"); 777a7bf3034SPavel Fedin 778a7bf3034SPavel Fedin kgc->parent_realize(dev, &local_err); 779a7bf3034SPavel Fedin if (local_err) { 780a7bf3034SPavel Fedin error_propagate(errp, local_err); 781a7bf3034SPavel Fedin return; 782a7bf3034SPavel Fedin } 783a7bf3034SPavel Fedin 784a7bf3034SPavel Fedin if (s->security_extn) { 785a7bf3034SPavel Fedin error_setg(errp, "the in-kernel VGICv3 does not implement the " 786a7bf3034SPavel Fedin "security extensions"); 787a7bf3034SPavel Fedin return; 788a7bf3034SPavel Fedin } 789a7bf3034SPavel Fedin 790*01b5ab8cSPeter Maydell gicv3_init_irqs_and_mmio(s, kvm_arm_gicv3_set_irq, NULL); 791a7bf3034SPavel Fedin 79207a5628cSVijaya Kumar K for (i = 0; i < s->num_cpu; i++) { 79307a5628cSVijaya Kumar K ARMCPU *cpu = ARM_CPU(qemu_get_cpu(i)); 79407a5628cSVijaya Kumar K 79507a5628cSVijaya Kumar K define_arm_cp_regs(cpu, gicv3_cpuif_reginfo); 79607a5628cSVijaya Kumar K } 79707a5628cSVijaya Kumar K 798a7bf3034SPavel Fedin /* Try to create the device via the device control API */ 799a7bf3034SPavel Fedin s->dev_fd = kvm_create_device(kvm_state, KVM_DEV_TYPE_ARM_VGIC_V3, false); 800a7bf3034SPavel Fedin if (s->dev_fd < 0) { 801a7bf3034SPavel Fedin error_setg_errno(errp, -s->dev_fd, "error creating in-kernel VGIC"); 802a7bf3034SPavel Fedin return; 803a7bf3034SPavel Fedin } 804a7bf3034SPavel Fedin 80580d67333SEric Auger multiple_redist_region_allowed = 80680d67333SEric Auger kvm_device_check_attr(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_ADDR, 80780d67333SEric Auger KVM_VGIC_V3_ADDR_TYPE_REDIST_REGION); 80880d67333SEric Auger 80980d67333SEric Auger if (!multiple_redist_region_allowed && s->nb_redist_regions > 1) { 81080d67333SEric Auger error_setg(errp, "Multiple VGICv3 redistributor regions are not " 81180d67333SEric Auger "supported by this host kernel"); 81280d67333SEric Auger error_append_hint(errp, "A maximum of %d VCPUs can be used", 81380d67333SEric Auger s->redist_region_count[0]); 81480d67333SEric Auger return; 81580d67333SEric Auger } 81680d67333SEric Auger 817a7bf3034SPavel Fedin kvm_device_access(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_NR_IRQS, 818556969e9SEric Auger 0, &s->num_irq, true, &error_abort); 819a7bf3034SPavel Fedin 820a7bf3034SPavel Fedin /* Tell the kernel to complete VGIC initialization now */ 821a7bf3034SPavel Fedin kvm_device_access(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_CTRL, 822556969e9SEric Auger KVM_DEV_ARM_VGIC_CTRL_INIT, NULL, true, &error_abort); 823a7bf3034SPavel Fedin 824a7bf3034SPavel Fedin kvm_arm_register_device(&s->iomem_dist, -1, KVM_DEV_ARM_VGIC_GRP_ADDR, 82519d1bd0bSEric Auger KVM_VGIC_V3_ADDR_TYPE_DIST, s->dev_fd, 0); 82680d67333SEric Auger 82780d67333SEric Auger if (!multiple_redist_region_allowed) { 8281e575b66SEric Auger kvm_arm_register_device(&s->iomem_redist[0], -1, 8291e575b66SEric Auger KVM_DEV_ARM_VGIC_GRP_ADDR, 83019d1bd0bSEric Auger KVM_VGIC_V3_ADDR_TYPE_REDIST, s->dev_fd, 0); 83180d67333SEric Auger } else { 83280d67333SEric Auger /* we register regions in reverse order as "devices" are inserted at 83380d67333SEric Auger * the head of a QSLIST and the list is then popped from the head 83480d67333SEric Auger * onwards by kvm_arm_machine_init_done() 83580d67333SEric Auger */ 83680d67333SEric Auger for (i = s->nb_redist_regions - 1; i >= 0; i--) { 83780d67333SEric Auger /* Address mask made of the rdist region index and count */ 83880d67333SEric Auger uint64_t addr_ormask = 83980d67333SEric Auger i | ((uint64_t)s->redist_region_count[i] << 52); 84080d67333SEric Auger 84180d67333SEric Auger kvm_arm_register_device(&s->iomem_redist[i], -1, 84280d67333SEric Auger KVM_DEV_ARM_VGIC_GRP_ADDR, 84380d67333SEric Auger KVM_VGIC_V3_ADDR_TYPE_REDIST_REGION, 84480d67333SEric Auger s->dev_fd, addr_ormask); 84580d67333SEric Auger } 84680d67333SEric Auger } 847757caeedSPavel Fedin 848d19a4d4eSEric Auger if (kvm_has_gsi_routing()) { 849d19a4d4eSEric Auger /* set up irq routing */ 850d19a4d4eSEric Auger for (i = 0; i < s->num_irq - GIC_INTERNAL; ++i) { 851d19a4d4eSEric Auger kvm_irqchip_add_irq_route(kvm_state, i, 0, i); 852d19a4d4eSEric Auger } 853d19a4d4eSEric Auger 854d19a4d4eSEric Auger kvm_gsi_routing_allowed = true; 855d19a4d4eSEric Auger 856d19a4d4eSEric Auger kvm_irqchip_commit_routes(kvm_state); 857d19a4d4eSEric Auger } 858367b9f52SVijaya Kumar K 859367b9f52SVijaya Kumar K if (!kvm_device_check_attr(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_DIST_REGS, 860367b9f52SVijaya Kumar K GICD_CTLR)) { 861367b9f52SVijaya Kumar K error_setg(&s->migration_blocker, "This operating system kernel does " 862367b9f52SVijaya Kumar K "not support vGICv3 migration"); 863386f6c07SMarkus Armbruster if (migrate_add_blocker(s->migration_blocker, errp) < 0) { 864367b9f52SVijaya Kumar K error_free(s->migration_blocker); 865367b9f52SVijaya Kumar K return; 866367b9f52SVijaya Kumar K } 867367b9f52SVijaya Kumar K } 868d5aa0c22SEric Auger if (kvm_device_check_attr(s->dev_fd, KVM_DEV_ARM_VGIC_GRP_CTRL, 869d5aa0c22SEric Auger KVM_DEV_ARM_VGIC_SAVE_PENDING_TABLES)) { 870d5aa0c22SEric Auger qemu_add_vm_change_state_handler(vm_change_state_handler, s); 871d5aa0c22SEric Auger } 872a7bf3034SPavel Fedin } 873a7bf3034SPavel Fedin 874a7bf3034SPavel Fedin static void kvm_arm_gicv3_class_init(ObjectClass *klass, void *data) 875a7bf3034SPavel Fedin { 876a7bf3034SPavel Fedin DeviceClass *dc = DEVICE_CLASS(klass); 877a7bf3034SPavel Fedin ARMGICv3CommonClass *agcc = ARM_GICV3_COMMON_CLASS(klass); 878a7bf3034SPavel Fedin KVMARMGICv3Class *kgc = KVM_ARM_GICV3_CLASS(klass); 879a7bf3034SPavel Fedin 880a7bf3034SPavel Fedin agcc->pre_save = kvm_arm_gicv3_get; 881a7bf3034SPavel Fedin agcc->post_load = kvm_arm_gicv3_put; 882bf853881SPhilippe Mathieu-Daudé device_class_set_parent_realize(dc, kvm_arm_gicv3_realize, 883bf853881SPhilippe Mathieu-Daudé &kgc->parent_realize); 884bf853881SPhilippe Mathieu-Daudé device_class_set_parent_reset(dc, kvm_arm_gicv3_reset, &kgc->parent_reset); 885a7bf3034SPavel Fedin } 886a7bf3034SPavel Fedin 887a7bf3034SPavel Fedin static const TypeInfo kvm_arm_gicv3_info = { 888a7bf3034SPavel Fedin .name = TYPE_KVM_ARM_GICV3, 889a7bf3034SPavel Fedin .parent = TYPE_ARM_GICV3_COMMON, 890a7bf3034SPavel Fedin .instance_size = sizeof(GICv3State), 891a7bf3034SPavel Fedin .class_init = kvm_arm_gicv3_class_init, 892a7bf3034SPavel Fedin .class_size = sizeof(KVMARMGICv3Class), 893a7bf3034SPavel Fedin }; 894a7bf3034SPavel Fedin 895a7bf3034SPavel Fedin static void kvm_arm_gicv3_register_types(void) 896a7bf3034SPavel Fedin { 897a7bf3034SPavel Fedin type_register_static(&kvm_arm_gicv3_info); 898a7bf3034SPavel Fedin } 899a7bf3034SPavel Fedin 900a7bf3034SPavel Fedin type_init(kvm_arm_gicv3_register_types) 901