xref: /qemu/hw/intc/arm_gicv3_its.c (revision b13148d91805143aba3e0b4441e760b9bea03b8c)
118f6290aSShashi Mallela /*
218f6290aSShashi Mallela  * ITS emulation for a GICv3-based system
318f6290aSShashi Mallela  *
418f6290aSShashi Mallela  * Copyright Linaro.org 2021
518f6290aSShashi Mallela  *
618f6290aSShashi Mallela  * Authors:
718f6290aSShashi Mallela  *  Shashi Mallela <shashi.mallela@linaro.org>
818f6290aSShashi Mallela  *
918f6290aSShashi Mallela  * This work is licensed under the terms of the GNU GPL, version 2 or (at your
1018f6290aSShashi Mallela  * option) any later version.  See the COPYING file in the top-level directory.
1118f6290aSShashi Mallela  *
1218f6290aSShashi Mallela  */
1318f6290aSShashi Mallela 
1418f6290aSShashi Mallela #include "qemu/osdep.h"
1518f6290aSShashi Mallela #include "qemu/log.h"
1618f6290aSShashi Mallela #include "hw/qdev-properties.h"
1718f6290aSShashi Mallela #include "hw/intc/arm_gicv3_its_common.h"
1818f6290aSShashi Mallela #include "gicv3_internal.h"
1918f6290aSShashi Mallela #include "qom/object.h"
2018f6290aSShashi Mallela #include "qapi/error.h"
2118f6290aSShashi Mallela 
2218f6290aSShashi Mallela typedef struct GICv3ITSClass GICv3ITSClass;
2318f6290aSShashi Mallela /* This is reusing the GICv3ITSState typedef from ARM_GICV3_ITS_COMMON */
2418f6290aSShashi Mallela DECLARE_OBJ_CHECKERS(GICv3ITSState, GICv3ITSClass,
2518f6290aSShashi Mallela                      ARM_GICV3_ITS, TYPE_ARM_GICV3_ITS)
2618f6290aSShashi Mallela 
2718f6290aSShashi Mallela struct GICv3ITSClass {
2818f6290aSShashi Mallela     GICv3ITSCommonClass parent_class;
2918f6290aSShashi Mallela     void (*parent_reset)(DeviceState *dev);
3018f6290aSShashi Mallela };
3118f6290aSShashi Mallela 
32c694cb4cSShashi Mallela /*
33c694cb4cSShashi Mallela  * This is an internal enum used to distinguish between LPI triggered
34c694cb4cSShashi Mallela  * via command queue and LPI triggered via gits_translater write.
35c694cb4cSShashi Mallela  */
36c694cb4cSShashi Mallela typedef enum ItsCmdType {
37c694cb4cSShashi Mallela     NONE = 0, /* internal indication for GITS_TRANSLATER write */
38c694cb4cSShashi Mallela     CLEAR = 1,
39c694cb4cSShashi Mallela     DISCARD = 2,
40c694cb4cSShashi Mallela     INTERRUPT = 3,
41c694cb4cSShashi Mallela } ItsCmdType;
42c694cb4cSShashi Mallela 
43c694cb4cSShashi Mallela typedef struct {
44c694cb4cSShashi Mallela     uint32_t iteh;
45c694cb4cSShashi Mallela     uint64_t itel;
46c694cb4cSShashi Mallela } IteEntry;
47c694cb4cSShashi Mallela 
48ef011555SPeter Maydell /*
49ef011555SPeter Maydell  * The ITS spec permits a range of CONSTRAINED UNPREDICTABLE options
50ef011555SPeter Maydell  * if a command parameter is not correct. These include both "stall
51ef011555SPeter Maydell  * processing of the command queue" and "ignore this command, and
52ef011555SPeter Maydell  * keep processing the queue". In our implementation we choose that
53ef011555SPeter Maydell  * memory transaction errors reading the command packet provoke a
54ef011555SPeter Maydell  * stall, but errors in parameters cause us to ignore the command
55ef011555SPeter Maydell  * and continue processing.
56ef011555SPeter Maydell  * The process_* functions which handle individual ITS commands all
57ef011555SPeter Maydell  * return an ItsCmdResult which tells process_cmdq() whether it should
58ef011555SPeter Maydell  * stall or keep going.
59ef011555SPeter Maydell  */
60ef011555SPeter Maydell typedef enum ItsCmdResult {
61ef011555SPeter Maydell     CMD_STALL = 0,
62ef011555SPeter Maydell     CMD_CONTINUE = 1,
63ef011555SPeter Maydell } ItsCmdResult;
64ef011555SPeter Maydell 
651b08e436SShashi Mallela static uint64_t baser_base_addr(uint64_t value, uint32_t page_sz)
661b08e436SShashi Mallela {
671b08e436SShashi Mallela     uint64_t result = 0;
681b08e436SShashi Mallela 
691b08e436SShashi Mallela     switch (page_sz) {
701b08e436SShashi Mallela     case GITS_PAGE_SIZE_4K:
711b08e436SShashi Mallela     case GITS_PAGE_SIZE_16K:
721b08e436SShashi Mallela         result = FIELD_EX64(value, GITS_BASER, PHYADDR) << 12;
731b08e436SShashi Mallela         break;
741b08e436SShashi Mallela 
751b08e436SShashi Mallela     case GITS_PAGE_SIZE_64K:
761b08e436SShashi Mallela         result = FIELD_EX64(value, GITS_BASER, PHYADDRL_64K) << 16;
771b08e436SShashi Mallela         result |= FIELD_EX64(value, GITS_BASER, PHYADDRH_64K) << 48;
781b08e436SShashi Mallela         break;
791b08e436SShashi Mallela 
801b08e436SShashi Mallela     default:
811b08e436SShashi Mallela         break;
821b08e436SShashi Mallela     }
831b08e436SShashi Mallela     return result;
841b08e436SShashi Mallela }
851b08e436SShashi Mallela 
86d050f80fSPeter Maydell static uint64_t table_entry_addr(GICv3ITSState *s, TableDesc *td,
87d050f80fSPeter Maydell                                  uint32_t idx, MemTxResult *res)
88d050f80fSPeter Maydell {
89d050f80fSPeter Maydell     /*
90d050f80fSPeter Maydell      * Given a TableDesc describing one of the ITS in-guest-memory
91d050f80fSPeter Maydell      * tables and an index into it, return the guest address
92d050f80fSPeter Maydell      * corresponding to that table entry.
93d050f80fSPeter Maydell      * If there was a memory error reading the L1 table of an
94d050f80fSPeter Maydell      * indirect table, *res is set accordingly, and we return -1.
95d050f80fSPeter Maydell      * If the L1 table entry is marked not valid, we return -1 with
96d050f80fSPeter Maydell      * *res set to MEMTX_OK.
97d050f80fSPeter Maydell      *
98d050f80fSPeter Maydell      * The specification defines the format of level 1 entries of a
99d050f80fSPeter Maydell      * 2-level table, but the format of level 2 entries and the format
100d050f80fSPeter Maydell      * of flat-mapped tables is IMPDEF.
101d050f80fSPeter Maydell      */
102d050f80fSPeter Maydell     AddressSpace *as = &s->gicv3->dma_as;
103d050f80fSPeter Maydell     uint32_t l2idx;
104d050f80fSPeter Maydell     uint64_t l2;
105d050f80fSPeter Maydell     uint32_t num_l2_entries;
106d050f80fSPeter Maydell 
107d050f80fSPeter Maydell     *res = MEMTX_OK;
108d050f80fSPeter Maydell 
109d050f80fSPeter Maydell     if (!td->indirect) {
110d050f80fSPeter Maydell         /* Single level table */
111d050f80fSPeter Maydell         return td->base_addr + idx * td->entry_sz;
112d050f80fSPeter Maydell     }
113d050f80fSPeter Maydell 
114d050f80fSPeter Maydell     /* Two level table */
115d050f80fSPeter Maydell     l2idx = idx / (td->page_sz / L1TABLE_ENTRY_SIZE);
116d050f80fSPeter Maydell 
117d050f80fSPeter Maydell     l2 = address_space_ldq_le(as,
118d050f80fSPeter Maydell                               td->base_addr + (l2idx * L1TABLE_ENTRY_SIZE),
119d050f80fSPeter Maydell                               MEMTXATTRS_UNSPECIFIED, res);
120d050f80fSPeter Maydell     if (*res != MEMTX_OK) {
121d050f80fSPeter Maydell         return -1;
122d050f80fSPeter Maydell     }
123d050f80fSPeter Maydell     if (!(l2 & L2_TABLE_VALID_MASK)) {
124d050f80fSPeter Maydell         return -1;
125d050f80fSPeter Maydell     }
126d050f80fSPeter Maydell 
127d050f80fSPeter Maydell     num_l2_entries = td->page_sz / td->entry_sz;
128d050f80fSPeter Maydell     return (l2 & ((1ULL << 51) - 1)) + (idx % num_l2_entries) * td->entry_sz;
129d050f80fSPeter Maydell }
130d050f80fSPeter Maydell 
131c694cb4cSShashi Mallela static bool get_cte(GICv3ITSState *s, uint16_t icid, uint64_t *cte,
132c694cb4cSShashi Mallela                     MemTxResult *res)
133c694cb4cSShashi Mallela {
134c694cb4cSShashi Mallela     AddressSpace *as = &s->gicv3->dma_as;
135d050f80fSPeter Maydell     uint64_t entry_addr = table_entry_addr(s, &s->ct, icid, res);
136c694cb4cSShashi Mallela 
137d050f80fSPeter Maydell     if (entry_addr == -1) {
138d050f80fSPeter Maydell         return false; /* not valid */
139c694cb4cSShashi Mallela     }
140c694cb4cSShashi Mallela 
141d050f80fSPeter Maydell     *cte = address_space_ldq_le(as, entry_addr, MEMTXATTRS_UNSPECIFIED, res);
142437dc0eaSPeter Maydell     return FIELD_EX64(*cte, CTE, VALID);
143c694cb4cSShashi Mallela }
144c694cb4cSShashi Mallela 
145c694cb4cSShashi Mallela static bool update_ite(GICv3ITSState *s, uint32_t eventid, uint64_t dte,
146c694cb4cSShashi Mallela                        IteEntry ite)
147c694cb4cSShashi Mallela {
148c694cb4cSShashi Mallela     AddressSpace *as = &s->gicv3->dma_as;
149c694cb4cSShashi Mallela     uint64_t itt_addr;
150c694cb4cSShashi Mallela     MemTxResult res = MEMTX_OK;
151c694cb4cSShashi Mallela 
152e07f8445SPeter Maydell     itt_addr = FIELD_EX64(dte, DTE, ITTADDR);
153c694cb4cSShashi Mallela     itt_addr <<= ITTADDR_SHIFT; /* 256 byte aligned */
154c694cb4cSShashi Mallela 
155c694cb4cSShashi Mallela     address_space_stq_le(as, itt_addr + (eventid * (sizeof(uint64_t) +
156c694cb4cSShashi Mallela                          sizeof(uint32_t))), ite.itel, MEMTXATTRS_UNSPECIFIED,
157c694cb4cSShashi Mallela                          &res);
158c694cb4cSShashi Mallela 
159c694cb4cSShashi Mallela     if (res == MEMTX_OK) {
160c694cb4cSShashi Mallela         address_space_stl_le(as, itt_addr + (eventid * (sizeof(uint64_t) +
161c694cb4cSShashi Mallela                              sizeof(uint32_t))) + sizeof(uint32_t), ite.iteh,
162c694cb4cSShashi Mallela                              MEMTXATTRS_UNSPECIFIED, &res);
163c694cb4cSShashi Mallela     }
164c694cb4cSShashi Mallela     if (res != MEMTX_OK) {
165c694cb4cSShashi Mallela         return false;
166c694cb4cSShashi Mallela     } else {
167c694cb4cSShashi Mallela         return true;
168c694cb4cSShashi Mallela     }
169c694cb4cSShashi Mallela }
170c694cb4cSShashi Mallela 
171c694cb4cSShashi Mallela static bool get_ite(GICv3ITSState *s, uint32_t eventid, uint64_t dte,
172c694cb4cSShashi Mallela                     uint16_t *icid, uint32_t *pIntid, MemTxResult *res)
173c694cb4cSShashi Mallela {
174c694cb4cSShashi Mallela     AddressSpace *as = &s->gicv3->dma_as;
175c694cb4cSShashi Mallela     uint64_t itt_addr;
176c694cb4cSShashi Mallela     bool status = false;
177c694cb4cSShashi Mallela     IteEntry ite = {};
178c694cb4cSShashi Mallela 
179e07f8445SPeter Maydell     itt_addr = FIELD_EX64(dte, DTE, ITTADDR);
180c694cb4cSShashi Mallela     itt_addr <<= ITTADDR_SHIFT; /* 256 byte aligned */
181c694cb4cSShashi Mallela 
182c694cb4cSShashi Mallela     ite.itel = address_space_ldq_le(as, itt_addr +
183c694cb4cSShashi Mallela                                     (eventid * (sizeof(uint64_t) +
184c694cb4cSShashi Mallela                                     sizeof(uint32_t))), MEMTXATTRS_UNSPECIFIED,
185c694cb4cSShashi Mallela                                     res);
186c694cb4cSShashi Mallela 
187c694cb4cSShashi Mallela     if (*res == MEMTX_OK) {
188c694cb4cSShashi Mallela         ite.iteh = address_space_ldl_le(as, itt_addr +
189c694cb4cSShashi Mallela                                         (eventid * (sizeof(uint64_t) +
190c694cb4cSShashi Mallela                                         sizeof(uint32_t))) + sizeof(uint32_t),
191c694cb4cSShashi Mallela                                         MEMTXATTRS_UNSPECIFIED, res);
192c694cb4cSShashi Mallela 
193c694cb4cSShashi Mallela         if (*res == MEMTX_OK) {
194764d6ba1SPeter Maydell             if (FIELD_EX64(ite.itel, ITE_L, VALID)) {
195764d6ba1SPeter Maydell                 int inttype = FIELD_EX64(ite.itel, ITE_L, INTTYPE);
196764d6ba1SPeter Maydell                 if (inttype == ITE_INTTYPE_PHYSICAL) {
197764d6ba1SPeter Maydell                     *pIntid = FIELD_EX64(ite.itel, ITE_L, INTID);
198764d6ba1SPeter Maydell                     *icid = FIELD_EX32(ite.iteh, ITE_H, ICID);
199c694cb4cSShashi Mallela                     status = true;
200c694cb4cSShashi Mallela                 }
201c694cb4cSShashi Mallela             }
202c694cb4cSShashi Mallela         }
203c694cb4cSShashi Mallela     }
204c694cb4cSShashi Mallela     return status;
205c694cb4cSShashi Mallela }
206c694cb4cSShashi Mallela 
207c694cb4cSShashi Mallela static uint64_t get_dte(GICv3ITSState *s, uint32_t devid, MemTxResult *res)
208c694cb4cSShashi Mallela {
209c694cb4cSShashi Mallela     AddressSpace *as = &s->gicv3->dma_as;
210d050f80fSPeter Maydell     uint64_t entry_addr = table_entry_addr(s, &s->dt, devid, res);
211c694cb4cSShashi Mallela 
212d050f80fSPeter Maydell     if (entry_addr == -1) {
213d050f80fSPeter Maydell         return 0; /* a DTE entry with the Valid bit clear */
214c694cb4cSShashi Mallela     }
215d050f80fSPeter Maydell     return address_space_ldq_le(as, entry_addr, MEMTXATTRS_UNSPECIFIED, res);
216c694cb4cSShashi Mallela }
217c694cb4cSShashi Mallela 
218c694cb4cSShashi Mallela /*
219c694cb4cSShashi Mallela  * This function handles the processing of following commands based on
220c694cb4cSShashi Mallela  * the ItsCmdType parameter passed:-
221c694cb4cSShashi Mallela  * 1. triggering of lpi interrupt translation via ITS INT command
222c694cb4cSShashi Mallela  * 2. triggering of lpi interrupt translation via gits_translater register
223c694cb4cSShashi Mallela  * 3. handling of ITS CLEAR command
224c694cb4cSShashi Mallela  * 4. handling of ITS DISCARD command
225c694cb4cSShashi Mallela  */
226ef011555SPeter Maydell static ItsCmdResult process_its_cmd(GICv3ITSState *s, uint64_t value,
227ef011555SPeter Maydell                                     uint32_t offset, ItsCmdType cmd)
228c694cb4cSShashi Mallela {
229c694cb4cSShashi Mallela     AddressSpace *as = &s->gicv3->dma_as;
230c694cb4cSShashi Mallela     uint32_t devid, eventid;
231c694cb4cSShashi Mallela     MemTxResult res = MEMTX_OK;
232c694cb4cSShashi Mallela     bool dte_valid;
233c694cb4cSShashi Mallela     uint64_t dte = 0;
2348f809f69SPeter Maydell     uint64_t num_eventids;
235c694cb4cSShashi Mallela     uint16_t icid = 0;
236c694cb4cSShashi Mallela     uint32_t pIntid = 0;
237c694cb4cSShashi Mallela     bool ite_valid = false;
238c694cb4cSShashi Mallela     uint64_t cte = 0;
239c694cb4cSShashi Mallela     bool cte_valid = false;
24017fb5e36SShashi Mallela     uint64_t rdbase;
241c694cb4cSShashi Mallela 
242c694cb4cSShashi Mallela     if (cmd == NONE) {
243c694cb4cSShashi Mallela         devid = offset;
244c694cb4cSShashi Mallela     } else {
245c694cb4cSShashi Mallela         devid = ((value & DEVID_MASK) >> DEVID_SHIFT);
246c694cb4cSShashi Mallela 
247c694cb4cSShashi Mallela         offset += NUM_BYTES_IN_DW;
248c694cb4cSShashi Mallela         value = address_space_ldq_le(as, s->cq.base_addr + offset,
249c694cb4cSShashi Mallela                                      MEMTXATTRS_UNSPECIFIED, &res);
250c694cb4cSShashi Mallela     }
251c694cb4cSShashi Mallela 
252c694cb4cSShashi Mallela     if (res != MEMTX_OK) {
253593a7cc2SPeter Maydell         return CMD_STALL;
254c694cb4cSShashi Mallela     }
255c694cb4cSShashi Mallela 
256c694cb4cSShashi Mallela     eventid = (value & EVENTID_MASK);
257c694cb4cSShashi Mallela 
258*b13148d9SPeter Maydell     if (devid >= s->dt.num_ids) {
259*b13148d9SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
260*b13148d9SPeter Maydell                       "%s: invalid command attributes: devid %d>=%d",
261*b13148d9SPeter Maydell                       __func__, devid, s->dt.num_ids);
262*b13148d9SPeter Maydell         return CMD_CONTINUE;
263*b13148d9SPeter Maydell     }
264*b13148d9SPeter Maydell 
265c694cb4cSShashi Mallela     dte = get_dte(s, devid, &res);
266c694cb4cSShashi Mallela 
267c694cb4cSShashi Mallela     if (res != MEMTX_OK) {
268593a7cc2SPeter Maydell         return CMD_STALL;
269c694cb4cSShashi Mallela     }
270e07f8445SPeter Maydell     dte_valid = FIELD_EX64(dte, DTE, VALID);
271c694cb4cSShashi Mallela 
272be0ed8fbSPeter Maydell     if (!dte_valid) {
273229c57b1SAlex Bennée         qemu_log_mask(LOG_GUEST_ERROR,
274229c57b1SAlex Bennée                       "%s: invalid command attributes: "
275be0ed8fbSPeter Maydell                       "invalid dte: %"PRIx64" for %d\n",
276be0ed8fbSPeter Maydell                       __func__, dte, devid);
277593a7cc2SPeter Maydell         return CMD_CONTINUE;
278c694cb4cSShashi Mallela     }
279c694cb4cSShashi Mallela 
280be0ed8fbSPeter Maydell     num_eventids = 1ULL << (FIELD_EX64(dte, DTE, SIZE) + 1);
281229c57b1SAlex Bennée 
282*b13148d9SPeter Maydell     if (eventid >= num_eventids) {
283*b13148d9SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
284*b13148d9SPeter Maydell                       "%s: invalid command attributes: eventid %d >= %"
285*b13148d9SPeter Maydell                       PRId64 "\n",
286*b13148d9SPeter Maydell                       __func__, eventid, num_eventids);
287*b13148d9SPeter Maydell         return CMD_CONTINUE;
288*b13148d9SPeter Maydell     }
289*b13148d9SPeter Maydell 
290be0ed8fbSPeter Maydell     ite_valid = get_ite(s, eventid, dte, &icid, &pIntid, &res);
291be0ed8fbSPeter Maydell     if (res != MEMTX_OK) {
292be0ed8fbSPeter Maydell         return CMD_STALL;
293be0ed8fbSPeter Maydell     }
294be0ed8fbSPeter Maydell 
295be0ed8fbSPeter Maydell     if (!ite_valid) {
296be0ed8fbSPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
297be0ed8fbSPeter Maydell                       "%s: invalid command attributes: invalid ITE\n",
298be0ed8fbSPeter Maydell                       __func__);
299be0ed8fbSPeter Maydell         return CMD_CONTINUE;
300be0ed8fbSPeter Maydell     }
301be0ed8fbSPeter Maydell 
302be0ed8fbSPeter Maydell     cte_valid = get_cte(s, icid, &cte, &res);
303be0ed8fbSPeter Maydell     if (res != MEMTX_OK) {
304be0ed8fbSPeter Maydell         return CMD_STALL;
305be0ed8fbSPeter Maydell     }
306be0ed8fbSPeter Maydell     if (!cte_valid) {
307be0ed8fbSPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
308be0ed8fbSPeter Maydell                       "%s: invalid command attributes: "
309be0ed8fbSPeter Maydell                       "invalid cte: %"PRIx64"\n",
310be0ed8fbSPeter Maydell                       __func__, cte);
311be0ed8fbSPeter Maydell         return CMD_CONTINUE;
312be0ed8fbSPeter Maydell     }
313be0ed8fbSPeter Maydell 
314c694cb4cSShashi Mallela     /*
315c694cb4cSShashi Mallela      * Current implementation only supports rdbase == procnum
316c694cb4cSShashi Mallela      * Hence rdbase physical address is ignored
317c694cb4cSShashi Mallela      */
318437dc0eaSPeter Maydell     rdbase = FIELD_EX64(cte, CTE, RDBASE);
31917fb5e36SShashi Mallela 
320a120157bSPeter Maydell     if (rdbase >= s->gicv3->num_cpu) {
321593a7cc2SPeter Maydell         return CMD_CONTINUE;
32217fb5e36SShashi Mallela     }
32317fb5e36SShashi Mallela 
32417fb5e36SShashi Mallela     if ((cmd == CLEAR) || (cmd == DISCARD)) {
32517fb5e36SShashi Mallela         gicv3_redist_process_lpi(&s->gicv3->cpu[rdbase], pIntid, 0);
32617fb5e36SShashi Mallela     } else {
32717fb5e36SShashi Mallela         gicv3_redist_process_lpi(&s->gicv3->cpu[rdbase], pIntid, 1);
32817fb5e36SShashi Mallela     }
32917fb5e36SShashi Mallela 
330c694cb4cSShashi Mallela     if (cmd == DISCARD) {
331c694cb4cSShashi Mallela         IteEntry ite = {};
332c694cb4cSShashi Mallela         /* remove mapping from interrupt translation table */
333593a7cc2SPeter Maydell         return update_ite(s, eventid, dte, ite) ? CMD_CONTINUE : CMD_STALL;
334c694cb4cSShashi Mallela     }
335593a7cc2SPeter Maydell     return CMD_CONTINUE;
336c694cb4cSShashi Mallela }
337c694cb4cSShashi Mallela 
338ef011555SPeter Maydell static ItsCmdResult process_mapti(GICv3ITSState *s, uint64_t value,
339ef011555SPeter Maydell                                   uint32_t offset, bool ignore_pInt)
340c694cb4cSShashi Mallela {
341c694cb4cSShashi Mallela     AddressSpace *as = &s->gicv3->dma_as;
342c694cb4cSShashi Mallela     uint32_t devid, eventid;
343c694cb4cSShashi Mallela     uint32_t pIntid = 0;
3448f809f69SPeter Maydell     uint64_t num_eventids;
345905720f1SPeter Maydell     uint32_t num_intids;
346c694cb4cSShashi Mallela     bool dte_valid;
347c694cb4cSShashi Mallela     MemTxResult res = MEMTX_OK;
348c694cb4cSShashi Mallela     uint16_t icid = 0;
349c694cb4cSShashi Mallela     uint64_t dte = 0;
3500241f731SPeter Maydell     IteEntry ite = {};
351c694cb4cSShashi Mallela 
352c694cb4cSShashi Mallela     devid = ((value & DEVID_MASK) >> DEVID_SHIFT);
353c694cb4cSShashi Mallela     offset += NUM_BYTES_IN_DW;
354c694cb4cSShashi Mallela     value = address_space_ldq_le(as, s->cq.base_addr + offset,
355c694cb4cSShashi Mallela                                  MEMTXATTRS_UNSPECIFIED, &res);
356c694cb4cSShashi Mallela 
357c694cb4cSShashi Mallela     if (res != MEMTX_OK) {
3580241f731SPeter Maydell         return CMD_STALL;
359c694cb4cSShashi Mallela     }
360c694cb4cSShashi Mallela 
361c694cb4cSShashi Mallela     eventid = (value & EVENTID_MASK);
362c694cb4cSShashi Mallela 
363b87fab1cSPeter Maydell     if (ignore_pInt) {
364b87fab1cSPeter Maydell         pIntid = eventid;
365b87fab1cSPeter Maydell     } else {
366c694cb4cSShashi Mallela         pIntid = ((value & pINTID_MASK) >> pINTID_SHIFT);
367c694cb4cSShashi Mallela     }
368c694cb4cSShashi Mallela 
369c694cb4cSShashi Mallela     offset += NUM_BYTES_IN_DW;
370c694cb4cSShashi Mallela     value = address_space_ldq_le(as, s->cq.base_addr + offset,
371c694cb4cSShashi Mallela                                  MEMTXATTRS_UNSPECIFIED, &res);
372c694cb4cSShashi Mallela 
373c694cb4cSShashi Mallela     if (res != MEMTX_OK) {
3740241f731SPeter Maydell         return CMD_STALL;
375c694cb4cSShashi Mallela     }
376c694cb4cSShashi Mallela 
377c694cb4cSShashi Mallela     icid = value & ICID_MASK;
378c694cb4cSShashi Mallela 
379*b13148d9SPeter Maydell     if (devid >= s->dt.num_ids) {
380*b13148d9SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
381*b13148d9SPeter Maydell                       "%s: invalid command attributes: devid %d>=%d",
382*b13148d9SPeter Maydell                       __func__, devid, s->dt.num_ids);
383*b13148d9SPeter Maydell         return CMD_CONTINUE;
384*b13148d9SPeter Maydell     }
385*b13148d9SPeter Maydell 
386c694cb4cSShashi Mallela     dte = get_dte(s, devid, &res);
387c694cb4cSShashi Mallela 
388c694cb4cSShashi Mallela     if (res != MEMTX_OK) {
3890241f731SPeter Maydell         return CMD_STALL;
390c694cb4cSShashi Mallela     }
391e07f8445SPeter Maydell     dte_valid = FIELD_EX64(dte, DTE, VALID);
3928f809f69SPeter Maydell     num_eventids = 1ULL << (FIELD_EX64(dte, DTE, SIZE) + 1);
393905720f1SPeter Maydell     num_intids = 1ULL << (GICD_TYPER_IDBITS + 1);
394c694cb4cSShashi Mallela 
395*b13148d9SPeter Maydell     if ((icid >= s->ct.num_ids)
3968f809f69SPeter Maydell             || !dte_valid || (eventid >= num_eventids) ||
397905720f1SPeter Maydell             (((pIntid < GICV3_LPI_INTID_START) || (pIntid >= num_intids)) &&
398b87fab1cSPeter Maydell              (pIntid != INTID_SPURIOUS))) {
399c694cb4cSShashi Mallela         qemu_log_mask(LOG_GUEST_ERROR,
400c694cb4cSShashi Mallela                       "%s: invalid command attributes "
401*b13148d9SPeter Maydell                       "icid %d or eventid %d or pIntid %d or"
402*b13148d9SPeter Maydell                       "unmapped dte %d\n", __func__, icid, eventid,
403c694cb4cSShashi Mallela                       pIntid, dte_valid);
404c694cb4cSShashi Mallela         /*
405c694cb4cSShashi Mallela          * in this implementation, in case of error
406c694cb4cSShashi Mallela          * we ignore this command and move onto the next
407c694cb4cSShashi Mallela          * command in the queue
408c694cb4cSShashi Mallela          */
4090241f731SPeter Maydell         return CMD_CONTINUE;
4100241f731SPeter Maydell     }
4110241f731SPeter Maydell 
412c694cb4cSShashi Mallela     /* add ite entry to interrupt translation table */
413764d6ba1SPeter Maydell     ite.itel = FIELD_DP64(ite.itel, ITE_L, VALID, dte_valid);
414764d6ba1SPeter Maydell     ite.itel = FIELD_DP64(ite.itel, ITE_L, INTTYPE, ITE_INTTYPE_PHYSICAL);
415764d6ba1SPeter Maydell     ite.itel = FIELD_DP64(ite.itel, ITE_L, INTID, pIntid);
416764d6ba1SPeter Maydell     ite.itel = FIELD_DP64(ite.itel, ITE_L, DOORBELL, INTID_SPURIOUS);
417764d6ba1SPeter Maydell     ite.iteh = FIELD_DP32(ite.iteh, ITE_H, ICID, icid);
418c694cb4cSShashi Mallela 
4190241f731SPeter Maydell     return update_ite(s, eventid, dte, ite) ? CMD_CONTINUE : CMD_STALL;
420c694cb4cSShashi Mallela }
421c694cb4cSShashi Mallela 
4227eca39e0SShashi Mallela static bool update_cte(GICv3ITSState *s, uint16_t icid, bool valid,
4237eca39e0SShashi Mallela                        uint64_t rdbase)
4247eca39e0SShashi Mallela {
4257eca39e0SShashi Mallela     AddressSpace *as = &s->gicv3->dma_as;
426d050f80fSPeter Maydell     uint64_t entry_addr;
4277eca39e0SShashi Mallela     uint64_t cte = 0;
4287eca39e0SShashi Mallela     MemTxResult res = MEMTX_OK;
4297eca39e0SShashi Mallela 
4307eca39e0SShashi Mallela     if (!s->ct.valid) {
4317eca39e0SShashi Mallela         return true;
4327eca39e0SShashi Mallela     }
4337eca39e0SShashi Mallela 
4347eca39e0SShashi Mallela     if (valid) {
4357eca39e0SShashi Mallela         /* add mapping entry to collection table */
436437dc0eaSPeter Maydell         cte = FIELD_DP64(cte, CTE, VALID, 1);
437437dc0eaSPeter Maydell         cte = FIELD_DP64(cte, CTE, RDBASE, rdbase);
4387eca39e0SShashi Mallela     }
4397eca39e0SShashi Mallela 
440d050f80fSPeter Maydell     entry_addr = table_entry_addr(s, &s->ct, icid, &res);
4417eca39e0SShashi Mallela     if (res != MEMTX_OK) {
442d050f80fSPeter Maydell         /* memory access error: stall */
4437eca39e0SShashi Mallela         return false;
4447eca39e0SShashi Mallela     }
445d050f80fSPeter Maydell     if (entry_addr == -1) {
446d050f80fSPeter Maydell         /* No L2 table for this index: discard write and continue */
4477eca39e0SShashi Mallela         return true;
4487eca39e0SShashi Mallela     }
449d050f80fSPeter Maydell 
450d050f80fSPeter Maydell     address_space_stq_le(as, entry_addr, cte, MEMTXATTRS_UNSPECIFIED, &res);
451d050f80fSPeter Maydell     return res == MEMTX_OK;
4527eca39e0SShashi Mallela }
4537eca39e0SShashi Mallela 
454ef011555SPeter Maydell static ItsCmdResult process_mapc(GICv3ITSState *s, uint32_t offset)
4557eca39e0SShashi Mallela {
4567eca39e0SShashi Mallela     AddressSpace *as = &s->gicv3->dma_as;
4577eca39e0SShashi Mallela     uint16_t icid;
4587eca39e0SShashi Mallela     uint64_t rdbase;
4597eca39e0SShashi Mallela     bool valid;
4607eca39e0SShashi Mallela     MemTxResult res = MEMTX_OK;
4617eca39e0SShashi Mallela     uint64_t value;
4627eca39e0SShashi Mallela 
4637eca39e0SShashi Mallela     offset += NUM_BYTES_IN_DW;
4647eca39e0SShashi Mallela     offset += NUM_BYTES_IN_DW;
4657eca39e0SShashi Mallela 
4667eca39e0SShashi Mallela     value = address_space_ldq_le(as, s->cq.base_addr + offset,
4677eca39e0SShashi Mallela                                  MEMTXATTRS_UNSPECIFIED, &res);
4687eca39e0SShashi Mallela 
4697eca39e0SShashi Mallela     if (res != MEMTX_OK) {
470f6675196SPeter Maydell         return CMD_STALL;
4717eca39e0SShashi Mallela     }
4727eca39e0SShashi Mallela 
4737eca39e0SShashi Mallela     icid = value & ICID_MASK;
4747eca39e0SShashi Mallela 
4757eca39e0SShashi Mallela     rdbase = (value & R_MAPC_RDBASE_MASK) >> R_MAPC_RDBASE_SHIFT;
4767eca39e0SShashi Mallela     rdbase &= RDBASE_PROCNUM_MASK;
4777eca39e0SShashi Mallela 
4787eca39e0SShashi Mallela     valid = (value & CMD_FIELD_VALID_MASK);
4797eca39e0SShashi Mallela 
48080dcd37fSPeter Maydell     if ((icid >= s->ct.num_ids) || (rdbase >= s->gicv3->num_cpu)) {
4817eca39e0SShashi Mallela         qemu_log_mask(LOG_GUEST_ERROR,
4827eca39e0SShashi Mallela                       "ITS MAPC: invalid collection table attributes "
4837eca39e0SShashi Mallela                       "icid %d rdbase %" PRIu64 "\n",  icid, rdbase);
4847eca39e0SShashi Mallela         /*
4857eca39e0SShashi Mallela          * in this implementation, in case of error
4867eca39e0SShashi Mallela          * we ignore this command and move onto the next
4877eca39e0SShashi Mallela          * command in the queue
4887eca39e0SShashi Mallela          */
489f6675196SPeter Maydell         return CMD_CONTINUE;
4907eca39e0SShashi Mallela     }
4917eca39e0SShashi Mallela 
492f6675196SPeter Maydell     return update_cte(s, icid, valid, rdbase) ? CMD_CONTINUE : CMD_STALL;
4937eca39e0SShashi Mallela }
4947eca39e0SShashi Mallela 
4957eca39e0SShashi Mallela static bool update_dte(GICv3ITSState *s, uint32_t devid, bool valid,
4967eca39e0SShashi Mallela                        uint8_t size, uint64_t itt_addr)
4977eca39e0SShashi Mallela {
4987eca39e0SShashi Mallela     AddressSpace *as = &s->gicv3->dma_as;
499d050f80fSPeter Maydell     uint64_t entry_addr;
5007eca39e0SShashi Mallela     uint64_t dte = 0;
5017eca39e0SShashi Mallela     MemTxResult res = MEMTX_OK;
5027eca39e0SShashi Mallela 
5037eca39e0SShashi Mallela     if (s->dt.valid) {
5047eca39e0SShashi Mallela         if (valid) {
5057eca39e0SShashi Mallela             /* add mapping entry to device table */
506e07f8445SPeter Maydell             dte = FIELD_DP64(dte, DTE, VALID, 1);
507e07f8445SPeter Maydell             dte = FIELD_DP64(dte, DTE, SIZE, size);
508e07f8445SPeter Maydell             dte = FIELD_DP64(dte, DTE, ITTADDR, itt_addr);
5097eca39e0SShashi Mallela         }
5107eca39e0SShashi Mallela     } else {
5117eca39e0SShashi Mallela         return true;
5127eca39e0SShashi Mallela     }
5137eca39e0SShashi Mallela 
514d050f80fSPeter Maydell     entry_addr = table_entry_addr(s, &s->dt, devid, &res);
5157eca39e0SShashi Mallela     if (res != MEMTX_OK) {
516d050f80fSPeter Maydell         /* memory access error: stall */
5177eca39e0SShashi Mallela         return false;
5187eca39e0SShashi Mallela     }
519d050f80fSPeter Maydell     if (entry_addr == -1) {
520d050f80fSPeter Maydell         /* No L2 table for this index: discard write and continue */
5217eca39e0SShashi Mallela         return true;
5227eca39e0SShashi Mallela     }
523d050f80fSPeter Maydell     address_space_stq_le(as, entry_addr, dte, MEMTXATTRS_UNSPECIFIED, &res);
524d050f80fSPeter Maydell     return res == MEMTX_OK;
5257eca39e0SShashi Mallela }
5267eca39e0SShashi Mallela 
527ef011555SPeter Maydell static ItsCmdResult process_mapd(GICv3ITSState *s, uint64_t value,
528ef011555SPeter Maydell                                  uint32_t offset)
5297eca39e0SShashi Mallela {
5307eca39e0SShashi Mallela     AddressSpace *as = &s->gicv3->dma_as;
5317eca39e0SShashi Mallela     uint32_t devid;
5327eca39e0SShashi Mallela     uint8_t size;
5337eca39e0SShashi Mallela     uint64_t itt_addr;
5347eca39e0SShashi Mallela     bool valid;
5357eca39e0SShashi Mallela     MemTxResult res = MEMTX_OK;
5367eca39e0SShashi Mallela 
5377eca39e0SShashi Mallela     devid = ((value & DEVID_MASK) >> DEVID_SHIFT);
5387eca39e0SShashi Mallela 
5397eca39e0SShashi Mallela     offset += NUM_BYTES_IN_DW;
5407eca39e0SShashi Mallela     value = address_space_ldq_le(as, s->cq.base_addr + offset,
5417eca39e0SShashi Mallela                                  MEMTXATTRS_UNSPECIFIED, &res);
5427eca39e0SShashi Mallela 
5437eca39e0SShashi Mallela     if (res != MEMTX_OK) {
54400d46e72SPeter Maydell         return CMD_STALL;
5457eca39e0SShashi Mallela     }
5467eca39e0SShashi Mallela 
5477eca39e0SShashi Mallela     size = (value & SIZE_MASK);
5487eca39e0SShashi Mallela 
5497eca39e0SShashi Mallela     offset += NUM_BYTES_IN_DW;
5507eca39e0SShashi Mallela     value = address_space_ldq_le(as, s->cq.base_addr + offset,
5517eca39e0SShashi Mallela                                  MEMTXATTRS_UNSPECIFIED, &res);
5527eca39e0SShashi Mallela 
5537eca39e0SShashi Mallela     if (res != MEMTX_OK) {
55400d46e72SPeter Maydell         return CMD_STALL;
5557eca39e0SShashi Mallela     }
5567eca39e0SShashi Mallela 
5577eca39e0SShashi Mallela     itt_addr = (value & ITTADDR_MASK) >> ITTADDR_SHIFT;
5587eca39e0SShashi Mallela 
5597eca39e0SShashi Mallela     valid = (value & CMD_FIELD_VALID_MASK);
5607eca39e0SShashi Mallela 
56180dcd37fSPeter Maydell     if ((devid >= s->dt.num_ids) ||
5627eca39e0SShashi Mallela         (size > FIELD_EX64(s->typer, GITS_TYPER, IDBITS))) {
5637eca39e0SShashi Mallela         qemu_log_mask(LOG_GUEST_ERROR,
5647eca39e0SShashi Mallela                       "ITS MAPD: invalid device table attributes "
5657eca39e0SShashi Mallela                       "devid %d or size %d\n", devid, size);
5667eca39e0SShashi Mallela         /*
5677eca39e0SShashi Mallela          * in this implementation, in case of error
5687eca39e0SShashi Mallela          * we ignore this command and move onto the next
5697eca39e0SShashi Mallela          * command in the queue
5707eca39e0SShashi Mallela          */
57100d46e72SPeter Maydell         return CMD_CONTINUE;
5727eca39e0SShashi Mallela     }
5737eca39e0SShashi Mallela 
57400d46e72SPeter Maydell     return update_dte(s, devid, valid, size, itt_addr) ? CMD_CONTINUE : CMD_STALL;
5757eca39e0SShashi Mallela }
5767eca39e0SShashi Mallela 
5777eca39e0SShashi Mallela /*
5787eca39e0SShashi Mallela  * Current implementation blocks until all
5797eca39e0SShashi Mallela  * commands are processed
5807eca39e0SShashi Mallela  */
5817eca39e0SShashi Mallela static void process_cmdq(GICv3ITSState *s)
5827eca39e0SShashi Mallela {
5837eca39e0SShashi Mallela     uint32_t wr_offset = 0;
5847eca39e0SShashi Mallela     uint32_t rd_offset = 0;
5857eca39e0SShashi Mallela     uint32_t cq_offset = 0;
5867eca39e0SShashi Mallela     uint64_t data;
5877eca39e0SShashi Mallela     AddressSpace *as = &s->gicv3->dma_as;
5887eca39e0SShashi Mallela     MemTxResult res = MEMTX_OK;
5897eca39e0SShashi Mallela     uint8_t cmd;
59017fb5e36SShashi Mallela     int i;
5917eca39e0SShashi Mallela 
5928d2d6dd9SPeter Maydell     if (!(s->ctlr & R_GITS_CTLR_ENABLED_MASK)) {
5937eca39e0SShashi Mallela         return;
5947eca39e0SShashi Mallela     }
5957eca39e0SShashi Mallela 
5967eca39e0SShashi Mallela     wr_offset = FIELD_EX64(s->cwriter, GITS_CWRITER, OFFSET);
5977eca39e0SShashi Mallela 
59880dcd37fSPeter Maydell     if (wr_offset >= s->cq.num_entries) {
5997eca39e0SShashi Mallela         qemu_log_mask(LOG_GUEST_ERROR,
6007eca39e0SShashi Mallela                       "%s: invalid write offset "
6017eca39e0SShashi Mallela                       "%d\n", __func__, wr_offset);
6027eca39e0SShashi Mallela         return;
6037eca39e0SShashi Mallela     }
6047eca39e0SShashi Mallela 
6057eca39e0SShashi Mallela     rd_offset = FIELD_EX64(s->creadr, GITS_CREADR, OFFSET);
6067eca39e0SShashi Mallela 
60780dcd37fSPeter Maydell     if (rd_offset >= s->cq.num_entries) {
6087eca39e0SShashi Mallela         qemu_log_mask(LOG_GUEST_ERROR,
6097eca39e0SShashi Mallela                       "%s: invalid read offset "
6107eca39e0SShashi Mallela                       "%d\n", __func__, rd_offset);
6117eca39e0SShashi Mallela         return;
6127eca39e0SShashi Mallela     }
6137eca39e0SShashi Mallela 
6147eca39e0SShashi Mallela     while (wr_offset != rd_offset) {
615ef011555SPeter Maydell         ItsCmdResult result = CMD_CONTINUE;
616ef011555SPeter Maydell 
6177eca39e0SShashi Mallela         cq_offset = (rd_offset * GITS_CMDQ_ENTRY_SIZE);
6187eca39e0SShashi Mallela         data = address_space_ldq_le(as, s->cq.base_addr + cq_offset,
6197eca39e0SShashi Mallela                                     MEMTXATTRS_UNSPECIFIED, &res);
6207eca39e0SShashi Mallela         if (res != MEMTX_OK) {
621f0b4b2a2SPeter Maydell             s->creadr = FIELD_DP64(s->creadr, GITS_CREADR, STALLED, 1);
622f0b4b2a2SPeter Maydell             qemu_log_mask(LOG_GUEST_ERROR,
623f0b4b2a2SPeter Maydell                           "%s: could not read command at 0x%" PRIx64 "\n",
624f0b4b2a2SPeter Maydell                           __func__, s->cq.base_addr + cq_offset);
625f0b4b2a2SPeter Maydell             break;
6267eca39e0SShashi Mallela         }
627f0b4b2a2SPeter Maydell 
6287eca39e0SShashi Mallela         cmd = (data & CMD_MASK);
6297eca39e0SShashi Mallela 
6307eca39e0SShashi Mallela         switch (cmd) {
6317eca39e0SShashi Mallela         case GITS_CMD_INT:
6327d62b2dcSPeter Maydell             result = process_its_cmd(s, data, cq_offset, INTERRUPT);
6337eca39e0SShashi Mallela             break;
6347eca39e0SShashi Mallela         case GITS_CMD_CLEAR:
6357d62b2dcSPeter Maydell             result = process_its_cmd(s, data, cq_offset, CLEAR);
6367eca39e0SShashi Mallela             break;
6377eca39e0SShashi Mallela         case GITS_CMD_SYNC:
6387eca39e0SShashi Mallela             /*
6397eca39e0SShashi Mallela              * Current implementation makes a blocking synchronous call
6407eca39e0SShashi Mallela              * for every command issued earlier, hence the internal state
6417eca39e0SShashi Mallela              * is already consistent by the time SYNC command is executed.
6427eca39e0SShashi Mallela              * Hence no further processing is required for SYNC command.
6437eca39e0SShashi Mallela              */
6447eca39e0SShashi Mallela             break;
6457eca39e0SShashi Mallela         case GITS_CMD_MAPD:
6467eca39e0SShashi Mallela             result = process_mapd(s, data, cq_offset);
6477eca39e0SShashi Mallela             break;
6487eca39e0SShashi Mallela         case GITS_CMD_MAPC:
6497eca39e0SShashi Mallela             result = process_mapc(s, cq_offset);
6507eca39e0SShashi Mallela             break;
6517eca39e0SShashi Mallela         case GITS_CMD_MAPTI:
652c694cb4cSShashi Mallela             result = process_mapti(s, data, cq_offset, false);
6537eca39e0SShashi Mallela             break;
6547eca39e0SShashi Mallela         case GITS_CMD_MAPI:
655c694cb4cSShashi Mallela             result = process_mapti(s, data, cq_offset, true);
6567eca39e0SShashi Mallela             break;
6577eca39e0SShashi Mallela         case GITS_CMD_DISCARD:
658c694cb4cSShashi Mallela             result = process_its_cmd(s, data, cq_offset, DISCARD);
6597eca39e0SShashi Mallela             break;
6607eca39e0SShashi Mallela         case GITS_CMD_INV:
6617eca39e0SShashi Mallela         case GITS_CMD_INVALL:
66217fb5e36SShashi Mallela             /*
66317fb5e36SShashi Mallela              * Current implementation doesn't cache any ITS tables,
66417fb5e36SShashi Mallela              * but the calculated lpi priority information. We only
66517fb5e36SShashi Mallela              * need to trigger lpi priority re-calculation to be in
66617fb5e36SShashi Mallela              * sync with LPI config table or pending table changes.
66717fb5e36SShashi Mallela              */
66817fb5e36SShashi Mallela             for (i = 0; i < s->gicv3->num_cpu; i++) {
66917fb5e36SShashi Mallela                 gicv3_redist_update_lpi(&s->gicv3->cpu[i]);
67017fb5e36SShashi Mallela             }
6717eca39e0SShashi Mallela             break;
6727eca39e0SShashi Mallela         default:
6737eca39e0SShashi Mallela             break;
6747eca39e0SShashi Mallela         }
675ef011555SPeter Maydell         if (result == CMD_CONTINUE) {
6767eca39e0SShashi Mallela             rd_offset++;
67780dcd37fSPeter Maydell             rd_offset %= s->cq.num_entries;
6787eca39e0SShashi Mallela             s->creadr = FIELD_DP64(s->creadr, GITS_CREADR, OFFSET, rd_offset);
6797eca39e0SShashi Mallela         } else {
680ef011555SPeter Maydell             /* CMD_STALL */
6817eca39e0SShashi Mallela             s->creadr = FIELD_DP64(s->creadr, GITS_CREADR, STALLED, 1);
6827eca39e0SShashi Mallela             qemu_log_mask(LOG_GUEST_ERROR,
683ef011555SPeter Maydell                           "%s: 0x%x cmd processing failed, stalling\n",
684ef011555SPeter Maydell                           __func__, cmd);
6857eca39e0SShashi Mallela             break;
6867eca39e0SShashi Mallela         }
6877eca39e0SShashi Mallela     }
6887eca39e0SShashi Mallela }
6897eca39e0SShashi Mallela 
6901b08e436SShashi Mallela /*
6911b08e436SShashi Mallela  * This function extracts the ITS Device and Collection table specific
6921b08e436SShashi Mallela  * parameters (like base_addr, size etc) from GITS_BASER register.
6931b08e436SShashi Mallela  * It is called during ITS enable and also during post_load migration
6941b08e436SShashi Mallela  */
6951b08e436SShashi Mallela static void extract_table_params(GICv3ITSState *s)
6961b08e436SShashi Mallela {
6971b08e436SShashi Mallela     uint16_t num_pages = 0;
6981b08e436SShashi Mallela     uint8_t  page_sz_type;
6991b08e436SShashi Mallela     uint8_t type;
7001b08e436SShashi Mallela     uint32_t page_sz = 0;
7011b08e436SShashi Mallela     uint64_t value;
7021b08e436SShashi Mallela 
7031b08e436SShashi Mallela     for (int i = 0; i < 8; i++) {
704e5487a41SPeter Maydell         TableDesc *td;
705e5487a41SPeter Maydell         int idbits;
706e5487a41SPeter Maydell 
7071b08e436SShashi Mallela         value = s->baser[i];
7081b08e436SShashi Mallela 
7091b08e436SShashi Mallela         if (!value) {
7101b08e436SShashi Mallela             continue;
7111b08e436SShashi Mallela         }
7121b08e436SShashi Mallela 
7131b08e436SShashi Mallela         page_sz_type = FIELD_EX64(value, GITS_BASER, PAGESIZE);
7141b08e436SShashi Mallela 
7151b08e436SShashi Mallela         switch (page_sz_type) {
7161b08e436SShashi Mallela         case 0:
7171b08e436SShashi Mallela             page_sz = GITS_PAGE_SIZE_4K;
7181b08e436SShashi Mallela             break;
7191b08e436SShashi Mallela 
7201b08e436SShashi Mallela         case 1:
7211b08e436SShashi Mallela             page_sz = GITS_PAGE_SIZE_16K;
7221b08e436SShashi Mallela             break;
7231b08e436SShashi Mallela 
7241b08e436SShashi Mallela         case 2:
7251b08e436SShashi Mallela         case 3:
7261b08e436SShashi Mallela             page_sz = GITS_PAGE_SIZE_64K;
7271b08e436SShashi Mallela             break;
7281b08e436SShashi Mallela 
7291b08e436SShashi Mallela         default:
7301b08e436SShashi Mallela             g_assert_not_reached();
7311b08e436SShashi Mallela         }
7321b08e436SShashi Mallela 
7331b08e436SShashi Mallela         num_pages = FIELD_EX64(value, GITS_BASER, SIZE) + 1;
7341b08e436SShashi Mallela 
7351b08e436SShashi Mallela         type = FIELD_EX64(value, GITS_BASER, TYPE);
7361b08e436SShashi Mallela 
7371b08e436SShashi Mallela         switch (type) {
7381b08e436SShashi Mallela         case GITS_BASER_TYPE_DEVICE:
739e5487a41SPeter Maydell             td = &s->dt;
740e5487a41SPeter Maydell             idbits = FIELD_EX64(s->typer, GITS_TYPER, DEVBITS) + 1;
74162df780eSPeter Maydell             break;
7421b08e436SShashi Mallela         case GITS_BASER_TYPE_COLLECTION:
743e5487a41SPeter Maydell             td = &s->ct;
7441b08e436SShashi Mallela             if (FIELD_EX64(s->typer, GITS_TYPER, CIL)) {
745e5487a41SPeter Maydell                 idbits = FIELD_EX64(s->typer, GITS_TYPER, CIDBITS) + 1;
7461b08e436SShashi Mallela             } else {
7471b08e436SShashi Mallela                 /* 16-bit CollectionId supported when CIL == 0 */
748e5487a41SPeter Maydell                 idbits = 16;
7491b08e436SShashi Mallela             }
7501b08e436SShashi Mallela             break;
7511b08e436SShashi Mallela         default:
752e5487a41SPeter Maydell             /*
753e5487a41SPeter Maydell              * GITS_BASER<n>.TYPE is read-only, so GITS_BASER_RO_MASK
754e5487a41SPeter Maydell              * ensures we will only see type values corresponding to
755e5487a41SPeter Maydell              * the values set up in gicv3_its_reset().
756e5487a41SPeter Maydell              */
757e5487a41SPeter Maydell             g_assert_not_reached();
7581b08e436SShashi Mallela         }
759e5487a41SPeter Maydell 
760e5487a41SPeter Maydell         memset(td, 0, sizeof(*td));
761e5487a41SPeter Maydell         td->valid = FIELD_EX64(value, GITS_BASER, VALID);
762e5487a41SPeter Maydell         /*
763e5487a41SPeter Maydell          * If GITS_BASER<n>.Valid is 0 for any <n> then we will not process
764e5487a41SPeter Maydell          * interrupts. (GITS_TYPER.HCC is 0 for this implementation, so we
765e5487a41SPeter Maydell          * do not have a special case where the GITS_BASER<n>.Valid bit is 0
766e5487a41SPeter Maydell          * for the register corresponding to the Collection table but we
767e5487a41SPeter Maydell          * still have to process interrupts using non-memory-backed
768e5487a41SPeter Maydell          * Collection table entries.)
769e5487a41SPeter Maydell          */
770e5487a41SPeter Maydell         if (!td->valid) {
771e5487a41SPeter Maydell             continue;
772e5487a41SPeter Maydell         }
773e5487a41SPeter Maydell         td->page_sz = page_sz;
774e5487a41SPeter Maydell         td->indirect = FIELD_EX64(value, GITS_BASER, INDIRECT);
7759ae85431SPeter Maydell         td->entry_sz = FIELD_EX64(value, GITS_BASER, ENTRYSIZE) + 1;
776e5487a41SPeter Maydell         td->base_addr = baser_base_addr(value, page_sz);
777e5487a41SPeter Maydell         if (!td->indirect) {
77880dcd37fSPeter Maydell             td->num_entries = (num_pages * page_sz) / td->entry_sz;
779e5487a41SPeter Maydell         } else {
78080dcd37fSPeter Maydell             td->num_entries = (((num_pages * page_sz) /
781e5487a41SPeter Maydell                                   L1TABLE_ENTRY_SIZE) *
782e5487a41SPeter Maydell                                  (page_sz / td->entry_sz));
783e5487a41SPeter Maydell         }
78480dcd37fSPeter Maydell         td->num_ids = 1ULL << idbits;
7851b08e436SShashi Mallela     }
7861b08e436SShashi Mallela }
7871b08e436SShashi Mallela 
7881b08e436SShashi Mallela static void extract_cmdq_params(GICv3ITSState *s)
7891b08e436SShashi Mallela {
7901b08e436SShashi Mallela     uint16_t num_pages = 0;
7911b08e436SShashi Mallela     uint64_t value = s->cbaser;
7921b08e436SShashi Mallela 
7931b08e436SShashi Mallela     num_pages = FIELD_EX64(value, GITS_CBASER, SIZE) + 1;
7941b08e436SShashi Mallela 
7951b08e436SShashi Mallela     memset(&s->cq, 0 , sizeof(s->cq));
7961b08e436SShashi Mallela     s->cq.valid = FIELD_EX64(value, GITS_CBASER, VALID);
7971b08e436SShashi Mallela 
7981b08e436SShashi Mallela     if (s->cq.valid) {
79980dcd37fSPeter Maydell         s->cq.num_entries = (num_pages * GITS_PAGE_SIZE_4K) /
8001b08e436SShashi Mallela                              GITS_CMDQ_ENTRY_SIZE;
8011b08e436SShashi Mallela         s->cq.base_addr = FIELD_EX64(value, GITS_CBASER, PHYADDR);
8021b08e436SShashi Mallela         s->cq.base_addr <<= R_GITS_CBASER_PHYADDR_SHIFT;
8031b08e436SShashi Mallela     }
8041b08e436SShashi Mallela }
8051b08e436SShashi Mallela 
80618f6290aSShashi Mallela static MemTxResult gicv3_its_translation_write(void *opaque, hwaddr offset,
80718f6290aSShashi Mallela                                                uint64_t data, unsigned size,
80818f6290aSShashi Mallela                                                MemTxAttrs attrs)
80918f6290aSShashi Mallela {
810c694cb4cSShashi Mallela     GICv3ITSState *s = (GICv3ITSState *)opaque;
811c694cb4cSShashi Mallela     bool result = true;
812c694cb4cSShashi Mallela     uint32_t devid = 0;
813c694cb4cSShashi Mallela 
814c694cb4cSShashi Mallela     switch (offset) {
815c694cb4cSShashi Mallela     case GITS_TRANSLATER:
8168d2d6dd9SPeter Maydell         if (s->ctlr & R_GITS_CTLR_ENABLED_MASK) {
817c694cb4cSShashi Mallela             devid = attrs.requester_id;
818c694cb4cSShashi Mallela             result = process_its_cmd(s, data, devid, NONE);
819c694cb4cSShashi Mallela         }
820c694cb4cSShashi Mallela         break;
821c694cb4cSShashi Mallela     default:
822c694cb4cSShashi Mallela         break;
823c694cb4cSShashi Mallela     }
824c694cb4cSShashi Mallela 
825c694cb4cSShashi Mallela     if (result) {
82618f6290aSShashi Mallela         return MEMTX_OK;
827c694cb4cSShashi Mallela     } else {
828c694cb4cSShashi Mallela         return MEMTX_ERROR;
829c694cb4cSShashi Mallela     }
83018f6290aSShashi Mallela }
83118f6290aSShashi Mallela 
83218f6290aSShashi Mallela static bool its_writel(GICv3ITSState *s, hwaddr offset,
83318f6290aSShashi Mallela                               uint64_t value, MemTxAttrs attrs)
83418f6290aSShashi Mallela {
83518f6290aSShashi Mallela     bool result = true;
8361b08e436SShashi Mallela     int index;
83718f6290aSShashi Mallela 
8381b08e436SShashi Mallela     switch (offset) {
8391b08e436SShashi Mallela     case GITS_CTLR:
8402f459cd1SShashi Mallela         if (value & R_GITS_CTLR_ENABLED_MASK) {
8418d2d6dd9SPeter Maydell             s->ctlr |= R_GITS_CTLR_ENABLED_MASK;
8421b08e436SShashi Mallela             extract_table_params(s);
8431b08e436SShashi Mallela             extract_cmdq_params(s);
8441b08e436SShashi Mallela             s->creadr = 0;
8457eca39e0SShashi Mallela             process_cmdq(s);
8462f459cd1SShashi Mallela         } else {
8478d2d6dd9SPeter Maydell             s->ctlr &= ~R_GITS_CTLR_ENABLED_MASK;
8481b08e436SShashi Mallela         }
8491b08e436SShashi Mallela         break;
8501b08e436SShashi Mallela     case GITS_CBASER:
8511b08e436SShashi Mallela         /*
8521b08e436SShashi Mallela          * IMPDEF choice:- GITS_CBASER register becomes RO if ITS is
8531b08e436SShashi Mallela          *                 already enabled
8541b08e436SShashi Mallela          */
8558d2d6dd9SPeter Maydell         if (!(s->ctlr & R_GITS_CTLR_ENABLED_MASK)) {
8561b08e436SShashi Mallela             s->cbaser = deposit64(s->cbaser, 0, 32, value);
8571b08e436SShashi Mallela             s->creadr = 0;
8581b08e436SShashi Mallela             s->cwriter = s->creadr;
8591b08e436SShashi Mallela         }
8601b08e436SShashi Mallela         break;
8611b08e436SShashi Mallela     case GITS_CBASER + 4:
8621b08e436SShashi Mallela         /*
8631b08e436SShashi Mallela          * IMPDEF choice:- GITS_CBASER register becomes RO if ITS is
8641b08e436SShashi Mallela          *                 already enabled
8651b08e436SShashi Mallela          */
8668d2d6dd9SPeter Maydell         if (!(s->ctlr & R_GITS_CTLR_ENABLED_MASK)) {
8671b08e436SShashi Mallela             s->cbaser = deposit64(s->cbaser, 32, 32, value);
8681b08e436SShashi Mallela             s->creadr = 0;
8691b08e436SShashi Mallela             s->cwriter = s->creadr;
8701b08e436SShashi Mallela         }
8711b08e436SShashi Mallela         break;
8721b08e436SShashi Mallela     case GITS_CWRITER:
8731b08e436SShashi Mallela         s->cwriter = deposit64(s->cwriter, 0, 32,
8741b08e436SShashi Mallela                                (value & ~R_GITS_CWRITER_RETRY_MASK));
8757eca39e0SShashi Mallela         if (s->cwriter != s->creadr) {
8767eca39e0SShashi Mallela             process_cmdq(s);
8777eca39e0SShashi Mallela         }
8781b08e436SShashi Mallela         break;
8791b08e436SShashi Mallela     case GITS_CWRITER + 4:
8801b08e436SShashi Mallela         s->cwriter = deposit64(s->cwriter, 32, 32, value);
8811b08e436SShashi Mallela         break;
8821b08e436SShashi Mallela     case GITS_CREADR:
8831b08e436SShashi Mallela         if (s->gicv3->gicd_ctlr & GICD_CTLR_DS) {
8841b08e436SShashi Mallela             s->creadr = deposit64(s->creadr, 0, 32,
8851b08e436SShashi Mallela                                   (value & ~R_GITS_CREADR_STALLED_MASK));
8861b08e436SShashi Mallela         } else {
8871b08e436SShashi Mallela             /* RO register, ignore the write */
8881b08e436SShashi Mallela             qemu_log_mask(LOG_GUEST_ERROR,
8891b08e436SShashi Mallela                           "%s: invalid guest write to RO register at offset "
8901b08e436SShashi Mallela                           TARGET_FMT_plx "\n", __func__, offset);
8911b08e436SShashi Mallela         }
8921b08e436SShashi Mallela         break;
8931b08e436SShashi Mallela     case GITS_CREADR + 4:
8941b08e436SShashi Mallela         if (s->gicv3->gicd_ctlr & GICD_CTLR_DS) {
8951b08e436SShashi Mallela             s->creadr = deposit64(s->creadr, 32, 32, value);
8961b08e436SShashi Mallela         } else {
8971b08e436SShashi Mallela             /* RO register, ignore the write */
8981b08e436SShashi Mallela             qemu_log_mask(LOG_GUEST_ERROR,
8991b08e436SShashi Mallela                           "%s: invalid guest write to RO register at offset "
9001b08e436SShashi Mallela                           TARGET_FMT_plx "\n", __func__, offset);
9011b08e436SShashi Mallela         }
9021b08e436SShashi Mallela         break;
9031b08e436SShashi Mallela     case GITS_BASER ... GITS_BASER + 0x3f:
9041b08e436SShashi Mallela         /*
9051b08e436SShashi Mallela          * IMPDEF choice:- GITS_BASERn register becomes RO if ITS is
9061b08e436SShashi Mallela          *                 already enabled
9071b08e436SShashi Mallela          */
9088d2d6dd9SPeter Maydell         if (!(s->ctlr & R_GITS_CTLR_ENABLED_MASK)) {
9091b08e436SShashi Mallela             index = (offset - GITS_BASER) / 8;
9101b08e436SShashi Mallela 
9111b08e436SShashi Mallela             if (offset & 7) {
9121b08e436SShashi Mallela                 value <<= 32;
9131b08e436SShashi Mallela                 value &= ~GITS_BASER_RO_MASK;
9141b08e436SShashi Mallela                 s->baser[index] &= GITS_BASER_RO_MASK | MAKE_64BIT_MASK(0, 32);
9151b08e436SShashi Mallela                 s->baser[index] |= value;
9161b08e436SShashi Mallela             } else {
9171b08e436SShashi Mallela                 value &= ~GITS_BASER_RO_MASK;
9181b08e436SShashi Mallela                 s->baser[index] &= GITS_BASER_RO_MASK | MAKE_64BIT_MASK(32, 32);
9191b08e436SShashi Mallela                 s->baser[index] |= value;
9201b08e436SShashi Mallela             }
9211b08e436SShashi Mallela         }
9221b08e436SShashi Mallela         break;
9231b08e436SShashi Mallela     case GITS_IIDR:
9241b08e436SShashi Mallela     case GITS_IDREGS ... GITS_IDREGS + 0x2f:
9251b08e436SShashi Mallela         /* RO registers, ignore the write */
9261b08e436SShashi Mallela         qemu_log_mask(LOG_GUEST_ERROR,
9271b08e436SShashi Mallela                       "%s: invalid guest write to RO register at offset "
9281b08e436SShashi Mallela                       TARGET_FMT_plx "\n", __func__, offset);
9291b08e436SShashi Mallela         break;
9301b08e436SShashi Mallela     default:
9311b08e436SShashi Mallela         result = false;
9321b08e436SShashi Mallela         break;
9331b08e436SShashi Mallela     }
93418f6290aSShashi Mallela     return result;
93518f6290aSShashi Mallela }
93618f6290aSShashi Mallela 
93718f6290aSShashi Mallela static bool its_readl(GICv3ITSState *s, hwaddr offset,
93818f6290aSShashi Mallela                              uint64_t *data, MemTxAttrs attrs)
93918f6290aSShashi Mallela {
94018f6290aSShashi Mallela     bool result = true;
9411b08e436SShashi Mallela     int index;
94218f6290aSShashi Mallela 
9431b08e436SShashi Mallela     switch (offset) {
9441b08e436SShashi Mallela     case GITS_CTLR:
9451b08e436SShashi Mallela         *data = s->ctlr;
9461b08e436SShashi Mallela         break;
9471b08e436SShashi Mallela     case GITS_IIDR:
9481b08e436SShashi Mallela         *data = gicv3_iidr();
9491b08e436SShashi Mallela         break;
9501b08e436SShashi Mallela     case GITS_IDREGS ... GITS_IDREGS + 0x2f:
9511b08e436SShashi Mallela         /* ID registers */
9521b08e436SShashi Mallela         *data = gicv3_idreg(offset - GITS_IDREGS);
9531b08e436SShashi Mallela         break;
9541b08e436SShashi Mallela     case GITS_TYPER:
9551b08e436SShashi Mallela         *data = extract64(s->typer, 0, 32);
9561b08e436SShashi Mallela         break;
9571b08e436SShashi Mallela     case GITS_TYPER + 4:
9581b08e436SShashi Mallela         *data = extract64(s->typer, 32, 32);
9591b08e436SShashi Mallela         break;
9601b08e436SShashi Mallela     case GITS_CBASER:
9611b08e436SShashi Mallela         *data = extract64(s->cbaser, 0, 32);
9621b08e436SShashi Mallela         break;
9631b08e436SShashi Mallela     case GITS_CBASER + 4:
9641b08e436SShashi Mallela         *data = extract64(s->cbaser, 32, 32);
9651b08e436SShashi Mallela         break;
9661b08e436SShashi Mallela     case GITS_CREADR:
9671b08e436SShashi Mallela         *data = extract64(s->creadr, 0, 32);
9681b08e436SShashi Mallela         break;
9691b08e436SShashi Mallela     case GITS_CREADR + 4:
9701b08e436SShashi Mallela         *data = extract64(s->creadr, 32, 32);
9711b08e436SShashi Mallela         break;
9721b08e436SShashi Mallela     case GITS_CWRITER:
9731b08e436SShashi Mallela         *data = extract64(s->cwriter, 0, 32);
9741b08e436SShashi Mallela         break;
9751b08e436SShashi Mallela     case GITS_CWRITER + 4:
9761b08e436SShashi Mallela         *data = extract64(s->cwriter, 32, 32);
9771b08e436SShashi Mallela         break;
9781b08e436SShashi Mallela     case GITS_BASER ... GITS_BASER + 0x3f:
9791b08e436SShashi Mallela         index = (offset - GITS_BASER) / 8;
9801b08e436SShashi Mallela         if (offset & 7) {
9811b08e436SShashi Mallela             *data = extract64(s->baser[index], 32, 32);
9821b08e436SShashi Mallela         } else {
9831b08e436SShashi Mallela             *data = extract64(s->baser[index], 0, 32);
9841b08e436SShashi Mallela         }
9851b08e436SShashi Mallela         break;
9861b08e436SShashi Mallela     default:
9871b08e436SShashi Mallela         result = false;
9881b08e436SShashi Mallela         break;
9891b08e436SShashi Mallela     }
99018f6290aSShashi Mallela     return result;
99118f6290aSShashi Mallela }
99218f6290aSShashi Mallela 
99318f6290aSShashi Mallela static bool its_writell(GICv3ITSState *s, hwaddr offset,
99418f6290aSShashi Mallela                                uint64_t value, MemTxAttrs attrs)
99518f6290aSShashi Mallela {
99618f6290aSShashi Mallela     bool result = true;
9971b08e436SShashi Mallela     int index;
99818f6290aSShashi Mallela 
9991b08e436SShashi Mallela     switch (offset) {
10001b08e436SShashi Mallela     case GITS_BASER ... GITS_BASER + 0x3f:
10011b08e436SShashi Mallela         /*
10021b08e436SShashi Mallela          * IMPDEF choice:- GITS_BASERn register becomes RO if ITS is
10031b08e436SShashi Mallela          *                 already enabled
10041b08e436SShashi Mallela          */
10058d2d6dd9SPeter Maydell         if (!(s->ctlr & R_GITS_CTLR_ENABLED_MASK)) {
10061b08e436SShashi Mallela             index = (offset - GITS_BASER) / 8;
10071b08e436SShashi Mallela             s->baser[index] &= GITS_BASER_RO_MASK;
10081b08e436SShashi Mallela             s->baser[index] |= (value & ~GITS_BASER_RO_MASK);
10091b08e436SShashi Mallela         }
10101b08e436SShashi Mallela         break;
10111b08e436SShashi Mallela     case GITS_CBASER:
10121b08e436SShashi Mallela         /*
10131b08e436SShashi Mallela          * IMPDEF choice:- GITS_CBASER register becomes RO if ITS is
10141b08e436SShashi Mallela          *                 already enabled
10151b08e436SShashi Mallela          */
10168d2d6dd9SPeter Maydell         if (!(s->ctlr & R_GITS_CTLR_ENABLED_MASK)) {
10171b08e436SShashi Mallela             s->cbaser = value;
10181b08e436SShashi Mallela             s->creadr = 0;
10191b08e436SShashi Mallela             s->cwriter = s->creadr;
10201b08e436SShashi Mallela         }
10211b08e436SShashi Mallela         break;
10221b08e436SShashi Mallela     case GITS_CWRITER:
10231b08e436SShashi Mallela         s->cwriter = value & ~R_GITS_CWRITER_RETRY_MASK;
10247eca39e0SShashi Mallela         if (s->cwriter != s->creadr) {
10257eca39e0SShashi Mallela             process_cmdq(s);
10267eca39e0SShashi Mallela         }
10271b08e436SShashi Mallela         break;
10281b08e436SShashi Mallela     case GITS_CREADR:
10291b08e436SShashi Mallela         if (s->gicv3->gicd_ctlr & GICD_CTLR_DS) {
10301b08e436SShashi Mallela             s->creadr = value & ~R_GITS_CREADR_STALLED_MASK;
10311b08e436SShashi Mallela         } else {
10321b08e436SShashi Mallela             /* RO register, ignore the write */
10331b08e436SShashi Mallela             qemu_log_mask(LOG_GUEST_ERROR,
10341b08e436SShashi Mallela                           "%s: invalid guest write to RO register at offset "
10351b08e436SShashi Mallela                           TARGET_FMT_plx "\n", __func__, offset);
10361b08e436SShashi Mallela         }
10371b08e436SShashi Mallela         break;
10381b08e436SShashi Mallela     case GITS_TYPER:
10391b08e436SShashi Mallela         /* RO registers, ignore the write */
10401b08e436SShashi Mallela         qemu_log_mask(LOG_GUEST_ERROR,
10411b08e436SShashi Mallela                       "%s: invalid guest write to RO register at offset "
10421b08e436SShashi Mallela                       TARGET_FMT_plx "\n", __func__, offset);
10431b08e436SShashi Mallela         break;
10441b08e436SShashi Mallela     default:
10451b08e436SShashi Mallela         result = false;
10461b08e436SShashi Mallela         break;
10471b08e436SShashi Mallela     }
104818f6290aSShashi Mallela     return result;
104918f6290aSShashi Mallela }
105018f6290aSShashi Mallela 
105118f6290aSShashi Mallela static bool its_readll(GICv3ITSState *s, hwaddr offset,
105218f6290aSShashi Mallela                               uint64_t *data, MemTxAttrs attrs)
105318f6290aSShashi Mallela {
105418f6290aSShashi Mallela     bool result = true;
10551b08e436SShashi Mallela     int index;
105618f6290aSShashi Mallela 
10571b08e436SShashi Mallela     switch (offset) {
10581b08e436SShashi Mallela     case GITS_TYPER:
10591b08e436SShashi Mallela         *data = s->typer;
10601b08e436SShashi Mallela         break;
10611b08e436SShashi Mallela     case GITS_BASER ... GITS_BASER + 0x3f:
10621b08e436SShashi Mallela         index = (offset - GITS_BASER) / 8;
10631b08e436SShashi Mallela         *data = s->baser[index];
10641b08e436SShashi Mallela         break;
10651b08e436SShashi Mallela     case GITS_CBASER:
10661b08e436SShashi Mallela         *data = s->cbaser;
10671b08e436SShashi Mallela         break;
10681b08e436SShashi Mallela     case GITS_CREADR:
10691b08e436SShashi Mallela         *data = s->creadr;
10701b08e436SShashi Mallela         break;
10711b08e436SShashi Mallela     case GITS_CWRITER:
10721b08e436SShashi Mallela         *data = s->cwriter;
10731b08e436SShashi Mallela         break;
10741b08e436SShashi Mallela     default:
10751b08e436SShashi Mallela         result = false;
10761b08e436SShashi Mallela         break;
10771b08e436SShashi Mallela     }
107818f6290aSShashi Mallela     return result;
107918f6290aSShashi Mallela }
108018f6290aSShashi Mallela 
108118f6290aSShashi Mallela static MemTxResult gicv3_its_read(void *opaque, hwaddr offset, uint64_t *data,
108218f6290aSShashi Mallela                                   unsigned size, MemTxAttrs attrs)
108318f6290aSShashi Mallela {
108418f6290aSShashi Mallela     GICv3ITSState *s = (GICv3ITSState *)opaque;
108518f6290aSShashi Mallela     bool result;
108618f6290aSShashi Mallela 
108718f6290aSShashi Mallela     switch (size) {
108818f6290aSShashi Mallela     case 4:
108918f6290aSShashi Mallela         result = its_readl(s, offset, data, attrs);
109018f6290aSShashi Mallela         break;
109118f6290aSShashi Mallela     case 8:
109218f6290aSShashi Mallela         result = its_readll(s, offset, data, attrs);
109318f6290aSShashi Mallela         break;
109418f6290aSShashi Mallela     default:
109518f6290aSShashi Mallela         result = false;
109618f6290aSShashi Mallela         break;
109718f6290aSShashi Mallela     }
109818f6290aSShashi Mallela 
109918f6290aSShashi Mallela     if (!result) {
110018f6290aSShashi Mallela         qemu_log_mask(LOG_GUEST_ERROR,
110118f6290aSShashi Mallela                       "%s: invalid guest read at offset " TARGET_FMT_plx
110218f6290aSShashi Mallela                       "size %u\n", __func__, offset, size);
110318f6290aSShashi Mallela         /*
110418f6290aSShashi Mallela          * The spec requires that reserved registers are RAZ/WI;
110518f6290aSShashi Mallela          * so use false returns from leaf functions as a way to
110618f6290aSShashi Mallela          * trigger the guest-error logging but don't return it to
110718f6290aSShashi Mallela          * the caller, or we'll cause a spurious guest data abort.
110818f6290aSShashi Mallela          */
110918f6290aSShashi Mallela         *data = 0;
111018f6290aSShashi Mallela     }
111118f6290aSShashi Mallela     return MEMTX_OK;
111218f6290aSShashi Mallela }
111318f6290aSShashi Mallela 
111418f6290aSShashi Mallela static MemTxResult gicv3_its_write(void *opaque, hwaddr offset, uint64_t data,
111518f6290aSShashi Mallela                                    unsigned size, MemTxAttrs attrs)
111618f6290aSShashi Mallela {
111718f6290aSShashi Mallela     GICv3ITSState *s = (GICv3ITSState *)opaque;
111818f6290aSShashi Mallela     bool result;
111918f6290aSShashi Mallela 
112018f6290aSShashi Mallela     switch (size) {
112118f6290aSShashi Mallela     case 4:
112218f6290aSShashi Mallela         result = its_writel(s, offset, data, attrs);
112318f6290aSShashi Mallela         break;
112418f6290aSShashi Mallela     case 8:
112518f6290aSShashi Mallela         result = its_writell(s, offset, data, attrs);
112618f6290aSShashi Mallela         break;
112718f6290aSShashi Mallela     default:
112818f6290aSShashi Mallela         result = false;
112918f6290aSShashi Mallela         break;
113018f6290aSShashi Mallela     }
113118f6290aSShashi Mallela 
113218f6290aSShashi Mallela     if (!result) {
113318f6290aSShashi Mallela         qemu_log_mask(LOG_GUEST_ERROR,
113418f6290aSShashi Mallela                       "%s: invalid guest write at offset " TARGET_FMT_plx
113518f6290aSShashi Mallela                       "size %u\n", __func__, offset, size);
113618f6290aSShashi Mallela         /*
113718f6290aSShashi Mallela          * The spec requires that reserved registers are RAZ/WI;
113818f6290aSShashi Mallela          * so use false returns from leaf functions as a way to
113918f6290aSShashi Mallela          * trigger the guest-error logging but don't return it to
114018f6290aSShashi Mallela          * the caller, or we'll cause a spurious guest data abort.
114118f6290aSShashi Mallela          */
114218f6290aSShashi Mallela     }
114318f6290aSShashi Mallela     return MEMTX_OK;
114418f6290aSShashi Mallela }
114518f6290aSShashi Mallela 
114618f6290aSShashi Mallela static const MemoryRegionOps gicv3_its_control_ops = {
114718f6290aSShashi Mallela     .read_with_attrs = gicv3_its_read,
114818f6290aSShashi Mallela     .write_with_attrs = gicv3_its_write,
114918f6290aSShashi Mallela     .valid.min_access_size = 4,
115018f6290aSShashi Mallela     .valid.max_access_size = 8,
115118f6290aSShashi Mallela     .impl.min_access_size = 4,
115218f6290aSShashi Mallela     .impl.max_access_size = 8,
115318f6290aSShashi Mallela     .endianness = DEVICE_NATIVE_ENDIAN,
115418f6290aSShashi Mallela };
115518f6290aSShashi Mallela 
115618f6290aSShashi Mallela static const MemoryRegionOps gicv3_its_translation_ops = {
115718f6290aSShashi Mallela     .write_with_attrs = gicv3_its_translation_write,
115818f6290aSShashi Mallela     .valid.min_access_size = 2,
115918f6290aSShashi Mallela     .valid.max_access_size = 4,
116018f6290aSShashi Mallela     .impl.min_access_size = 2,
116118f6290aSShashi Mallela     .impl.max_access_size = 4,
116218f6290aSShashi Mallela     .endianness = DEVICE_NATIVE_ENDIAN,
116318f6290aSShashi Mallela };
116418f6290aSShashi Mallela 
116518f6290aSShashi Mallela static void gicv3_arm_its_realize(DeviceState *dev, Error **errp)
116618f6290aSShashi Mallela {
116718f6290aSShashi Mallela     GICv3ITSState *s = ARM_GICV3_ITS_COMMON(dev);
116818f6290aSShashi Mallela     int i;
116918f6290aSShashi Mallela 
117018f6290aSShashi Mallela     for (i = 0; i < s->gicv3->num_cpu; i++) {
117118f6290aSShashi Mallela         if (!(s->gicv3->cpu[i].gicr_typer & GICR_TYPER_PLPIS)) {
117218f6290aSShashi Mallela             error_setg(errp, "Physical LPI not supported by CPU %d", i);
117318f6290aSShashi Mallela             return;
117418f6290aSShashi Mallela         }
117518f6290aSShashi Mallela     }
117618f6290aSShashi Mallela 
117718f6290aSShashi Mallela     gicv3_its_init_mmio(s, &gicv3_its_control_ops, &gicv3_its_translation_ops);
117818f6290aSShashi Mallela 
11791b08e436SShashi Mallela     address_space_init(&s->gicv3->dma_as, s->gicv3->dma,
11801b08e436SShashi Mallela                        "gicv3-its-sysmem");
11811b08e436SShashi Mallela 
118218f6290aSShashi Mallela     /* set the ITS default features supported */
1183764d6ba1SPeter Maydell     s->typer = FIELD_DP64(s->typer, GITS_TYPER, PHYSICAL, 1);
118418f6290aSShashi Mallela     s->typer = FIELD_DP64(s->typer, GITS_TYPER, ITT_ENTRY_SIZE,
118518f6290aSShashi Mallela                           ITS_ITT_ENTRY_SIZE - 1);
118618f6290aSShashi Mallela     s->typer = FIELD_DP64(s->typer, GITS_TYPER, IDBITS, ITS_IDBITS);
118718f6290aSShashi Mallela     s->typer = FIELD_DP64(s->typer, GITS_TYPER, DEVBITS, ITS_DEVBITS);
118818f6290aSShashi Mallela     s->typer = FIELD_DP64(s->typer, GITS_TYPER, CIL, 1);
118918f6290aSShashi Mallela     s->typer = FIELD_DP64(s->typer, GITS_TYPER, CIDBITS, ITS_CIDBITS);
119018f6290aSShashi Mallela }
119118f6290aSShashi Mallela 
119218f6290aSShashi Mallela static void gicv3_its_reset(DeviceState *dev)
119318f6290aSShashi Mallela {
119418f6290aSShashi Mallela     GICv3ITSState *s = ARM_GICV3_ITS_COMMON(dev);
119518f6290aSShashi Mallela     GICv3ITSClass *c = ARM_GICV3_ITS_GET_CLASS(s);
119618f6290aSShashi Mallela 
119718f6290aSShashi Mallela     c->parent_reset(dev);
119818f6290aSShashi Mallela 
119918f6290aSShashi Mallela     /* Quiescent bit reset to 1 */
120018f6290aSShashi Mallela     s->ctlr = FIELD_DP32(s->ctlr, GITS_CTLR, QUIESCENT, 1);
120118f6290aSShashi Mallela 
120218f6290aSShashi Mallela     /*
120318f6290aSShashi Mallela      * setting GITS_BASER0.Type = 0b001 (Device)
120418f6290aSShashi Mallela      *         GITS_BASER1.Type = 0b100 (Collection Table)
120518f6290aSShashi Mallela      *         GITS_BASER<n>.Type,where n = 3 to 7 are 0b00 (Unimplemented)
120618f6290aSShashi Mallela      *         GITS_BASER<0,1>.Page_Size = 64KB
120718f6290aSShashi Mallela      * and default translation table entry size to 16 bytes
120818f6290aSShashi Mallela      */
120918f6290aSShashi Mallela     s->baser[0] = FIELD_DP64(s->baser[0], GITS_BASER, TYPE,
121018f6290aSShashi Mallela                              GITS_BASER_TYPE_DEVICE);
121118f6290aSShashi Mallela     s->baser[0] = FIELD_DP64(s->baser[0], GITS_BASER, PAGESIZE,
121218f6290aSShashi Mallela                              GITS_BASER_PAGESIZE_64K);
121318f6290aSShashi Mallela     s->baser[0] = FIELD_DP64(s->baser[0], GITS_BASER, ENTRYSIZE,
121418f6290aSShashi Mallela                              GITS_DTE_SIZE - 1);
121518f6290aSShashi Mallela 
121618f6290aSShashi Mallela     s->baser[1] = FIELD_DP64(s->baser[1], GITS_BASER, TYPE,
121718f6290aSShashi Mallela                              GITS_BASER_TYPE_COLLECTION);
121818f6290aSShashi Mallela     s->baser[1] = FIELD_DP64(s->baser[1], GITS_BASER, PAGESIZE,
121918f6290aSShashi Mallela                              GITS_BASER_PAGESIZE_64K);
122018f6290aSShashi Mallela     s->baser[1] = FIELD_DP64(s->baser[1], GITS_BASER, ENTRYSIZE,
122118f6290aSShashi Mallela                              GITS_CTE_SIZE - 1);
122218f6290aSShashi Mallela }
122318f6290aSShashi Mallela 
12241b08e436SShashi Mallela static void gicv3_its_post_load(GICv3ITSState *s)
12251b08e436SShashi Mallela {
12268d2d6dd9SPeter Maydell     if (s->ctlr & R_GITS_CTLR_ENABLED_MASK) {
12271b08e436SShashi Mallela         extract_table_params(s);
12281b08e436SShashi Mallela         extract_cmdq_params(s);
12291b08e436SShashi Mallela     }
12301b08e436SShashi Mallela }
12311b08e436SShashi Mallela 
123218f6290aSShashi Mallela static Property gicv3_its_props[] = {
123318f6290aSShashi Mallela     DEFINE_PROP_LINK("parent-gicv3", GICv3ITSState, gicv3, "arm-gicv3",
123418f6290aSShashi Mallela                      GICv3State *),
123518f6290aSShashi Mallela     DEFINE_PROP_END_OF_LIST(),
123618f6290aSShashi Mallela };
123718f6290aSShashi Mallela 
123818f6290aSShashi Mallela static void gicv3_its_class_init(ObjectClass *klass, void *data)
123918f6290aSShashi Mallela {
124018f6290aSShashi Mallela     DeviceClass *dc = DEVICE_CLASS(klass);
124118f6290aSShashi Mallela     GICv3ITSClass *ic = ARM_GICV3_ITS_CLASS(klass);
12421b08e436SShashi Mallela     GICv3ITSCommonClass *icc = ARM_GICV3_ITS_COMMON_CLASS(klass);
124318f6290aSShashi Mallela 
124418f6290aSShashi Mallela     dc->realize = gicv3_arm_its_realize;
124518f6290aSShashi Mallela     device_class_set_props(dc, gicv3_its_props);
124618f6290aSShashi Mallela     device_class_set_parent_reset(dc, gicv3_its_reset, &ic->parent_reset);
12471b08e436SShashi Mallela     icc->post_load = gicv3_its_post_load;
124818f6290aSShashi Mallela }
124918f6290aSShashi Mallela 
125018f6290aSShashi Mallela static const TypeInfo gicv3_its_info = {
125118f6290aSShashi Mallela     .name = TYPE_ARM_GICV3_ITS,
125218f6290aSShashi Mallela     .parent = TYPE_ARM_GICV3_ITS_COMMON,
125318f6290aSShashi Mallela     .instance_size = sizeof(GICv3ITSState),
125418f6290aSShashi Mallela     .class_init = gicv3_its_class_init,
125518f6290aSShashi Mallela     .class_size = sizeof(GICv3ITSClass),
125618f6290aSShashi Mallela };
125718f6290aSShashi Mallela 
125818f6290aSShashi Mallela static void gicv3_its_register_types(void)
125918f6290aSShashi Mallela {
126018f6290aSShashi Mallela     type_register_static(&gicv3_its_info);
126118f6290aSShashi Mallela }
126218f6290aSShashi Mallela 
126318f6290aSShashi Mallela type_init(gicv3_its_register_types)
1264