118f6290aSShashi Mallela /* 218f6290aSShashi Mallela * ITS emulation for a GICv3-based system 318f6290aSShashi Mallela * 418f6290aSShashi Mallela * Copyright Linaro.org 2021 518f6290aSShashi Mallela * 618f6290aSShashi Mallela * Authors: 718f6290aSShashi Mallela * Shashi Mallela <shashi.mallela@linaro.org> 818f6290aSShashi Mallela * 918f6290aSShashi Mallela * This work is licensed under the terms of the GNU GPL, version 2 or (at your 1018f6290aSShashi Mallela * option) any later version. See the COPYING file in the top-level directory. 1118f6290aSShashi Mallela * 1218f6290aSShashi Mallela */ 1318f6290aSShashi Mallela 1418f6290aSShashi Mallela #include "qemu/osdep.h" 1518f6290aSShashi Mallela #include "qemu/log.h" 16195209d3SPeter Maydell #include "trace.h" 1718f6290aSShashi Mallela #include "hw/qdev-properties.h" 1818f6290aSShashi Mallela #include "hw/intc/arm_gicv3_its_common.h" 1918f6290aSShashi Mallela #include "gicv3_internal.h" 2018f6290aSShashi Mallela #include "qom/object.h" 2118f6290aSShashi Mallela #include "qapi/error.h" 2218f6290aSShashi Mallela 2318f6290aSShashi Mallela typedef struct GICv3ITSClass GICv3ITSClass; 2418f6290aSShashi Mallela /* This is reusing the GICv3ITSState typedef from ARM_GICV3_ITS_COMMON */ 2518f6290aSShashi Mallela DECLARE_OBJ_CHECKERS(GICv3ITSState, GICv3ITSClass, 2618f6290aSShashi Mallela ARM_GICV3_ITS, TYPE_ARM_GICV3_ITS) 2718f6290aSShashi Mallela 2818f6290aSShashi Mallela struct GICv3ITSClass { 2918f6290aSShashi Mallela GICv3ITSCommonClass parent_class; 3018f6290aSShashi Mallela void (*parent_reset)(DeviceState *dev); 3118f6290aSShashi Mallela }; 3218f6290aSShashi Mallela 33c694cb4cSShashi Mallela /* 34c694cb4cSShashi Mallela * This is an internal enum used to distinguish between LPI triggered 35c694cb4cSShashi Mallela * via command queue and LPI triggered via gits_translater write. 36c694cb4cSShashi Mallela */ 37c694cb4cSShashi Mallela typedef enum ItsCmdType { 38c694cb4cSShashi Mallela NONE = 0, /* internal indication for GITS_TRANSLATER write */ 39c694cb4cSShashi Mallela CLEAR = 1, 40c694cb4cSShashi Mallela DISCARD = 2, 41c694cb4cSShashi Mallela INTERRUPT = 3, 42c694cb4cSShashi Mallela } ItsCmdType; 43c694cb4cSShashi Mallela 44c694cb4cSShashi Mallela typedef struct { 45c694cb4cSShashi Mallela uint32_t iteh; 46c694cb4cSShashi Mallela uint64_t itel; 47c694cb4cSShashi Mallela } IteEntry; 48c694cb4cSShashi Mallela 494acf93e1SPeter Maydell typedef struct DTEntry { 504acf93e1SPeter Maydell bool valid; 514acf93e1SPeter Maydell unsigned size; 524acf93e1SPeter Maydell uint64_t ittaddr; 534acf93e1SPeter Maydell } DTEntry; 544acf93e1SPeter Maydell 55d37cf49bSPeter Maydell typedef struct CTEntry { 56d37cf49bSPeter Maydell bool valid; 57d37cf49bSPeter Maydell uint32_t rdbase; 58d37cf49bSPeter Maydell } CTEntry; 59d37cf49bSPeter Maydell 60ef011555SPeter Maydell /* 61ef011555SPeter Maydell * The ITS spec permits a range of CONSTRAINED UNPREDICTABLE options 62ef011555SPeter Maydell * if a command parameter is not correct. These include both "stall 63ef011555SPeter Maydell * processing of the command queue" and "ignore this command, and 64ef011555SPeter Maydell * keep processing the queue". In our implementation we choose that 65ef011555SPeter Maydell * memory transaction errors reading the command packet provoke a 66ef011555SPeter Maydell * stall, but errors in parameters cause us to ignore the command 67ef011555SPeter Maydell * and continue processing. 68ef011555SPeter Maydell * The process_* functions which handle individual ITS commands all 69ef011555SPeter Maydell * return an ItsCmdResult which tells process_cmdq() whether it should 70ef011555SPeter Maydell * stall or keep going. 71ef011555SPeter Maydell */ 72ef011555SPeter Maydell typedef enum ItsCmdResult { 73ef011555SPeter Maydell CMD_STALL = 0, 74ef011555SPeter Maydell CMD_CONTINUE = 1, 75ef011555SPeter Maydell } ItsCmdResult; 76ef011555SPeter Maydell 771b08e436SShashi Mallela static uint64_t baser_base_addr(uint64_t value, uint32_t page_sz) 781b08e436SShashi Mallela { 791b08e436SShashi Mallela uint64_t result = 0; 801b08e436SShashi Mallela 811b08e436SShashi Mallela switch (page_sz) { 821b08e436SShashi Mallela case GITS_PAGE_SIZE_4K: 831b08e436SShashi Mallela case GITS_PAGE_SIZE_16K: 841b08e436SShashi Mallela result = FIELD_EX64(value, GITS_BASER, PHYADDR) << 12; 851b08e436SShashi Mallela break; 861b08e436SShashi Mallela 871b08e436SShashi Mallela case GITS_PAGE_SIZE_64K: 881b08e436SShashi Mallela result = FIELD_EX64(value, GITS_BASER, PHYADDRL_64K) << 16; 891b08e436SShashi Mallela result |= FIELD_EX64(value, GITS_BASER, PHYADDRH_64K) << 48; 901b08e436SShashi Mallela break; 911b08e436SShashi Mallela 921b08e436SShashi Mallela default: 931b08e436SShashi Mallela break; 941b08e436SShashi Mallela } 951b08e436SShashi Mallela return result; 961b08e436SShashi Mallela } 971b08e436SShashi Mallela 98d050f80fSPeter Maydell static uint64_t table_entry_addr(GICv3ITSState *s, TableDesc *td, 99d050f80fSPeter Maydell uint32_t idx, MemTxResult *res) 100d050f80fSPeter Maydell { 101d050f80fSPeter Maydell /* 102d050f80fSPeter Maydell * Given a TableDesc describing one of the ITS in-guest-memory 103d050f80fSPeter Maydell * tables and an index into it, return the guest address 104d050f80fSPeter Maydell * corresponding to that table entry. 105d050f80fSPeter Maydell * If there was a memory error reading the L1 table of an 106d050f80fSPeter Maydell * indirect table, *res is set accordingly, and we return -1. 107d050f80fSPeter Maydell * If the L1 table entry is marked not valid, we return -1 with 108d050f80fSPeter Maydell * *res set to MEMTX_OK. 109d050f80fSPeter Maydell * 110d050f80fSPeter Maydell * The specification defines the format of level 1 entries of a 111d050f80fSPeter Maydell * 2-level table, but the format of level 2 entries and the format 112d050f80fSPeter Maydell * of flat-mapped tables is IMPDEF. 113d050f80fSPeter Maydell */ 114d050f80fSPeter Maydell AddressSpace *as = &s->gicv3->dma_as; 115d050f80fSPeter Maydell uint32_t l2idx; 116d050f80fSPeter Maydell uint64_t l2; 117d050f80fSPeter Maydell uint32_t num_l2_entries; 118d050f80fSPeter Maydell 119d050f80fSPeter Maydell *res = MEMTX_OK; 120d050f80fSPeter Maydell 121d050f80fSPeter Maydell if (!td->indirect) { 122d050f80fSPeter Maydell /* Single level table */ 123d050f80fSPeter Maydell return td->base_addr + idx * td->entry_sz; 124d050f80fSPeter Maydell } 125d050f80fSPeter Maydell 126d050f80fSPeter Maydell /* Two level table */ 127d050f80fSPeter Maydell l2idx = idx / (td->page_sz / L1TABLE_ENTRY_SIZE); 128d050f80fSPeter Maydell 129d050f80fSPeter Maydell l2 = address_space_ldq_le(as, 130d050f80fSPeter Maydell td->base_addr + (l2idx * L1TABLE_ENTRY_SIZE), 131d050f80fSPeter Maydell MEMTXATTRS_UNSPECIFIED, res); 132d050f80fSPeter Maydell if (*res != MEMTX_OK) { 133d050f80fSPeter Maydell return -1; 134d050f80fSPeter Maydell } 135d050f80fSPeter Maydell if (!(l2 & L2_TABLE_VALID_MASK)) { 136d050f80fSPeter Maydell return -1; 137d050f80fSPeter Maydell } 138d050f80fSPeter Maydell 139d050f80fSPeter Maydell num_l2_entries = td->page_sz / td->entry_sz; 140d050f80fSPeter Maydell return (l2 & ((1ULL << 51) - 1)) + (idx % num_l2_entries) * td->entry_sz; 141d050f80fSPeter Maydell } 142d050f80fSPeter Maydell 143d37cf49bSPeter Maydell /* 144d37cf49bSPeter Maydell * Read the Collection Table entry at index @icid. On success (including 145d37cf49bSPeter Maydell * successfully determining that there is no valid CTE for this index), 146d37cf49bSPeter Maydell * we return MEMTX_OK and populate the CTEntry struct @cte accordingly. 147d37cf49bSPeter Maydell * If there is an error reading memory then we return the error code. 148d37cf49bSPeter Maydell */ 149d37cf49bSPeter Maydell static MemTxResult get_cte(GICv3ITSState *s, uint16_t icid, CTEntry *cte) 150c694cb4cSShashi Mallela { 151c694cb4cSShashi Mallela AddressSpace *as = &s->gicv3->dma_as; 152d37cf49bSPeter Maydell MemTxResult res = MEMTX_OK; 153d37cf49bSPeter Maydell uint64_t entry_addr = table_entry_addr(s, &s->ct, icid, &res); 154d37cf49bSPeter Maydell uint64_t cteval; 155c694cb4cSShashi Mallela 156d050f80fSPeter Maydell if (entry_addr == -1) { 157d37cf49bSPeter Maydell /* No L2 table entry, i.e. no valid CTE, or a memory error */ 158d37cf49bSPeter Maydell cte->valid = false; 159d37cf49bSPeter Maydell return res; 160c694cb4cSShashi Mallela } 161c694cb4cSShashi Mallela 162d37cf49bSPeter Maydell cteval = address_space_ldq_le(as, entry_addr, MEMTXATTRS_UNSPECIFIED, &res); 163d37cf49bSPeter Maydell if (res != MEMTX_OK) { 164d37cf49bSPeter Maydell return res; 165d37cf49bSPeter Maydell } 166d37cf49bSPeter Maydell cte->valid = FIELD_EX64(cteval, CTE, VALID); 167d37cf49bSPeter Maydell cte->rdbase = FIELD_EX64(cteval, CTE, RDBASE); 168d37cf49bSPeter Maydell return MEMTX_OK; 169c694cb4cSShashi Mallela } 170c694cb4cSShashi Mallela 1714acf93e1SPeter Maydell static bool update_ite(GICv3ITSState *s, uint32_t eventid, const DTEntry *dte, 172c694cb4cSShashi Mallela IteEntry ite) 173c694cb4cSShashi Mallela { 174c694cb4cSShashi Mallela AddressSpace *as = &s->gicv3->dma_as; 175c694cb4cSShashi Mallela MemTxResult res = MEMTX_OK; 176c694cb4cSShashi Mallela 1774acf93e1SPeter Maydell address_space_stq_le(as, dte->ittaddr + (eventid * (sizeof(uint64_t) + 178c694cb4cSShashi Mallela sizeof(uint32_t))), ite.itel, MEMTXATTRS_UNSPECIFIED, 179c694cb4cSShashi Mallela &res); 180c694cb4cSShashi Mallela 181c694cb4cSShashi Mallela if (res == MEMTX_OK) { 1824acf93e1SPeter Maydell address_space_stl_le(as, dte->ittaddr + (eventid * (sizeof(uint64_t) + 183c694cb4cSShashi Mallela sizeof(uint32_t))) + sizeof(uint32_t), ite.iteh, 184c694cb4cSShashi Mallela MEMTXATTRS_UNSPECIFIED, &res); 185c694cb4cSShashi Mallela } 186c694cb4cSShashi Mallela if (res != MEMTX_OK) { 187c694cb4cSShashi Mallela return false; 188c694cb4cSShashi Mallela } else { 189c694cb4cSShashi Mallela return true; 190c694cb4cSShashi Mallela } 191c694cb4cSShashi Mallela } 192c694cb4cSShashi Mallela 1934acf93e1SPeter Maydell static bool get_ite(GICv3ITSState *s, uint32_t eventid, const DTEntry *dte, 194c694cb4cSShashi Mallela uint16_t *icid, uint32_t *pIntid, MemTxResult *res) 195c694cb4cSShashi Mallela { 196c694cb4cSShashi Mallela AddressSpace *as = &s->gicv3->dma_as; 197c694cb4cSShashi Mallela bool status = false; 198c694cb4cSShashi Mallela IteEntry ite = {}; 199c694cb4cSShashi Mallela 2004acf93e1SPeter Maydell ite.itel = address_space_ldq_le(as, dte->ittaddr + 201c694cb4cSShashi Mallela (eventid * (sizeof(uint64_t) + 202c694cb4cSShashi Mallela sizeof(uint32_t))), MEMTXATTRS_UNSPECIFIED, 203c694cb4cSShashi Mallela res); 204c694cb4cSShashi Mallela 205c694cb4cSShashi Mallela if (*res == MEMTX_OK) { 2064acf93e1SPeter Maydell ite.iteh = address_space_ldl_le(as, dte->ittaddr + 207c694cb4cSShashi Mallela (eventid * (sizeof(uint64_t) + 208c694cb4cSShashi Mallela sizeof(uint32_t))) + sizeof(uint32_t), 209c694cb4cSShashi Mallela MEMTXATTRS_UNSPECIFIED, res); 210c694cb4cSShashi Mallela 211c694cb4cSShashi Mallela if (*res == MEMTX_OK) { 212764d6ba1SPeter Maydell if (FIELD_EX64(ite.itel, ITE_L, VALID)) { 213764d6ba1SPeter Maydell int inttype = FIELD_EX64(ite.itel, ITE_L, INTTYPE); 214764d6ba1SPeter Maydell if (inttype == ITE_INTTYPE_PHYSICAL) { 215764d6ba1SPeter Maydell *pIntid = FIELD_EX64(ite.itel, ITE_L, INTID); 216764d6ba1SPeter Maydell *icid = FIELD_EX32(ite.iteh, ITE_H, ICID); 217c694cb4cSShashi Mallela status = true; 218c694cb4cSShashi Mallela } 219c694cb4cSShashi Mallela } 220c694cb4cSShashi Mallela } 221c694cb4cSShashi Mallela } 222c694cb4cSShashi Mallela return status; 223c694cb4cSShashi Mallela } 224c694cb4cSShashi Mallela 2254acf93e1SPeter Maydell /* 2264acf93e1SPeter Maydell * Read the Device Table entry at index @devid. On success (including 2274acf93e1SPeter Maydell * successfully determining that there is no valid DTE for this index), 2284acf93e1SPeter Maydell * we return MEMTX_OK and populate the DTEntry struct accordingly. 2294acf93e1SPeter Maydell * If there is an error reading memory then we return the error code. 2304acf93e1SPeter Maydell */ 2314acf93e1SPeter Maydell static MemTxResult get_dte(GICv3ITSState *s, uint32_t devid, DTEntry *dte) 232c694cb4cSShashi Mallela { 2334acf93e1SPeter Maydell MemTxResult res = MEMTX_OK; 234c694cb4cSShashi Mallela AddressSpace *as = &s->gicv3->dma_as; 2354acf93e1SPeter Maydell uint64_t entry_addr = table_entry_addr(s, &s->dt, devid, &res); 2364acf93e1SPeter Maydell uint64_t dteval; 237c694cb4cSShashi Mallela 238d050f80fSPeter Maydell if (entry_addr == -1) { 2394acf93e1SPeter Maydell /* No L2 table entry, i.e. no valid DTE, or a memory error */ 2404acf93e1SPeter Maydell dte->valid = false; 2414acf93e1SPeter Maydell return res; 242c694cb4cSShashi Mallela } 2434acf93e1SPeter Maydell dteval = address_space_ldq_le(as, entry_addr, MEMTXATTRS_UNSPECIFIED, &res); 2444acf93e1SPeter Maydell if (res != MEMTX_OK) { 2454acf93e1SPeter Maydell return res; 2464acf93e1SPeter Maydell } 2474acf93e1SPeter Maydell dte->valid = FIELD_EX64(dteval, DTE, VALID); 2484acf93e1SPeter Maydell dte->size = FIELD_EX64(dteval, DTE, SIZE); 2494acf93e1SPeter Maydell /* DTE word field stores bits [51:8] of the ITT address */ 2504acf93e1SPeter Maydell dte->ittaddr = FIELD_EX64(dteval, DTE, ITTADDR) << ITTADDR_SHIFT; 2514acf93e1SPeter Maydell return MEMTX_OK; 252c694cb4cSShashi Mallela } 253c694cb4cSShashi Mallela 254c694cb4cSShashi Mallela /* 255c694cb4cSShashi Mallela * This function handles the processing of following commands based on 256c694cb4cSShashi Mallela * the ItsCmdType parameter passed:- 257c694cb4cSShashi Mallela * 1. triggering of lpi interrupt translation via ITS INT command 258c694cb4cSShashi Mallela * 2. triggering of lpi interrupt translation via gits_translater register 259c694cb4cSShashi Mallela * 3. handling of ITS CLEAR command 260c694cb4cSShashi Mallela * 4. handling of ITS DISCARD command 261c694cb4cSShashi Mallela */ 262b6f96009SPeter Maydell static ItsCmdResult do_process_its_cmd(GICv3ITSState *s, uint32_t devid, 263b6f96009SPeter Maydell uint32_t eventid, ItsCmdType cmd) 264c694cb4cSShashi Mallela { 265c694cb4cSShashi Mallela MemTxResult res = MEMTX_OK; 2668f809f69SPeter Maydell uint64_t num_eventids; 267c694cb4cSShashi Mallela uint16_t icid = 0; 268c694cb4cSShashi Mallela uint32_t pIntid = 0; 269c694cb4cSShashi Mallela bool ite_valid = false; 2704acf93e1SPeter Maydell DTEntry dte; 271d37cf49bSPeter Maydell CTEntry cte; 272c694cb4cSShashi Mallela 2738b8bb014SPeter Maydell if (devid >= s->dt.num_entries) { 274b13148d9SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 275b13148d9SPeter Maydell "%s: invalid command attributes: devid %d>=%d", 2768b8bb014SPeter Maydell __func__, devid, s->dt.num_entries); 277b13148d9SPeter Maydell return CMD_CONTINUE; 278b13148d9SPeter Maydell } 279b13148d9SPeter Maydell 2804acf93e1SPeter Maydell if (get_dte(s, devid, &dte) != MEMTX_OK) { 281593a7cc2SPeter Maydell return CMD_STALL; 282c694cb4cSShashi Mallela } 2834acf93e1SPeter Maydell if (!dte.valid) { 284229c57b1SAlex Bennée qemu_log_mask(LOG_GUEST_ERROR, 285229c57b1SAlex Bennée "%s: invalid command attributes: " 2864acf93e1SPeter Maydell "invalid dte for %d\n", __func__, devid); 287593a7cc2SPeter Maydell return CMD_CONTINUE; 288c694cb4cSShashi Mallela } 289c694cb4cSShashi Mallela 2904acf93e1SPeter Maydell num_eventids = 1ULL << (dte.size + 1); 291b13148d9SPeter Maydell if (eventid >= num_eventids) { 292b13148d9SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 293b13148d9SPeter Maydell "%s: invalid command attributes: eventid %d >= %" 294b13148d9SPeter Maydell PRId64 "\n", 295b13148d9SPeter Maydell __func__, eventid, num_eventids); 296b13148d9SPeter Maydell return CMD_CONTINUE; 297b13148d9SPeter Maydell } 298b13148d9SPeter Maydell 2994acf93e1SPeter Maydell ite_valid = get_ite(s, eventid, &dte, &icid, &pIntid, &res); 300be0ed8fbSPeter Maydell if (res != MEMTX_OK) { 301be0ed8fbSPeter Maydell return CMD_STALL; 302be0ed8fbSPeter Maydell } 303be0ed8fbSPeter Maydell 304be0ed8fbSPeter Maydell if (!ite_valid) { 305be0ed8fbSPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 306be0ed8fbSPeter Maydell "%s: invalid command attributes: invalid ITE\n", 307be0ed8fbSPeter Maydell __func__); 308be0ed8fbSPeter Maydell return CMD_CONTINUE; 309be0ed8fbSPeter Maydell } 310be0ed8fbSPeter Maydell 3118b8bb014SPeter Maydell if (icid >= s->ct.num_entries) { 31258b88779SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 31358b88779SPeter Maydell "%s: invalid ICID 0x%x in ITE (table corrupted?)\n", 31458b88779SPeter Maydell __func__, icid); 31558b88779SPeter Maydell return CMD_CONTINUE; 31658b88779SPeter Maydell } 31758b88779SPeter Maydell 318d37cf49bSPeter Maydell if (get_cte(s, icid, &cte) != MEMTX_OK) { 319be0ed8fbSPeter Maydell return CMD_STALL; 320be0ed8fbSPeter Maydell } 321d37cf49bSPeter Maydell if (!cte.valid) { 322be0ed8fbSPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 323d37cf49bSPeter Maydell "%s: invalid command attributes: invalid CTE\n", 324d37cf49bSPeter Maydell __func__); 325be0ed8fbSPeter Maydell return CMD_CONTINUE; 326be0ed8fbSPeter Maydell } 327be0ed8fbSPeter Maydell 328c694cb4cSShashi Mallela /* 329c694cb4cSShashi Mallela * Current implementation only supports rdbase == procnum 330c694cb4cSShashi Mallela * Hence rdbase physical address is ignored 331c694cb4cSShashi Mallela */ 332d37cf49bSPeter Maydell if (cte.rdbase >= s->gicv3->num_cpu) { 333593a7cc2SPeter Maydell return CMD_CONTINUE; 33417fb5e36SShashi Mallela } 33517fb5e36SShashi Mallela 33617fb5e36SShashi Mallela if ((cmd == CLEAR) || (cmd == DISCARD)) { 337d37cf49bSPeter Maydell gicv3_redist_process_lpi(&s->gicv3->cpu[cte.rdbase], pIntid, 0); 33817fb5e36SShashi Mallela } else { 339d37cf49bSPeter Maydell gicv3_redist_process_lpi(&s->gicv3->cpu[cte.rdbase], pIntid, 1); 34017fb5e36SShashi Mallela } 34117fb5e36SShashi Mallela 342c694cb4cSShashi Mallela if (cmd == DISCARD) { 343c694cb4cSShashi Mallela IteEntry ite = {}; 344c694cb4cSShashi Mallela /* remove mapping from interrupt translation table */ 3454acf93e1SPeter Maydell return update_ite(s, eventid, &dte, ite) ? CMD_CONTINUE : CMD_STALL; 346c694cb4cSShashi Mallela } 347593a7cc2SPeter Maydell return CMD_CONTINUE; 348c694cb4cSShashi Mallela } 349b6f96009SPeter Maydell static ItsCmdResult process_its_cmd(GICv3ITSState *s, const uint64_t *cmdpkt, 350b6f96009SPeter Maydell ItsCmdType cmd) 351c694cb4cSShashi Mallela { 352b6f96009SPeter Maydell uint32_t devid, eventid; 353b6f96009SPeter Maydell 354b6f96009SPeter Maydell devid = (cmdpkt[0] & DEVID_MASK) >> DEVID_SHIFT; 355b6f96009SPeter Maydell eventid = cmdpkt[1] & EVENTID_MASK; 356b6f96009SPeter Maydell return do_process_its_cmd(s, devid, eventid, cmd); 357b6f96009SPeter Maydell } 358b6f96009SPeter Maydell 359b6f96009SPeter Maydell static ItsCmdResult process_mapti(GICv3ITSState *s, const uint64_t *cmdpkt, 360b6f96009SPeter Maydell bool ignore_pInt) 361b6f96009SPeter Maydell { 362c694cb4cSShashi Mallela uint32_t devid, eventid; 363c694cb4cSShashi Mallela uint32_t pIntid = 0; 3648f809f69SPeter Maydell uint64_t num_eventids; 365905720f1SPeter Maydell uint32_t num_intids; 366c694cb4cSShashi Mallela uint16_t icid = 0; 3670241f731SPeter Maydell IteEntry ite = {}; 3684acf93e1SPeter Maydell DTEntry dte; 369c694cb4cSShashi Mallela 370b6f96009SPeter Maydell devid = (cmdpkt[0] & DEVID_MASK) >> DEVID_SHIFT; 371b6f96009SPeter Maydell eventid = cmdpkt[1] & EVENTID_MASK; 372c694cb4cSShashi Mallela 373b87fab1cSPeter Maydell if (ignore_pInt) { 374b87fab1cSPeter Maydell pIntid = eventid; 375b87fab1cSPeter Maydell } else { 376b6f96009SPeter Maydell pIntid = (cmdpkt[1] & pINTID_MASK) >> pINTID_SHIFT; 377c694cb4cSShashi Mallela } 378c694cb4cSShashi Mallela 379b6f96009SPeter Maydell icid = cmdpkt[2] & ICID_MASK; 380c694cb4cSShashi Mallela 3818b8bb014SPeter Maydell if (devid >= s->dt.num_entries) { 382b13148d9SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 383b13148d9SPeter Maydell "%s: invalid command attributes: devid %d>=%d", 3848b8bb014SPeter Maydell __func__, devid, s->dt.num_entries); 385b13148d9SPeter Maydell return CMD_CONTINUE; 386b13148d9SPeter Maydell } 387b13148d9SPeter Maydell 3884acf93e1SPeter Maydell if (get_dte(s, devid, &dte) != MEMTX_OK) { 3890241f731SPeter Maydell return CMD_STALL; 390c694cb4cSShashi Mallela } 3914acf93e1SPeter Maydell num_eventids = 1ULL << (dte.size + 1); 392905720f1SPeter Maydell num_intids = 1ULL << (GICD_TYPER_IDBITS + 1); 393c694cb4cSShashi Mallela 3948b8bb014SPeter Maydell if ((icid >= s->ct.num_entries) 3954acf93e1SPeter Maydell || !dte.valid || (eventid >= num_eventids) || 396905720f1SPeter Maydell (((pIntid < GICV3_LPI_INTID_START) || (pIntid >= num_intids)) && 397b87fab1cSPeter Maydell (pIntid != INTID_SPURIOUS))) { 398c694cb4cSShashi Mallela qemu_log_mask(LOG_GUEST_ERROR, 399c694cb4cSShashi Mallela "%s: invalid command attributes " 400b13148d9SPeter Maydell "icid %d or eventid %d or pIntid %d or" 401b13148d9SPeter Maydell "unmapped dte %d\n", __func__, icid, eventid, 4024acf93e1SPeter Maydell pIntid, dte.valid); 403c694cb4cSShashi Mallela /* 404c694cb4cSShashi Mallela * in this implementation, in case of error 405c694cb4cSShashi Mallela * we ignore this command and move onto the next 406c694cb4cSShashi Mallela * command in the queue 407c694cb4cSShashi Mallela */ 4080241f731SPeter Maydell return CMD_CONTINUE; 4090241f731SPeter Maydell } 4100241f731SPeter Maydell 411c694cb4cSShashi Mallela /* add ite entry to interrupt translation table */ 4124acf93e1SPeter Maydell ite.itel = FIELD_DP64(ite.itel, ITE_L, VALID, true); 413764d6ba1SPeter Maydell ite.itel = FIELD_DP64(ite.itel, ITE_L, INTTYPE, ITE_INTTYPE_PHYSICAL); 414764d6ba1SPeter Maydell ite.itel = FIELD_DP64(ite.itel, ITE_L, INTID, pIntid); 415764d6ba1SPeter Maydell ite.itel = FIELD_DP64(ite.itel, ITE_L, DOORBELL, INTID_SPURIOUS); 416764d6ba1SPeter Maydell ite.iteh = FIELD_DP32(ite.iteh, ITE_H, ICID, icid); 417c694cb4cSShashi Mallela 4184acf93e1SPeter Maydell return update_ite(s, eventid, &dte, ite) ? CMD_CONTINUE : CMD_STALL; 419c694cb4cSShashi Mallela } 420c694cb4cSShashi Mallela 421*06985cc3SPeter Maydell /* 422*06985cc3SPeter Maydell * Update the Collection Table entry for @icid to @cte. Returns true 423*06985cc3SPeter Maydell * on success, false if there was a memory access error. 424*06985cc3SPeter Maydell */ 425*06985cc3SPeter Maydell static bool update_cte(GICv3ITSState *s, uint16_t icid, const CTEntry *cte) 4267eca39e0SShashi Mallela { 4277eca39e0SShashi Mallela AddressSpace *as = &s->gicv3->dma_as; 428d050f80fSPeter Maydell uint64_t entry_addr; 429*06985cc3SPeter Maydell uint64_t cteval = 0; 4307eca39e0SShashi Mallela MemTxResult res = MEMTX_OK; 4317eca39e0SShashi Mallela 4327eca39e0SShashi Mallela if (!s->ct.valid) { 4337eca39e0SShashi Mallela return true; 4347eca39e0SShashi Mallela } 4357eca39e0SShashi Mallela 436*06985cc3SPeter Maydell if (cte->valid) { 4377eca39e0SShashi Mallela /* add mapping entry to collection table */ 438*06985cc3SPeter Maydell cteval = FIELD_DP64(cteval, CTE, VALID, 1); 439*06985cc3SPeter Maydell cteval = FIELD_DP64(cteval, CTE, RDBASE, cte->rdbase); 4407eca39e0SShashi Mallela } 4417eca39e0SShashi Mallela 442d050f80fSPeter Maydell entry_addr = table_entry_addr(s, &s->ct, icid, &res); 4437eca39e0SShashi Mallela if (res != MEMTX_OK) { 444d050f80fSPeter Maydell /* memory access error: stall */ 4457eca39e0SShashi Mallela return false; 4467eca39e0SShashi Mallela } 447d050f80fSPeter Maydell if (entry_addr == -1) { 448d050f80fSPeter Maydell /* No L2 table for this index: discard write and continue */ 4497eca39e0SShashi Mallela return true; 4507eca39e0SShashi Mallela } 451d050f80fSPeter Maydell 452*06985cc3SPeter Maydell address_space_stq_le(as, entry_addr, cteval, MEMTXATTRS_UNSPECIFIED, &res); 453d050f80fSPeter Maydell return res == MEMTX_OK; 4547eca39e0SShashi Mallela } 4557eca39e0SShashi Mallela 456b6f96009SPeter Maydell static ItsCmdResult process_mapc(GICv3ITSState *s, const uint64_t *cmdpkt) 4577eca39e0SShashi Mallela { 4587eca39e0SShashi Mallela uint16_t icid; 459*06985cc3SPeter Maydell CTEntry cte; 4607eca39e0SShashi Mallela 461b6f96009SPeter Maydell icid = cmdpkt[2] & ICID_MASK; 4627eca39e0SShashi Mallela 463*06985cc3SPeter Maydell cte.rdbase = (cmdpkt[2] & R_MAPC_RDBASE_MASK) >> R_MAPC_RDBASE_SHIFT; 464*06985cc3SPeter Maydell cte.rdbase &= RDBASE_PROCNUM_MASK; 4657eca39e0SShashi Mallela 466*06985cc3SPeter Maydell cte.valid = cmdpkt[2] & CMD_FIELD_VALID_MASK; 4677eca39e0SShashi Mallela 468*06985cc3SPeter Maydell if ((icid >= s->ct.num_entries) || (cte.rdbase >= s->gicv3->num_cpu)) { 4697eca39e0SShashi Mallela qemu_log_mask(LOG_GUEST_ERROR, 4707eca39e0SShashi Mallela "ITS MAPC: invalid collection table attributes " 471*06985cc3SPeter Maydell "icid %d rdbase %u\n", icid, cte.rdbase); 4727eca39e0SShashi Mallela /* 4737eca39e0SShashi Mallela * in this implementation, in case of error 4747eca39e0SShashi Mallela * we ignore this command and move onto the next 4757eca39e0SShashi Mallela * command in the queue 4767eca39e0SShashi Mallela */ 477f6675196SPeter Maydell return CMD_CONTINUE; 4787eca39e0SShashi Mallela } 4797eca39e0SShashi Mallela 480*06985cc3SPeter Maydell return update_cte(s, icid, &cte) ? CMD_CONTINUE : CMD_STALL; 4817eca39e0SShashi Mallela } 4827eca39e0SShashi Mallela 48322d62b08SPeter Maydell /* 48422d62b08SPeter Maydell * Update the Device Table entry for @devid to @dte. Returns true 48522d62b08SPeter Maydell * on success, false if there was a memory access error. 48622d62b08SPeter Maydell */ 48722d62b08SPeter Maydell static bool update_dte(GICv3ITSState *s, uint32_t devid, const DTEntry *dte) 4887eca39e0SShashi Mallela { 4897eca39e0SShashi Mallela AddressSpace *as = &s->gicv3->dma_as; 490d050f80fSPeter Maydell uint64_t entry_addr; 49122d62b08SPeter Maydell uint64_t dteval = 0; 4927eca39e0SShashi Mallela MemTxResult res = MEMTX_OK; 4937eca39e0SShashi Mallela 4947eca39e0SShashi Mallela if (s->dt.valid) { 49522d62b08SPeter Maydell if (dte->valid) { 4967eca39e0SShashi Mallela /* add mapping entry to device table */ 49722d62b08SPeter Maydell dteval = FIELD_DP64(dteval, DTE, VALID, 1); 49822d62b08SPeter Maydell dteval = FIELD_DP64(dteval, DTE, SIZE, dte->size); 49922d62b08SPeter Maydell dteval = FIELD_DP64(dteval, DTE, ITTADDR, dte->ittaddr); 5007eca39e0SShashi Mallela } 5017eca39e0SShashi Mallela } else { 5027eca39e0SShashi Mallela return true; 5037eca39e0SShashi Mallela } 5047eca39e0SShashi Mallela 505d050f80fSPeter Maydell entry_addr = table_entry_addr(s, &s->dt, devid, &res); 5067eca39e0SShashi Mallela if (res != MEMTX_OK) { 507d050f80fSPeter Maydell /* memory access error: stall */ 5087eca39e0SShashi Mallela return false; 5097eca39e0SShashi Mallela } 510d050f80fSPeter Maydell if (entry_addr == -1) { 511d050f80fSPeter Maydell /* No L2 table for this index: discard write and continue */ 5127eca39e0SShashi Mallela return true; 5137eca39e0SShashi Mallela } 51422d62b08SPeter Maydell address_space_stq_le(as, entry_addr, dteval, MEMTXATTRS_UNSPECIFIED, &res); 515d050f80fSPeter Maydell return res == MEMTX_OK; 5167eca39e0SShashi Mallela } 5177eca39e0SShashi Mallela 518b6f96009SPeter Maydell static ItsCmdResult process_mapd(GICv3ITSState *s, const uint64_t *cmdpkt) 5197eca39e0SShashi Mallela { 5207eca39e0SShashi Mallela uint32_t devid; 52122d62b08SPeter Maydell DTEntry dte; 5227eca39e0SShashi Mallela 523b6f96009SPeter Maydell devid = (cmdpkt[0] & DEVID_MASK) >> DEVID_SHIFT; 52422d62b08SPeter Maydell dte.size = cmdpkt[1] & SIZE_MASK; 52522d62b08SPeter Maydell dte.ittaddr = (cmdpkt[2] & ITTADDR_MASK) >> ITTADDR_SHIFT; 52622d62b08SPeter Maydell dte.valid = cmdpkt[2] & CMD_FIELD_VALID_MASK; 5277eca39e0SShashi Mallela 5288b8bb014SPeter Maydell if ((devid >= s->dt.num_entries) || 52922d62b08SPeter Maydell (dte.size > FIELD_EX64(s->typer, GITS_TYPER, IDBITS))) { 5307eca39e0SShashi Mallela qemu_log_mask(LOG_GUEST_ERROR, 5317eca39e0SShashi Mallela "ITS MAPD: invalid device table attributes " 53222d62b08SPeter Maydell "devid %d or size %d\n", devid, dte.size); 5337eca39e0SShashi Mallela /* 5347eca39e0SShashi Mallela * in this implementation, in case of error 5357eca39e0SShashi Mallela * we ignore this command and move onto the next 5367eca39e0SShashi Mallela * command in the queue 5377eca39e0SShashi Mallela */ 53800d46e72SPeter Maydell return CMD_CONTINUE; 5397eca39e0SShashi Mallela } 5407eca39e0SShashi Mallela 54122d62b08SPeter Maydell return update_dte(s, devid, &dte) ? CMD_CONTINUE : CMD_STALL; 5427eca39e0SShashi Mallela } 5437eca39e0SShashi Mallela 544b6f96009SPeter Maydell static ItsCmdResult process_movall(GICv3ITSState *s, const uint64_t *cmdpkt) 545f6d1d9b4SPeter Maydell { 546f6d1d9b4SPeter Maydell uint64_t rd1, rd2; 547f6d1d9b4SPeter Maydell 548b6f96009SPeter Maydell rd1 = FIELD_EX64(cmdpkt[2], MOVALL_2, RDBASE1); 549b6f96009SPeter Maydell rd2 = FIELD_EX64(cmdpkt[3], MOVALL_3, RDBASE2); 550f6d1d9b4SPeter Maydell 551f6d1d9b4SPeter Maydell if (rd1 >= s->gicv3->num_cpu) { 552f6d1d9b4SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 553f6d1d9b4SPeter Maydell "%s: RDBASE1 %" PRId64 554f6d1d9b4SPeter Maydell " out of range (must be less than %d)\n", 555f6d1d9b4SPeter Maydell __func__, rd1, s->gicv3->num_cpu); 556f6d1d9b4SPeter Maydell return CMD_CONTINUE; 557f6d1d9b4SPeter Maydell } 558f6d1d9b4SPeter Maydell if (rd2 >= s->gicv3->num_cpu) { 559f6d1d9b4SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 560f6d1d9b4SPeter Maydell "%s: RDBASE2 %" PRId64 561f6d1d9b4SPeter Maydell " out of range (must be less than %d)\n", 562f6d1d9b4SPeter Maydell __func__, rd2, s->gicv3->num_cpu); 563f6d1d9b4SPeter Maydell return CMD_CONTINUE; 564f6d1d9b4SPeter Maydell } 565f6d1d9b4SPeter Maydell 566f6d1d9b4SPeter Maydell if (rd1 == rd2) { 567f6d1d9b4SPeter Maydell /* Move to same target must succeed as a no-op */ 568f6d1d9b4SPeter Maydell return CMD_CONTINUE; 569f6d1d9b4SPeter Maydell } 570f6d1d9b4SPeter Maydell 571f6d1d9b4SPeter Maydell /* Move all pending LPIs from redistributor 1 to redistributor 2 */ 572f6d1d9b4SPeter Maydell gicv3_redist_movall_lpis(&s->gicv3->cpu[rd1], &s->gicv3->cpu[rd2]); 573f6d1d9b4SPeter Maydell 574f6d1d9b4SPeter Maydell return CMD_CONTINUE; 575f6d1d9b4SPeter Maydell } 576f6d1d9b4SPeter Maydell 577b6f96009SPeter Maydell static ItsCmdResult process_movi(GICv3ITSState *s, const uint64_t *cmdpkt) 578961b4912SPeter Maydell { 579961b4912SPeter Maydell MemTxResult res = MEMTX_OK; 580961b4912SPeter Maydell uint32_t devid, eventid, intid; 581961b4912SPeter Maydell uint16_t old_icid, new_icid; 582d37cf49bSPeter Maydell bool ite_valid; 583961b4912SPeter Maydell uint64_t num_eventids; 584961b4912SPeter Maydell IteEntry ite = {}; 5854acf93e1SPeter Maydell DTEntry dte; 586d37cf49bSPeter Maydell CTEntry old_cte, new_cte; 587961b4912SPeter Maydell 588b6f96009SPeter Maydell devid = FIELD_EX64(cmdpkt[0], MOVI_0, DEVICEID); 589b6f96009SPeter Maydell eventid = FIELD_EX64(cmdpkt[1], MOVI_1, EVENTID); 590b6f96009SPeter Maydell new_icid = FIELD_EX64(cmdpkt[2], MOVI_2, ICID); 591961b4912SPeter Maydell 592961b4912SPeter Maydell if (devid >= s->dt.num_entries) { 593961b4912SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 594961b4912SPeter Maydell "%s: invalid command attributes: devid %d>=%d", 595961b4912SPeter Maydell __func__, devid, s->dt.num_entries); 596961b4912SPeter Maydell return CMD_CONTINUE; 597961b4912SPeter Maydell } 5984acf93e1SPeter Maydell if (get_dte(s, devid, &dte) != MEMTX_OK) { 599961b4912SPeter Maydell return CMD_STALL; 600961b4912SPeter Maydell } 601961b4912SPeter Maydell 6024acf93e1SPeter Maydell if (!dte.valid) { 603961b4912SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 604961b4912SPeter Maydell "%s: invalid command attributes: " 6054acf93e1SPeter Maydell "invalid dte for %d\n", __func__, devid); 606961b4912SPeter Maydell return CMD_CONTINUE; 607961b4912SPeter Maydell } 608961b4912SPeter Maydell 6094acf93e1SPeter Maydell num_eventids = 1ULL << (dte.size + 1); 610961b4912SPeter Maydell if (eventid >= num_eventids) { 611961b4912SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 612961b4912SPeter Maydell "%s: invalid command attributes: eventid %d >= %" 613961b4912SPeter Maydell PRId64 "\n", 614961b4912SPeter Maydell __func__, eventid, num_eventids); 615961b4912SPeter Maydell return CMD_CONTINUE; 616961b4912SPeter Maydell } 617961b4912SPeter Maydell 6184acf93e1SPeter Maydell ite_valid = get_ite(s, eventid, &dte, &old_icid, &intid, &res); 619961b4912SPeter Maydell if (res != MEMTX_OK) { 620961b4912SPeter Maydell return CMD_STALL; 621961b4912SPeter Maydell } 622961b4912SPeter Maydell 623961b4912SPeter Maydell if (!ite_valid) { 624961b4912SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 625961b4912SPeter Maydell "%s: invalid command attributes: invalid ITE\n", 626961b4912SPeter Maydell __func__); 627961b4912SPeter Maydell return CMD_CONTINUE; 628961b4912SPeter Maydell } 629961b4912SPeter Maydell 630961b4912SPeter Maydell if (old_icid >= s->ct.num_entries) { 631961b4912SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 632961b4912SPeter Maydell "%s: invalid ICID 0x%x in ITE (table corrupted?)\n", 633961b4912SPeter Maydell __func__, old_icid); 634961b4912SPeter Maydell return CMD_CONTINUE; 635961b4912SPeter Maydell } 636961b4912SPeter Maydell 637961b4912SPeter Maydell if (new_icid >= s->ct.num_entries) { 638961b4912SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 639961b4912SPeter Maydell "%s: invalid command attributes: ICID 0x%x\n", 640961b4912SPeter Maydell __func__, new_icid); 641961b4912SPeter Maydell return CMD_CONTINUE; 642961b4912SPeter Maydell } 643961b4912SPeter Maydell 644d37cf49bSPeter Maydell if (get_cte(s, old_icid, &old_cte) != MEMTX_OK) { 645961b4912SPeter Maydell return CMD_STALL; 646961b4912SPeter Maydell } 647d37cf49bSPeter Maydell if (!old_cte.valid) { 648961b4912SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 649961b4912SPeter Maydell "%s: invalid command attributes: " 650d37cf49bSPeter Maydell "invalid CTE for old ICID 0x%x\n", 651d37cf49bSPeter Maydell __func__, old_icid); 652961b4912SPeter Maydell return CMD_CONTINUE; 653961b4912SPeter Maydell } 654961b4912SPeter Maydell 655d37cf49bSPeter Maydell if (get_cte(s, new_icid, &new_cte) != MEMTX_OK) { 656961b4912SPeter Maydell return CMD_STALL; 657961b4912SPeter Maydell } 658d37cf49bSPeter Maydell if (!new_cte.valid) { 659961b4912SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 660961b4912SPeter Maydell "%s: invalid command attributes: " 661d37cf49bSPeter Maydell "invalid CTE for new ICID 0x%x\n", 662d37cf49bSPeter Maydell __func__, new_icid); 663961b4912SPeter Maydell return CMD_CONTINUE; 664961b4912SPeter Maydell } 665961b4912SPeter Maydell 666d37cf49bSPeter Maydell if (old_cte.rdbase >= s->gicv3->num_cpu) { 667961b4912SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 668d37cf49bSPeter Maydell "%s: CTE has invalid rdbase 0x%x\n", 669d37cf49bSPeter Maydell __func__, old_cte.rdbase); 670961b4912SPeter Maydell return CMD_CONTINUE; 671961b4912SPeter Maydell } 672961b4912SPeter Maydell 673d37cf49bSPeter Maydell if (new_cte.rdbase >= s->gicv3->num_cpu) { 674961b4912SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 675d37cf49bSPeter Maydell "%s: CTE has invalid rdbase 0x%x\n", 676d37cf49bSPeter Maydell __func__, new_cte.rdbase); 677961b4912SPeter Maydell return CMD_CONTINUE; 678961b4912SPeter Maydell } 679961b4912SPeter Maydell 680d37cf49bSPeter Maydell if (old_cte.rdbase != new_cte.rdbase) { 681961b4912SPeter Maydell /* Move the LPI from the old redistributor to the new one */ 682d37cf49bSPeter Maydell gicv3_redist_mov_lpi(&s->gicv3->cpu[old_cte.rdbase], 683d37cf49bSPeter Maydell &s->gicv3->cpu[new_cte.rdbase], 684961b4912SPeter Maydell intid); 685961b4912SPeter Maydell } 686961b4912SPeter Maydell 687961b4912SPeter Maydell /* Update the ICID field in the interrupt translation table entry */ 688961b4912SPeter Maydell ite.itel = FIELD_DP64(ite.itel, ITE_L, VALID, 1); 689961b4912SPeter Maydell ite.itel = FIELD_DP64(ite.itel, ITE_L, INTTYPE, ITE_INTTYPE_PHYSICAL); 690961b4912SPeter Maydell ite.itel = FIELD_DP64(ite.itel, ITE_L, INTID, intid); 691961b4912SPeter Maydell ite.itel = FIELD_DP64(ite.itel, ITE_L, DOORBELL, INTID_SPURIOUS); 692961b4912SPeter Maydell ite.iteh = FIELD_DP32(ite.iteh, ITE_H, ICID, new_icid); 6934acf93e1SPeter Maydell return update_ite(s, eventid, &dte, ite) ? CMD_CONTINUE : CMD_STALL; 694961b4912SPeter Maydell } 695961b4912SPeter Maydell 6967eca39e0SShashi Mallela /* 6977eca39e0SShashi Mallela * Current implementation blocks until all 6987eca39e0SShashi Mallela * commands are processed 6997eca39e0SShashi Mallela */ 7007eca39e0SShashi Mallela static void process_cmdq(GICv3ITSState *s) 7017eca39e0SShashi Mallela { 7027eca39e0SShashi Mallela uint32_t wr_offset = 0; 7037eca39e0SShashi Mallela uint32_t rd_offset = 0; 7047eca39e0SShashi Mallela uint32_t cq_offset = 0; 7057eca39e0SShashi Mallela AddressSpace *as = &s->gicv3->dma_as; 7067eca39e0SShashi Mallela uint8_t cmd; 70717fb5e36SShashi Mallela int i; 7087eca39e0SShashi Mallela 7098d2d6dd9SPeter Maydell if (!(s->ctlr & R_GITS_CTLR_ENABLED_MASK)) { 7107eca39e0SShashi Mallela return; 7117eca39e0SShashi Mallela } 7127eca39e0SShashi Mallela 7137eca39e0SShashi Mallela wr_offset = FIELD_EX64(s->cwriter, GITS_CWRITER, OFFSET); 7147eca39e0SShashi Mallela 71580dcd37fSPeter Maydell if (wr_offset >= s->cq.num_entries) { 7167eca39e0SShashi Mallela qemu_log_mask(LOG_GUEST_ERROR, 7177eca39e0SShashi Mallela "%s: invalid write offset " 7187eca39e0SShashi Mallela "%d\n", __func__, wr_offset); 7197eca39e0SShashi Mallela return; 7207eca39e0SShashi Mallela } 7217eca39e0SShashi Mallela 7227eca39e0SShashi Mallela rd_offset = FIELD_EX64(s->creadr, GITS_CREADR, OFFSET); 7237eca39e0SShashi Mallela 72480dcd37fSPeter Maydell if (rd_offset >= s->cq.num_entries) { 7257eca39e0SShashi Mallela qemu_log_mask(LOG_GUEST_ERROR, 7267eca39e0SShashi Mallela "%s: invalid read offset " 7277eca39e0SShashi Mallela "%d\n", __func__, rd_offset); 7287eca39e0SShashi Mallela return; 7297eca39e0SShashi Mallela } 7307eca39e0SShashi Mallela 7317eca39e0SShashi Mallela while (wr_offset != rd_offset) { 732ef011555SPeter Maydell ItsCmdResult result = CMD_CONTINUE; 733b6f96009SPeter Maydell void *hostmem; 734b6f96009SPeter Maydell hwaddr buflen; 735b6f96009SPeter Maydell uint64_t cmdpkt[GITS_CMDQ_ENTRY_WORDS]; 736ef011555SPeter Maydell 7377eca39e0SShashi Mallela cq_offset = (rd_offset * GITS_CMDQ_ENTRY_SIZE); 738b6f96009SPeter Maydell 739b6f96009SPeter Maydell buflen = GITS_CMDQ_ENTRY_SIZE; 740b6f96009SPeter Maydell hostmem = address_space_map(as, s->cq.base_addr + cq_offset, 741b6f96009SPeter Maydell &buflen, false, MEMTXATTRS_UNSPECIFIED); 742b6f96009SPeter Maydell if (!hostmem || buflen != GITS_CMDQ_ENTRY_SIZE) { 743b6f96009SPeter Maydell if (hostmem) { 744b6f96009SPeter Maydell address_space_unmap(as, hostmem, buflen, false, 0); 745b6f96009SPeter Maydell } 746f0b4b2a2SPeter Maydell s->creadr = FIELD_DP64(s->creadr, GITS_CREADR, STALLED, 1); 747f0b4b2a2SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 748f0b4b2a2SPeter Maydell "%s: could not read command at 0x%" PRIx64 "\n", 749f0b4b2a2SPeter Maydell __func__, s->cq.base_addr + cq_offset); 750f0b4b2a2SPeter Maydell break; 7517eca39e0SShashi Mallela } 752b6f96009SPeter Maydell for (i = 0; i < ARRAY_SIZE(cmdpkt); i++) { 753b6f96009SPeter Maydell cmdpkt[i] = ldq_le_p(hostmem + i * sizeof(uint64_t)); 754b6f96009SPeter Maydell } 755b6f96009SPeter Maydell address_space_unmap(as, hostmem, buflen, false, 0); 756f0b4b2a2SPeter Maydell 757b6f96009SPeter Maydell cmd = cmdpkt[0] & CMD_MASK; 7587eca39e0SShashi Mallela 759195209d3SPeter Maydell trace_gicv3_its_process_command(rd_offset, cmd); 760195209d3SPeter Maydell 7617eca39e0SShashi Mallela switch (cmd) { 7627eca39e0SShashi Mallela case GITS_CMD_INT: 763b6f96009SPeter Maydell result = process_its_cmd(s, cmdpkt, INTERRUPT); 7647eca39e0SShashi Mallela break; 7657eca39e0SShashi Mallela case GITS_CMD_CLEAR: 766b6f96009SPeter Maydell result = process_its_cmd(s, cmdpkt, CLEAR); 7677eca39e0SShashi Mallela break; 7687eca39e0SShashi Mallela case GITS_CMD_SYNC: 7697eca39e0SShashi Mallela /* 7707eca39e0SShashi Mallela * Current implementation makes a blocking synchronous call 7717eca39e0SShashi Mallela * for every command issued earlier, hence the internal state 7727eca39e0SShashi Mallela * is already consistent by the time SYNC command is executed. 7737eca39e0SShashi Mallela * Hence no further processing is required for SYNC command. 7747eca39e0SShashi Mallela */ 7757eca39e0SShashi Mallela break; 7767eca39e0SShashi Mallela case GITS_CMD_MAPD: 777b6f96009SPeter Maydell result = process_mapd(s, cmdpkt); 7787eca39e0SShashi Mallela break; 7797eca39e0SShashi Mallela case GITS_CMD_MAPC: 780b6f96009SPeter Maydell result = process_mapc(s, cmdpkt); 7817eca39e0SShashi Mallela break; 7827eca39e0SShashi Mallela case GITS_CMD_MAPTI: 783b6f96009SPeter Maydell result = process_mapti(s, cmdpkt, false); 7847eca39e0SShashi Mallela break; 7857eca39e0SShashi Mallela case GITS_CMD_MAPI: 786b6f96009SPeter Maydell result = process_mapti(s, cmdpkt, true); 7877eca39e0SShashi Mallela break; 7887eca39e0SShashi Mallela case GITS_CMD_DISCARD: 789b6f96009SPeter Maydell result = process_its_cmd(s, cmdpkt, DISCARD); 7907eca39e0SShashi Mallela break; 7917eca39e0SShashi Mallela case GITS_CMD_INV: 7927eca39e0SShashi Mallela case GITS_CMD_INVALL: 79317fb5e36SShashi Mallela /* 79417fb5e36SShashi Mallela * Current implementation doesn't cache any ITS tables, 79517fb5e36SShashi Mallela * but the calculated lpi priority information. We only 79617fb5e36SShashi Mallela * need to trigger lpi priority re-calculation to be in 79717fb5e36SShashi Mallela * sync with LPI config table or pending table changes. 79817fb5e36SShashi Mallela */ 79917fb5e36SShashi Mallela for (i = 0; i < s->gicv3->num_cpu; i++) { 80017fb5e36SShashi Mallela gicv3_redist_update_lpi(&s->gicv3->cpu[i]); 80117fb5e36SShashi Mallela } 8027eca39e0SShashi Mallela break; 803961b4912SPeter Maydell case GITS_CMD_MOVI: 804b6f96009SPeter Maydell result = process_movi(s, cmdpkt); 805961b4912SPeter Maydell break; 806f6d1d9b4SPeter Maydell case GITS_CMD_MOVALL: 807b6f96009SPeter Maydell result = process_movall(s, cmdpkt); 808f6d1d9b4SPeter Maydell break; 8097eca39e0SShashi Mallela default: 8107eca39e0SShashi Mallela break; 8117eca39e0SShashi Mallela } 812ef011555SPeter Maydell if (result == CMD_CONTINUE) { 8137eca39e0SShashi Mallela rd_offset++; 81480dcd37fSPeter Maydell rd_offset %= s->cq.num_entries; 8157eca39e0SShashi Mallela s->creadr = FIELD_DP64(s->creadr, GITS_CREADR, OFFSET, rd_offset); 8167eca39e0SShashi Mallela } else { 817ef011555SPeter Maydell /* CMD_STALL */ 8187eca39e0SShashi Mallela s->creadr = FIELD_DP64(s->creadr, GITS_CREADR, STALLED, 1); 8197eca39e0SShashi Mallela qemu_log_mask(LOG_GUEST_ERROR, 820ef011555SPeter Maydell "%s: 0x%x cmd processing failed, stalling\n", 821ef011555SPeter Maydell __func__, cmd); 8227eca39e0SShashi Mallela break; 8237eca39e0SShashi Mallela } 8247eca39e0SShashi Mallela } 8257eca39e0SShashi Mallela } 8267eca39e0SShashi Mallela 8271b08e436SShashi Mallela /* 8281b08e436SShashi Mallela * This function extracts the ITS Device and Collection table specific 8291b08e436SShashi Mallela * parameters (like base_addr, size etc) from GITS_BASER register. 8301b08e436SShashi Mallela * It is called during ITS enable and also during post_load migration 8311b08e436SShashi Mallela */ 8321b08e436SShashi Mallela static void extract_table_params(GICv3ITSState *s) 8331b08e436SShashi Mallela { 8341b08e436SShashi Mallela uint16_t num_pages = 0; 8351b08e436SShashi Mallela uint8_t page_sz_type; 8361b08e436SShashi Mallela uint8_t type; 8371b08e436SShashi Mallela uint32_t page_sz = 0; 8381b08e436SShashi Mallela uint64_t value; 8391b08e436SShashi Mallela 8401b08e436SShashi Mallela for (int i = 0; i < 8; i++) { 841e5487a41SPeter Maydell TableDesc *td; 842e5487a41SPeter Maydell int idbits; 843e5487a41SPeter Maydell 8441b08e436SShashi Mallela value = s->baser[i]; 8451b08e436SShashi Mallela 8461b08e436SShashi Mallela if (!value) { 8471b08e436SShashi Mallela continue; 8481b08e436SShashi Mallela } 8491b08e436SShashi Mallela 8501b08e436SShashi Mallela page_sz_type = FIELD_EX64(value, GITS_BASER, PAGESIZE); 8511b08e436SShashi Mallela 8521b08e436SShashi Mallela switch (page_sz_type) { 8531b08e436SShashi Mallela case 0: 8541b08e436SShashi Mallela page_sz = GITS_PAGE_SIZE_4K; 8551b08e436SShashi Mallela break; 8561b08e436SShashi Mallela 8571b08e436SShashi Mallela case 1: 8581b08e436SShashi Mallela page_sz = GITS_PAGE_SIZE_16K; 8591b08e436SShashi Mallela break; 8601b08e436SShashi Mallela 8611b08e436SShashi Mallela case 2: 8621b08e436SShashi Mallela case 3: 8631b08e436SShashi Mallela page_sz = GITS_PAGE_SIZE_64K; 8641b08e436SShashi Mallela break; 8651b08e436SShashi Mallela 8661b08e436SShashi Mallela default: 8671b08e436SShashi Mallela g_assert_not_reached(); 8681b08e436SShashi Mallela } 8691b08e436SShashi Mallela 8701b08e436SShashi Mallela num_pages = FIELD_EX64(value, GITS_BASER, SIZE) + 1; 8711b08e436SShashi Mallela 8721b08e436SShashi Mallela type = FIELD_EX64(value, GITS_BASER, TYPE); 8731b08e436SShashi Mallela 8741b08e436SShashi Mallela switch (type) { 8751b08e436SShashi Mallela case GITS_BASER_TYPE_DEVICE: 876e5487a41SPeter Maydell td = &s->dt; 877e5487a41SPeter Maydell idbits = FIELD_EX64(s->typer, GITS_TYPER, DEVBITS) + 1; 87862df780eSPeter Maydell break; 8791b08e436SShashi Mallela case GITS_BASER_TYPE_COLLECTION: 880e5487a41SPeter Maydell td = &s->ct; 8811b08e436SShashi Mallela if (FIELD_EX64(s->typer, GITS_TYPER, CIL)) { 882e5487a41SPeter Maydell idbits = FIELD_EX64(s->typer, GITS_TYPER, CIDBITS) + 1; 8831b08e436SShashi Mallela } else { 8841b08e436SShashi Mallela /* 16-bit CollectionId supported when CIL == 0 */ 885e5487a41SPeter Maydell idbits = 16; 8861b08e436SShashi Mallela } 8871b08e436SShashi Mallela break; 8881b08e436SShashi Mallela default: 889e5487a41SPeter Maydell /* 890e5487a41SPeter Maydell * GITS_BASER<n>.TYPE is read-only, so GITS_BASER_RO_MASK 891e5487a41SPeter Maydell * ensures we will only see type values corresponding to 892e5487a41SPeter Maydell * the values set up in gicv3_its_reset(). 893e5487a41SPeter Maydell */ 894e5487a41SPeter Maydell g_assert_not_reached(); 8951b08e436SShashi Mallela } 896e5487a41SPeter Maydell 897e5487a41SPeter Maydell memset(td, 0, sizeof(*td)); 898e5487a41SPeter Maydell td->valid = FIELD_EX64(value, GITS_BASER, VALID); 899e5487a41SPeter Maydell /* 900e5487a41SPeter Maydell * If GITS_BASER<n>.Valid is 0 for any <n> then we will not process 901e5487a41SPeter Maydell * interrupts. (GITS_TYPER.HCC is 0 for this implementation, so we 902e5487a41SPeter Maydell * do not have a special case where the GITS_BASER<n>.Valid bit is 0 903e5487a41SPeter Maydell * for the register corresponding to the Collection table but we 904e5487a41SPeter Maydell * still have to process interrupts using non-memory-backed 905e5487a41SPeter Maydell * Collection table entries.) 906e5487a41SPeter Maydell */ 907e5487a41SPeter Maydell if (!td->valid) { 908e5487a41SPeter Maydell continue; 909e5487a41SPeter Maydell } 910e5487a41SPeter Maydell td->page_sz = page_sz; 911e5487a41SPeter Maydell td->indirect = FIELD_EX64(value, GITS_BASER, INDIRECT); 9129ae85431SPeter Maydell td->entry_sz = FIELD_EX64(value, GITS_BASER, ENTRYSIZE) + 1; 913e5487a41SPeter Maydell td->base_addr = baser_base_addr(value, page_sz); 914e5487a41SPeter Maydell if (!td->indirect) { 91580dcd37fSPeter Maydell td->num_entries = (num_pages * page_sz) / td->entry_sz; 916e5487a41SPeter Maydell } else { 91780dcd37fSPeter Maydell td->num_entries = (((num_pages * page_sz) / 918e5487a41SPeter Maydell L1TABLE_ENTRY_SIZE) * 919e5487a41SPeter Maydell (page_sz / td->entry_sz)); 920e5487a41SPeter Maydell } 9218b8bb014SPeter Maydell td->num_entries = MIN(td->num_entries, 1ULL << idbits); 9221b08e436SShashi Mallela } 9231b08e436SShashi Mallela } 9241b08e436SShashi Mallela 9251b08e436SShashi Mallela static void extract_cmdq_params(GICv3ITSState *s) 9261b08e436SShashi Mallela { 9271b08e436SShashi Mallela uint16_t num_pages = 0; 9281b08e436SShashi Mallela uint64_t value = s->cbaser; 9291b08e436SShashi Mallela 9301b08e436SShashi Mallela num_pages = FIELD_EX64(value, GITS_CBASER, SIZE) + 1; 9311b08e436SShashi Mallela 9321b08e436SShashi Mallela memset(&s->cq, 0 , sizeof(s->cq)); 9331b08e436SShashi Mallela s->cq.valid = FIELD_EX64(value, GITS_CBASER, VALID); 9341b08e436SShashi Mallela 9351b08e436SShashi Mallela if (s->cq.valid) { 93680dcd37fSPeter Maydell s->cq.num_entries = (num_pages * GITS_PAGE_SIZE_4K) / 9371b08e436SShashi Mallela GITS_CMDQ_ENTRY_SIZE; 9381b08e436SShashi Mallela s->cq.base_addr = FIELD_EX64(value, GITS_CBASER, PHYADDR); 9391b08e436SShashi Mallela s->cq.base_addr <<= R_GITS_CBASER_PHYADDR_SHIFT; 9401b08e436SShashi Mallela } 9411b08e436SShashi Mallela } 9421b08e436SShashi Mallela 9437e062b98SPeter Maydell static MemTxResult gicv3_its_translation_read(void *opaque, hwaddr offset, 9447e062b98SPeter Maydell uint64_t *data, unsigned size, 9457e062b98SPeter Maydell MemTxAttrs attrs) 9467e062b98SPeter Maydell { 9477e062b98SPeter Maydell /* 9487e062b98SPeter Maydell * GITS_TRANSLATER is write-only, and all other addresses 9497e062b98SPeter Maydell * in the interrupt translation space frame are RES0. 9507e062b98SPeter Maydell */ 9517e062b98SPeter Maydell *data = 0; 9527e062b98SPeter Maydell return MEMTX_OK; 9537e062b98SPeter Maydell } 9547e062b98SPeter Maydell 95518f6290aSShashi Mallela static MemTxResult gicv3_its_translation_write(void *opaque, hwaddr offset, 95618f6290aSShashi Mallela uint64_t data, unsigned size, 95718f6290aSShashi Mallela MemTxAttrs attrs) 95818f6290aSShashi Mallela { 959c694cb4cSShashi Mallela GICv3ITSState *s = (GICv3ITSState *)opaque; 960c694cb4cSShashi Mallela bool result = true; 961c694cb4cSShashi Mallela 962195209d3SPeter Maydell trace_gicv3_its_translation_write(offset, data, size, attrs.requester_id); 963195209d3SPeter Maydell 964c694cb4cSShashi Mallela switch (offset) { 965c694cb4cSShashi Mallela case GITS_TRANSLATER: 9668d2d6dd9SPeter Maydell if (s->ctlr & R_GITS_CTLR_ENABLED_MASK) { 967b6f96009SPeter Maydell result = do_process_its_cmd(s, attrs.requester_id, data, NONE); 968c694cb4cSShashi Mallela } 969c694cb4cSShashi Mallela break; 970c694cb4cSShashi Mallela default: 971c694cb4cSShashi Mallela break; 972c694cb4cSShashi Mallela } 973c694cb4cSShashi Mallela 974c694cb4cSShashi Mallela if (result) { 97518f6290aSShashi Mallela return MEMTX_OK; 976c694cb4cSShashi Mallela } else { 977c694cb4cSShashi Mallela return MEMTX_ERROR; 978c694cb4cSShashi Mallela } 97918f6290aSShashi Mallela } 98018f6290aSShashi Mallela 98118f6290aSShashi Mallela static bool its_writel(GICv3ITSState *s, hwaddr offset, 98218f6290aSShashi Mallela uint64_t value, MemTxAttrs attrs) 98318f6290aSShashi Mallela { 98418f6290aSShashi Mallela bool result = true; 9851b08e436SShashi Mallela int index; 98618f6290aSShashi Mallela 9871b08e436SShashi Mallela switch (offset) { 9881b08e436SShashi Mallela case GITS_CTLR: 9892f459cd1SShashi Mallela if (value & R_GITS_CTLR_ENABLED_MASK) { 9908d2d6dd9SPeter Maydell s->ctlr |= R_GITS_CTLR_ENABLED_MASK; 9911b08e436SShashi Mallela extract_table_params(s); 9921b08e436SShashi Mallela extract_cmdq_params(s); 9937eca39e0SShashi Mallela process_cmdq(s); 9942f459cd1SShashi Mallela } else { 9958d2d6dd9SPeter Maydell s->ctlr &= ~R_GITS_CTLR_ENABLED_MASK; 9961b08e436SShashi Mallela } 9971b08e436SShashi Mallela break; 9981b08e436SShashi Mallela case GITS_CBASER: 9991b08e436SShashi Mallela /* 10001b08e436SShashi Mallela * IMPDEF choice:- GITS_CBASER register becomes RO if ITS is 10011b08e436SShashi Mallela * already enabled 10021b08e436SShashi Mallela */ 10038d2d6dd9SPeter Maydell if (!(s->ctlr & R_GITS_CTLR_ENABLED_MASK)) { 10041b08e436SShashi Mallela s->cbaser = deposit64(s->cbaser, 0, 32, value); 10051b08e436SShashi Mallela s->creadr = 0; 10061b08e436SShashi Mallela } 10071b08e436SShashi Mallela break; 10081b08e436SShashi Mallela case GITS_CBASER + 4: 10091b08e436SShashi Mallela /* 10101b08e436SShashi Mallela * IMPDEF choice:- GITS_CBASER register becomes RO if ITS is 10111b08e436SShashi Mallela * already enabled 10121b08e436SShashi Mallela */ 10138d2d6dd9SPeter Maydell if (!(s->ctlr & R_GITS_CTLR_ENABLED_MASK)) { 10141b08e436SShashi Mallela s->cbaser = deposit64(s->cbaser, 32, 32, value); 10151b08e436SShashi Mallela s->creadr = 0; 10161b08e436SShashi Mallela } 10171b08e436SShashi Mallela break; 10181b08e436SShashi Mallela case GITS_CWRITER: 10191b08e436SShashi Mallela s->cwriter = deposit64(s->cwriter, 0, 32, 10201b08e436SShashi Mallela (value & ~R_GITS_CWRITER_RETRY_MASK)); 10217eca39e0SShashi Mallela if (s->cwriter != s->creadr) { 10227eca39e0SShashi Mallela process_cmdq(s); 10237eca39e0SShashi Mallela } 10241b08e436SShashi Mallela break; 10251b08e436SShashi Mallela case GITS_CWRITER + 4: 10261b08e436SShashi Mallela s->cwriter = deposit64(s->cwriter, 32, 32, value); 10271b08e436SShashi Mallela break; 10281b08e436SShashi Mallela case GITS_CREADR: 10291b08e436SShashi Mallela if (s->gicv3->gicd_ctlr & GICD_CTLR_DS) { 10301b08e436SShashi Mallela s->creadr = deposit64(s->creadr, 0, 32, 10311b08e436SShashi Mallela (value & ~R_GITS_CREADR_STALLED_MASK)); 10321b08e436SShashi Mallela } else { 10331b08e436SShashi Mallela /* RO register, ignore the write */ 10341b08e436SShashi Mallela qemu_log_mask(LOG_GUEST_ERROR, 10351b08e436SShashi Mallela "%s: invalid guest write to RO register at offset " 10361b08e436SShashi Mallela TARGET_FMT_plx "\n", __func__, offset); 10371b08e436SShashi Mallela } 10381b08e436SShashi Mallela break; 10391b08e436SShashi Mallela case GITS_CREADR + 4: 10401b08e436SShashi Mallela if (s->gicv3->gicd_ctlr & GICD_CTLR_DS) { 10411b08e436SShashi Mallela s->creadr = deposit64(s->creadr, 32, 32, value); 10421b08e436SShashi Mallela } else { 10431b08e436SShashi Mallela /* RO register, ignore the write */ 10441b08e436SShashi Mallela qemu_log_mask(LOG_GUEST_ERROR, 10451b08e436SShashi Mallela "%s: invalid guest write to RO register at offset " 10461b08e436SShashi Mallela TARGET_FMT_plx "\n", __func__, offset); 10471b08e436SShashi Mallela } 10481b08e436SShashi Mallela break; 10491b08e436SShashi Mallela case GITS_BASER ... GITS_BASER + 0x3f: 10501b08e436SShashi Mallela /* 10511b08e436SShashi Mallela * IMPDEF choice:- GITS_BASERn register becomes RO if ITS is 10521b08e436SShashi Mallela * already enabled 10531b08e436SShashi Mallela */ 10548d2d6dd9SPeter Maydell if (!(s->ctlr & R_GITS_CTLR_ENABLED_MASK)) { 10551b08e436SShashi Mallela index = (offset - GITS_BASER) / 8; 10561b08e436SShashi Mallela 10570ffe88e6SPeter Maydell if (s->baser[index] == 0) { 10580ffe88e6SPeter Maydell /* Unimplemented GITS_BASERn: RAZ/WI */ 10590ffe88e6SPeter Maydell break; 10600ffe88e6SPeter Maydell } 10611b08e436SShashi Mallela if (offset & 7) { 10621b08e436SShashi Mallela value <<= 32; 10631b08e436SShashi Mallela value &= ~GITS_BASER_RO_MASK; 10641b08e436SShashi Mallela s->baser[index] &= GITS_BASER_RO_MASK | MAKE_64BIT_MASK(0, 32); 10651b08e436SShashi Mallela s->baser[index] |= value; 10661b08e436SShashi Mallela } else { 10671b08e436SShashi Mallela value &= ~GITS_BASER_RO_MASK; 10681b08e436SShashi Mallela s->baser[index] &= GITS_BASER_RO_MASK | MAKE_64BIT_MASK(32, 32); 10691b08e436SShashi Mallela s->baser[index] |= value; 10701b08e436SShashi Mallela } 10711b08e436SShashi Mallela } 10721b08e436SShashi Mallela break; 10731b08e436SShashi Mallela case GITS_IIDR: 10741b08e436SShashi Mallela case GITS_IDREGS ... GITS_IDREGS + 0x2f: 10751b08e436SShashi Mallela /* RO registers, ignore the write */ 10761b08e436SShashi Mallela qemu_log_mask(LOG_GUEST_ERROR, 10771b08e436SShashi Mallela "%s: invalid guest write to RO register at offset " 10781b08e436SShashi Mallela TARGET_FMT_plx "\n", __func__, offset); 10791b08e436SShashi Mallela break; 10801b08e436SShashi Mallela default: 10811b08e436SShashi Mallela result = false; 10821b08e436SShashi Mallela break; 10831b08e436SShashi Mallela } 108418f6290aSShashi Mallela return result; 108518f6290aSShashi Mallela } 108618f6290aSShashi Mallela 108718f6290aSShashi Mallela static bool its_readl(GICv3ITSState *s, hwaddr offset, 108818f6290aSShashi Mallela uint64_t *data, MemTxAttrs attrs) 108918f6290aSShashi Mallela { 109018f6290aSShashi Mallela bool result = true; 10911b08e436SShashi Mallela int index; 109218f6290aSShashi Mallela 10931b08e436SShashi Mallela switch (offset) { 10941b08e436SShashi Mallela case GITS_CTLR: 10951b08e436SShashi Mallela *data = s->ctlr; 10961b08e436SShashi Mallela break; 10971b08e436SShashi Mallela case GITS_IIDR: 10981b08e436SShashi Mallela *data = gicv3_iidr(); 10991b08e436SShashi Mallela break; 11001b08e436SShashi Mallela case GITS_IDREGS ... GITS_IDREGS + 0x2f: 11011b08e436SShashi Mallela /* ID registers */ 11021b08e436SShashi Mallela *data = gicv3_idreg(offset - GITS_IDREGS); 11031b08e436SShashi Mallela break; 11041b08e436SShashi Mallela case GITS_TYPER: 11051b08e436SShashi Mallela *data = extract64(s->typer, 0, 32); 11061b08e436SShashi Mallela break; 11071b08e436SShashi Mallela case GITS_TYPER + 4: 11081b08e436SShashi Mallela *data = extract64(s->typer, 32, 32); 11091b08e436SShashi Mallela break; 11101b08e436SShashi Mallela case GITS_CBASER: 11111b08e436SShashi Mallela *data = extract64(s->cbaser, 0, 32); 11121b08e436SShashi Mallela break; 11131b08e436SShashi Mallela case GITS_CBASER + 4: 11141b08e436SShashi Mallela *data = extract64(s->cbaser, 32, 32); 11151b08e436SShashi Mallela break; 11161b08e436SShashi Mallela case GITS_CREADR: 11171b08e436SShashi Mallela *data = extract64(s->creadr, 0, 32); 11181b08e436SShashi Mallela break; 11191b08e436SShashi Mallela case GITS_CREADR + 4: 11201b08e436SShashi Mallela *data = extract64(s->creadr, 32, 32); 11211b08e436SShashi Mallela break; 11221b08e436SShashi Mallela case GITS_CWRITER: 11231b08e436SShashi Mallela *data = extract64(s->cwriter, 0, 32); 11241b08e436SShashi Mallela break; 11251b08e436SShashi Mallela case GITS_CWRITER + 4: 11261b08e436SShashi Mallela *data = extract64(s->cwriter, 32, 32); 11271b08e436SShashi Mallela break; 11281b08e436SShashi Mallela case GITS_BASER ... GITS_BASER + 0x3f: 11291b08e436SShashi Mallela index = (offset - GITS_BASER) / 8; 11301b08e436SShashi Mallela if (offset & 7) { 11311b08e436SShashi Mallela *data = extract64(s->baser[index], 32, 32); 11321b08e436SShashi Mallela } else { 11331b08e436SShashi Mallela *data = extract64(s->baser[index], 0, 32); 11341b08e436SShashi Mallela } 11351b08e436SShashi Mallela break; 11361b08e436SShashi Mallela default: 11371b08e436SShashi Mallela result = false; 11381b08e436SShashi Mallela break; 11391b08e436SShashi Mallela } 114018f6290aSShashi Mallela return result; 114118f6290aSShashi Mallela } 114218f6290aSShashi Mallela 114318f6290aSShashi Mallela static bool its_writell(GICv3ITSState *s, hwaddr offset, 114418f6290aSShashi Mallela uint64_t value, MemTxAttrs attrs) 114518f6290aSShashi Mallela { 114618f6290aSShashi Mallela bool result = true; 11471b08e436SShashi Mallela int index; 114818f6290aSShashi Mallela 11491b08e436SShashi Mallela switch (offset) { 11501b08e436SShashi Mallela case GITS_BASER ... GITS_BASER + 0x3f: 11511b08e436SShashi Mallela /* 11521b08e436SShashi Mallela * IMPDEF choice:- GITS_BASERn register becomes RO if ITS is 11531b08e436SShashi Mallela * already enabled 11541b08e436SShashi Mallela */ 11558d2d6dd9SPeter Maydell if (!(s->ctlr & R_GITS_CTLR_ENABLED_MASK)) { 11561b08e436SShashi Mallela index = (offset - GITS_BASER) / 8; 11570ffe88e6SPeter Maydell if (s->baser[index] == 0) { 11580ffe88e6SPeter Maydell /* Unimplemented GITS_BASERn: RAZ/WI */ 11590ffe88e6SPeter Maydell break; 11600ffe88e6SPeter Maydell } 11611b08e436SShashi Mallela s->baser[index] &= GITS_BASER_RO_MASK; 11621b08e436SShashi Mallela s->baser[index] |= (value & ~GITS_BASER_RO_MASK); 11631b08e436SShashi Mallela } 11641b08e436SShashi Mallela break; 11651b08e436SShashi Mallela case GITS_CBASER: 11661b08e436SShashi Mallela /* 11671b08e436SShashi Mallela * IMPDEF choice:- GITS_CBASER register becomes RO if ITS is 11681b08e436SShashi Mallela * already enabled 11691b08e436SShashi Mallela */ 11708d2d6dd9SPeter Maydell if (!(s->ctlr & R_GITS_CTLR_ENABLED_MASK)) { 11711b08e436SShashi Mallela s->cbaser = value; 11721b08e436SShashi Mallela s->creadr = 0; 11731b08e436SShashi Mallela } 11741b08e436SShashi Mallela break; 11751b08e436SShashi Mallela case GITS_CWRITER: 11761b08e436SShashi Mallela s->cwriter = value & ~R_GITS_CWRITER_RETRY_MASK; 11777eca39e0SShashi Mallela if (s->cwriter != s->creadr) { 11787eca39e0SShashi Mallela process_cmdq(s); 11797eca39e0SShashi Mallela } 11801b08e436SShashi Mallela break; 11811b08e436SShashi Mallela case GITS_CREADR: 11821b08e436SShashi Mallela if (s->gicv3->gicd_ctlr & GICD_CTLR_DS) { 11831b08e436SShashi Mallela s->creadr = value & ~R_GITS_CREADR_STALLED_MASK; 11841b08e436SShashi Mallela } else { 11851b08e436SShashi Mallela /* RO register, ignore the write */ 11861b08e436SShashi Mallela qemu_log_mask(LOG_GUEST_ERROR, 11871b08e436SShashi Mallela "%s: invalid guest write to RO register at offset " 11881b08e436SShashi Mallela TARGET_FMT_plx "\n", __func__, offset); 11891b08e436SShashi Mallela } 11901b08e436SShashi Mallela break; 11911b08e436SShashi Mallela case GITS_TYPER: 11921b08e436SShashi Mallela /* RO registers, ignore the write */ 11931b08e436SShashi Mallela qemu_log_mask(LOG_GUEST_ERROR, 11941b08e436SShashi Mallela "%s: invalid guest write to RO register at offset " 11951b08e436SShashi Mallela TARGET_FMT_plx "\n", __func__, offset); 11961b08e436SShashi Mallela break; 11971b08e436SShashi Mallela default: 11981b08e436SShashi Mallela result = false; 11991b08e436SShashi Mallela break; 12001b08e436SShashi Mallela } 120118f6290aSShashi Mallela return result; 120218f6290aSShashi Mallela } 120318f6290aSShashi Mallela 120418f6290aSShashi Mallela static bool its_readll(GICv3ITSState *s, hwaddr offset, 120518f6290aSShashi Mallela uint64_t *data, MemTxAttrs attrs) 120618f6290aSShashi Mallela { 120718f6290aSShashi Mallela bool result = true; 12081b08e436SShashi Mallela int index; 120918f6290aSShashi Mallela 12101b08e436SShashi Mallela switch (offset) { 12111b08e436SShashi Mallela case GITS_TYPER: 12121b08e436SShashi Mallela *data = s->typer; 12131b08e436SShashi Mallela break; 12141b08e436SShashi Mallela case GITS_BASER ... GITS_BASER + 0x3f: 12151b08e436SShashi Mallela index = (offset - GITS_BASER) / 8; 12161b08e436SShashi Mallela *data = s->baser[index]; 12171b08e436SShashi Mallela break; 12181b08e436SShashi Mallela case GITS_CBASER: 12191b08e436SShashi Mallela *data = s->cbaser; 12201b08e436SShashi Mallela break; 12211b08e436SShashi Mallela case GITS_CREADR: 12221b08e436SShashi Mallela *data = s->creadr; 12231b08e436SShashi Mallela break; 12241b08e436SShashi Mallela case GITS_CWRITER: 12251b08e436SShashi Mallela *data = s->cwriter; 12261b08e436SShashi Mallela break; 12271b08e436SShashi Mallela default: 12281b08e436SShashi Mallela result = false; 12291b08e436SShashi Mallela break; 12301b08e436SShashi Mallela } 123118f6290aSShashi Mallela return result; 123218f6290aSShashi Mallela } 123318f6290aSShashi Mallela 123418f6290aSShashi Mallela static MemTxResult gicv3_its_read(void *opaque, hwaddr offset, uint64_t *data, 123518f6290aSShashi Mallela unsigned size, MemTxAttrs attrs) 123618f6290aSShashi Mallela { 123718f6290aSShashi Mallela GICv3ITSState *s = (GICv3ITSState *)opaque; 123818f6290aSShashi Mallela bool result; 123918f6290aSShashi Mallela 124018f6290aSShashi Mallela switch (size) { 124118f6290aSShashi Mallela case 4: 124218f6290aSShashi Mallela result = its_readl(s, offset, data, attrs); 124318f6290aSShashi Mallela break; 124418f6290aSShashi Mallela case 8: 124518f6290aSShashi Mallela result = its_readll(s, offset, data, attrs); 124618f6290aSShashi Mallela break; 124718f6290aSShashi Mallela default: 124818f6290aSShashi Mallela result = false; 124918f6290aSShashi Mallela break; 125018f6290aSShashi Mallela } 125118f6290aSShashi Mallela 125218f6290aSShashi Mallela if (!result) { 125318f6290aSShashi Mallela qemu_log_mask(LOG_GUEST_ERROR, 125418f6290aSShashi Mallela "%s: invalid guest read at offset " TARGET_FMT_plx 125518f6290aSShashi Mallela "size %u\n", __func__, offset, size); 1256195209d3SPeter Maydell trace_gicv3_its_badread(offset, size); 125718f6290aSShashi Mallela /* 125818f6290aSShashi Mallela * The spec requires that reserved registers are RAZ/WI; 125918f6290aSShashi Mallela * so use false returns from leaf functions as a way to 126018f6290aSShashi Mallela * trigger the guest-error logging but don't return it to 126118f6290aSShashi Mallela * the caller, or we'll cause a spurious guest data abort. 126218f6290aSShashi Mallela */ 126318f6290aSShashi Mallela *data = 0; 1264195209d3SPeter Maydell } else { 1265195209d3SPeter Maydell trace_gicv3_its_read(offset, *data, size); 126618f6290aSShashi Mallela } 126718f6290aSShashi Mallela return MEMTX_OK; 126818f6290aSShashi Mallela } 126918f6290aSShashi Mallela 127018f6290aSShashi Mallela static MemTxResult gicv3_its_write(void *opaque, hwaddr offset, uint64_t data, 127118f6290aSShashi Mallela unsigned size, MemTxAttrs attrs) 127218f6290aSShashi Mallela { 127318f6290aSShashi Mallela GICv3ITSState *s = (GICv3ITSState *)opaque; 127418f6290aSShashi Mallela bool result; 127518f6290aSShashi Mallela 127618f6290aSShashi Mallela switch (size) { 127718f6290aSShashi Mallela case 4: 127818f6290aSShashi Mallela result = its_writel(s, offset, data, attrs); 127918f6290aSShashi Mallela break; 128018f6290aSShashi Mallela case 8: 128118f6290aSShashi Mallela result = its_writell(s, offset, data, attrs); 128218f6290aSShashi Mallela break; 128318f6290aSShashi Mallela default: 128418f6290aSShashi Mallela result = false; 128518f6290aSShashi Mallela break; 128618f6290aSShashi Mallela } 128718f6290aSShashi Mallela 128818f6290aSShashi Mallela if (!result) { 128918f6290aSShashi Mallela qemu_log_mask(LOG_GUEST_ERROR, 129018f6290aSShashi Mallela "%s: invalid guest write at offset " TARGET_FMT_plx 129118f6290aSShashi Mallela "size %u\n", __func__, offset, size); 1292195209d3SPeter Maydell trace_gicv3_its_badwrite(offset, data, size); 129318f6290aSShashi Mallela /* 129418f6290aSShashi Mallela * The spec requires that reserved registers are RAZ/WI; 129518f6290aSShashi Mallela * so use false returns from leaf functions as a way to 129618f6290aSShashi Mallela * trigger the guest-error logging but don't return it to 129718f6290aSShashi Mallela * the caller, or we'll cause a spurious guest data abort. 129818f6290aSShashi Mallela */ 1299195209d3SPeter Maydell } else { 1300195209d3SPeter Maydell trace_gicv3_its_write(offset, data, size); 130118f6290aSShashi Mallela } 130218f6290aSShashi Mallela return MEMTX_OK; 130318f6290aSShashi Mallela } 130418f6290aSShashi Mallela 130518f6290aSShashi Mallela static const MemoryRegionOps gicv3_its_control_ops = { 130618f6290aSShashi Mallela .read_with_attrs = gicv3_its_read, 130718f6290aSShashi Mallela .write_with_attrs = gicv3_its_write, 130818f6290aSShashi Mallela .valid.min_access_size = 4, 130918f6290aSShashi Mallela .valid.max_access_size = 8, 131018f6290aSShashi Mallela .impl.min_access_size = 4, 131118f6290aSShashi Mallela .impl.max_access_size = 8, 131218f6290aSShashi Mallela .endianness = DEVICE_NATIVE_ENDIAN, 131318f6290aSShashi Mallela }; 131418f6290aSShashi Mallela 131518f6290aSShashi Mallela static const MemoryRegionOps gicv3_its_translation_ops = { 13167e062b98SPeter Maydell .read_with_attrs = gicv3_its_translation_read, 131718f6290aSShashi Mallela .write_with_attrs = gicv3_its_translation_write, 131818f6290aSShashi Mallela .valid.min_access_size = 2, 131918f6290aSShashi Mallela .valid.max_access_size = 4, 132018f6290aSShashi Mallela .impl.min_access_size = 2, 132118f6290aSShashi Mallela .impl.max_access_size = 4, 132218f6290aSShashi Mallela .endianness = DEVICE_NATIVE_ENDIAN, 132318f6290aSShashi Mallela }; 132418f6290aSShashi Mallela 132518f6290aSShashi Mallela static void gicv3_arm_its_realize(DeviceState *dev, Error **errp) 132618f6290aSShashi Mallela { 132718f6290aSShashi Mallela GICv3ITSState *s = ARM_GICV3_ITS_COMMON(dev); 132818f6290aSShashi Mallela int i; 132918f6290aSShashi Mallela 133018f6290aSShashi Mallela for (i = 0; i < s->gicv3->num_cpu; i++) { 133118f6290aSShashi Mallela if (!(s->gicv3->cpu[i].gicr_typer & GICR_TYPER_PLPIS)) { 133218f6290aSShashi Mallela error_setg(errp, "Physical LPI not supported by CPU %d", i); 133318f6290aSShashi Mallela return; 133418f6290aSShashi Mallela } 133518f6290aSShashi Mallela } 133618f6290aSShashi Mallela 133718f6290aSShashi Mallela gicv3_its_init_mmio(s, &gicv3_its_control_ops, &gicv3_its_translation_ops); 133818f6290aSShashi Mallela 133918f6290aSShashi Mallela /* set the ITS default features supported */ 1340764d6ba1SPeter Maydell s->typer = FIELD_DP64(s->typer, GITS_TYPER, PHYSICAL, 1); 134118f6290aSShashi Mallela s->typer = FIELD_DP64(s->typer, GITS_TYPER, ITT_ENTRY_SIZE, 134218f6290aSShashi Mallela ITS_ITT_ENTRY_SIZE - 1); 134318f6290aSShashi Mallela s->typer = FIELD_DP64(s->typer, GITS_TYPER, IDBITS, ITS_IDBITS); 134418f6290aSShashi Mallela s->typer = FIELD_DP64(s->typer, GITS_TYPER, DEVBITS, ITS_DEVBITS); 134518f6290aSShashi Mallela s->typer = FIELD_DP64(s->typer, GITS_TYPER, CIL, 1); 134618f6290aSShashi Mallela s->typer = FIELD_DP64(s->typer, GITS_TYPER, CIDBITS, ITS_CIDBITS); 134718f6290aSShashi Mallela } 134818f6290aSShashi Mallela 134918f6290aSShashi Mallela static void gicv3_its_reset(DeviceState *dev) 135018f6290aSShashi Mallela { 135118f6290aSShashi Mallela GICv3ITSState *s = ARM_GICV3_ITS_COMMON(dev); 135218f6290aSShashi Mallela GICv3ITSClass *c = ARM_GICV3_ITS_GET_CLASS(s); 135318f6290aSShashi Mallela 135418f6290aSShashi Mallela c->parent_reset(dev); 135518f6290aSShashi Mallela 135618f6290aSShashi Mallela /* Quiescent bit reset to 1 */ 135718f6290aSShashi Mallela s->ctlr = FIELD_DP32(s->ctlr, GITS_CTLR, QUIESCENT, 1); 135818f6290aSShashi Mallela 135918f6290aSShashi Mallela /* 136018f6290aSShashi Mallela * setting GITS_BASER0.Type = 0b001 (Device) 136118f6290aSShashi Mallela * GITS_BASER1.Type = 0b100 (Collection Table) 136218f6290aSShashi Mallela * GITS_BASER<n>.Type,where n = 3 to 7 are 0b00 (Unimplemented) 136318f6290aSShashi Mallela * GITS_BASER<0,1>.Page_Size = 64KB 136418f6290aSShashi Mallela * and default translation table entry size to 16 bytes 136518f6290aSShashi Mallela */ 136618f6290aSShashi Mallela s->baser[0] = FIELD_DP64(s->baser[0], GITS_BASER, TYPE, 136718f6290aSShashi Mallela GITS_BASER_TYPE_DEVICE); 136818f6290aSShashi Mallela s->baser[0] = FIELD_DP64(s->baser[0], GITS_BASER, PAGESIZE, 136918f6290aSShashi Mallela GITS_BASER_PAGESIZE_64K); 137018f6290aSShashi Mallela s->baser[0] = FIELD_DP64(s->baser[0], GITS_BASER, ENTRYSIZE, 137118f6290aSShashi Mallela GITS_DTE_SIZE - 1); 137218f6290aSShashi Mallela 137318f6290aSShashi Mallela s->baser[1] = FIELD_DP64(s->baser[1], GITS_BASER, TYPE, 137418f6290aSShashi Mallela GITS_BASER_TYPE_COLLECTION); 137518f6290aSShashi Mallela s->baser[1] = FIELD_DP64(s->baser[1], GITS_BASER, PAGESIZE, 137618f6290aSShashi Mallela GITS_BASER_PAGESIZE_64K); 137718f6290aSShashi Mallela s->baser[1] = FIELD_DP64(s->baser[1], GITS_BASER, ENTRYSIZE, 137818f6290aSShashi Mallela GITS_CTE_SIZE - 1); 137918f6290aSShashi Mallela } 138018f6290aSShashi Mallela 13811b08e436SShashi Mallela static void gicv3_its_post_load(GICv3ITSState *s) 13821b08e436SShashi Mallela { 13838d2d6dd9SPeter Maydell if (s->ctlr & R_GITS_CTLR_ENABLED_MASK) { 13841b08e436SShashi Mallela extract_table_params(s); 13851b08e436SShashi Mallela extract_cmdq_params(s); 13861b08e436SShashi Mallela } 13871b08e436SShashi Mallela } 13881b08e436SShashi Mallela 138918f6290aSShashi Mallela static Property gicv3_its_props[] = { 139018f6290aSShashi Mallela DEFINE_PROP_LINK("parent-gicv3", GICv3ITSState, gicv3, "arm-gicv3", 139118f6290aSShashi Mallela GICv3State *), 139218f6290aSShashi Mallela DEFINE_PROP_END_OF_LIST(), 139318f6290aSShashi Mallela }; 139418f6290aSShashi Mallela 139518f6290aSShashi Mallela static void gicv3_its_class_init(ObjectClass *klass, void *data) 139618f6290aSShashi Mallela { 139718f6290aSShashi Mallela DeviceClass *dc = DEVICE_CLASS(klass); 139818f6290aSShashi Mallela GICv3ITSClass *ic = ARM_GICV3_ITS_CLASS(klass); 13991b08e436SShashi Mallela GICv3ITSCommonClass *icc = ARM_GICV3_ITS_COMMON_CLASS(klass); 140018f6290aSShashi Mallela 140118f6290aSShashi Mallela dc->realize = gicv3_arm_its_realize; 140218f6290aSShashi Mallela device_class_set_props(dc, gicv3_its_props); 140318f6290aSShashi Mallela device_class_set_parent_reset(dc, gicv3_its_reset, &ic->parent_reset); 14041b08e436SShashi Mallela icc->post_load = gicv3_its_post_load; 140518f6290aSShashi Mallela } 140618f6290aSShashi Mallela 140718f6290aSShashi Mallela static const TypeInfo gicv3_its_info = { 140818f6290aSShashi Mallela .name = TYPE_ARM_GICV3_ITS, 140918f6290aSShashi Mallela .parent = TYPE_ARM_GICV3_ITS_COMMON, 141018f6290aSShashi Mallela .instance_size = sizeof(GICv3ITSState), 141118f6290aSShashi Mallela .class_init = gicv3_its_class_init, 141218f6290aSShashi Mallela .class_size = sizeof(GICv3ITSClass), 141318f6290aSShashi Mallela }; 141418f6290aSShashi Mallela 141518f6290aSShashi Mallela static void gicv3_its_register_types(void) 141618f6290aSShashi Mallela { 141718f6290aSShashi Mallela type_register_static(&gicv3_its_info); 141818f6290aSShashi Mallela } 141918f6290aSShashi Mallela 142018f6290aSShashi Mallela type_init(gicv3_its_register_types) 1421