1ff8f06eeSShlomo Pongratz /* 2ff8f06eeSShlomo Pongratz * ARM GICv3 support - common bits of emulated and KVM kernel model 3ff8f06eeSShlomo Pongratz * 4ff8f06eeSShlomo Pongratz * Copyright (c) 2012 Linaro Limited 5ff8f06eeSShlomo Pongratz * Copyright (c) 2015 Huawei. 607e2034dSPavel Fedin * Copyright (c) 2015 Samsung Electronics Co., Ltd. 7ff8f06eeSShlomo Pongratz * Written by Peter Maydell 807e2034dSPavel Fedin * Reworked for GICv3 by Shlomo Pongratz and Pavel Fedin 9ff8f06eeSShlomo Pongratz * 10ff8f06eeSShlomo Pongratz * This program is free software; you can redistribute it and/or modify 11ff8f06eeSShlomo Pongratz * it under the terms of the GNU General Public License as published by 12ff8f06eeSShlomo Pongratz * the Free Software Foundation, either version 2 of the License, or 13ff8f06eeSShlomo Pongratz * (at your option) any later version. 14ff8f06eeSShlomo Pongratz * 15ff8f06eeSShlomo Pongratz * This program is distributed in the hope that it will be useful, 16ff8f06eeSShlomo Pongratz * but WITHOUT ANY WARRANTY; without even the implied warranty of 17ff8f06eeSShlomo Pongratz * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 18ff8f06eeSShlomo Pongratz * GNU General Public License for more details. 19ff8f06eeSShlomo Pongratz * 20ff8f06eeSShlomo Pongratz * You should have received a copy of the GNU General Public License along 21ff8f06eeSShlomo Pongratz * with this program; if not, see <http://www.gnu.org/licenses/>. 22ff8f06eeSShlomo Pongratz */ 23ff8f06eeSShlomo Pongratz 248ef94f0bSPeter Maydell #include "qemu/osdep.h" 25da34e65cSMarkus Armbruster #include "qapi/error.h" 260b8fa32fSMarkus Armbruster #include "qemu/module.h" 272e5b09fdSMarkus Armbruster #include "hw/core/cpu.h" 28ff8f06eeSShlomo Pongratz #include "hw/intc/arm_gicv3_common.h" 29a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 30d6454270SMarkus Armbruster #include "migration/vmstate.h" 3107e2034dSPavel Fedin #include "gicv3_internal.h" 3207e2034dSPavel Fedin #include "hw/arm/linux-boot-if.h" 33910e2048SShannon Zhao #include "sysemu/kvm.h" 34ff8f06eeSShlomo Pongratz 35341823c1SPeter Maydell 36341823c1SPeter Maydell static void gicv3_gicd_no_migration_shift_bug_post_load(GICv3State *cs) 37341823c1SPeter Maydell { 38341823c1SPeter Maydell if (cs->gicd_no_migration_shift_bug) { 39341823c1SPeter Maydell return; 40341823c1SPeter Maydell } 41341823c1SPeter Maydell 42341823c1SPeter Maydell /* Older versions of QEMU had a bug in the handling of state save/restore 43341823c1SPeter Maydell * to the KVM GICv3: they got the offset in the bitmap arrays wrong, 44341823c1SPeter Maydell * so that instead of the data for external interrupts 32 and up 45341823c1SPeter Maydell * starting at bit position 32 in the bitmap, it started at bit 46341823c1SPeter Maydell * position 64. If we're receiving data from a QEMU with that bug, 47341823c1SPeter Maydell * we must move the data down into the right place. 48341823c1SPeter Maydell */ 49341823c1SPeter Maydell memmove(cs->group, (uint8_t *)cs->group + GIC_INTERNAL / 8, 50341823c1SPeter Maydell sizeof(cs->group) - GIC_INTERNAL / 8); 51341823c1SPeter Maydell memmove(cs->grpmod, (uint8_t *)cs->grpmod + GIC_INTERNAL / 8, 52341823c1SPeter Maydell sizeof(cs->grpmod) - GIC_INTERNAL / 8); 53341823c1SPeter Maydell memmove(cs->enabled, (uint8_t *)cs->enabled + GIC_INTERNAL / 8, 54341823c1SPeter Maydell sizeof(cs->enabled) - GIC_INTERNAL / 8); 55341823c1SPeter Maydell memmove(cs->pending, (uint8_t *)cs->pending + GIC_INTERNAL / 8, 56341823c1SPeter Maydell sizeof(cs->pending) - GIC_INTERNAL / 8); 57341823c1SPeter Maydell memmove(cs->active, (uint8_t *)cs->active + GIC_INTERNAL / 8, 58341823c1SPeter Maydell sizeof(cs->active) - GIC_INTERNAL / 8); 59341823c1SPeter Maydell memmove(cs->edge_trigger, (uint8_t *)cs->edge_trigger + GIC_INTERNAL / 8, 60341823c1SPeter Maydell sizeof(cs->edge_trigger) - GIC_INTERNAL / 8); 61341823c1SPeter Maydell 62341823c1SPeter Maydell /* 63341823c1SPeter Maydell * While this new version QEMU doesn't have this kind of bug as we fix it, 64341823c1SPeter Maydell * so it needs to set the flag to true to indicate that and it's necessary 65341823c1SPeter Maydell * for next migration to work from this new version QEMU. 66341823c1SPeter Maydell */ 67341823c1SPeter Maydell cs->gicd_no_migration_shift_bug = true; 68341823c1SPeter Maydell } 69341823c1SPeter Maydell 7044b1ff31SDr. David Alan Gilbert static int gicv3_pre_save(void *opaque) 71ff8f06eeSShlomo Pongratz { 72ff8f06eeSShlomo Pongratz GICv3State *s = (GICv3State *)opaque; 73ff8f06eeSShlomo Pongratz ARMGICv3CommonClass *c = ARM_GICV3_COMMON_GET_CLASS(s); 74ff8f06eeSShlomo Pongratz 75ff8f06eeSShlomo Pongratz if (c->pre_save) { 76ff8f06eeSShlomo Pongratz c->pre_save(s); 77ff8f06eeSShlomo Pongratz } 7844b1ff31SDr. David Alan Gilbert 7944b1ff31SDr. David Alan Gilbert return 0; 80ff8f06eeSShlomo Pongratz } 81ff8f06eeSShlomo Pongratz 82ff8f06eeSShlomo Pongratz static int gicv3_post_load(void *opaque, int version_id) 83ff8f06eeSShlomo Pongratz { 84ff8f06eeSShlomo Pongratz GICv3State *s = (GICv3State *)opaque; 85ff8f06eeSShlomo Pongratz ARMGICv3CommonClass *c = ARM_GICV3_COMMON_GET_CLASS(s); 86ff8f06eeSShlomo Pongratz 87341823c1SPeter Maydell gicv3_gicd_no_migration_shift_bug_post_load(s); 88341823c1SPeter Maydell 89ff8f06eeSShlomo Pongratz if (c->post_load) { 90ff8f06eeSShlomo Pongratz c->post_load(s); 91ff8f06eeSShlomo Pongratz } 92ff8f06eeSShlomo Pongratz return 0; 93ff8f06eeSShlomo Pongratz } 94ff8f06eeSShlomo Pongratz 954eb833b5SPeter Maydell static bool virt_state_needed(void *opaque) 964eb833b5SPeter Maydell { 974eb833b5SPeter Maydell GICv3CPUState *cs = opaque; 984eb833b5SPeter Maydell 994eb833b5SPeter Maydell return cs->num_list_regs != 0; 1004eb833b5SPeter Maydell } 1014eb833b5SPeter Maydell 1024eb833b5SPeter Maydell static const VMStateDescription vmstate_gicv3_cpu_virt = { 1034eb833b5SPeter Maydell .name = "arm_gicv3_cpu/virt", 1044eb833b5SPeter Maydell .version_id = 1, 1054eb833b5SPeter Maydell .minimum_version_id = 1, 1064eb833b5SPeter Maydell .needed = virt_state_needed, 1074eb833b5SPeter Maydell .fields = (VMStateField[]) { 1084eb833b5SPeter Maydell VMSTATE_UINT64_2DARRAY(ich_apr, GICv3CPUState, 3, 4), 1094eb833b5SPeter Maydell VMSTATE_UINT64(ich_hcr_el2, GICv3CPUState), 1104eb833b5SPeter Maydell VMSTATE_UINT64_ARRAY(ich_lr_el2, GICv3CPUState, GICV3_LR_MAX), 1114eb833b5SPeter Maydell VMSTATE_UINT64(ich_vmcr_el2, GICv3CPUState), 1124eb833b5SPeter Maydell VMSTATE_END_OF_LIST() 1134eb833b5SPeter Maydell } 1144eb833b5SPeter Maydell }; 1154eb833b5SPeter Maydell 116326049ccSPeter Maydell static int vmstate_gicv3_cpu_pre_load(void *opaque) 1176692aac4SVijaya Kumar K { 1186692aac4SVijaya Kumar K GICv3CPUState *cs = opaque; 1196692aac4SVijaya Kumar K 1206692aac4SVijaya Kumar K /* 1216692aac4SVijaya Kumar K * If the sre_el1 subsection is not transferred this 1226692aac4SVijaya Kumar K * means SRE_EL1 is 0x7 (which might not be the same as 1236692aac4SVijaya Kumar K * our reset value). 1246692aac4SVijaya Kumar K */ 1256692aac4SVijaya Kumar K cs->icc_sre_el1 = 0x7; 1266692aac4SVijaya Kumar K return 0; 1276692aac4SVijaya Kumar K } 1286692aac4SVijaya Kumar K 1296692aac4SVijaya Kumar K static bool icc_sre_el1_reg_needed(void *opaque) 1306692aac4SVijaya Kumar K { 1316692aac4SVijaya Kumar K GICv3CPUState *cs = opaque; 1326692aac4SVijaya Kumar K 1336692aac4SVijaya Kumar K return cs->icc_sre_el1 != 7; 1346692aac4SVijaya Kumar K } 1356692aac4SVijaya Kumar K 1366692aac4SVijaya Kumar K const VMStateDescription vmstate_gicv3_cpu_sre_el1 = { 1376692aac4SVijaya Kumar K .name = "arm_gicv3_cpu/sre_el1", 1386692aac4SVijaya Kumar K .version_id = 1, 1396692aac4SVijaya Kumar K .minimum_version_id = 1, 1406692aac4SVijaya Kumar K .needed = icc_sre_el1_reg_needed, 1416692aac4SVijaya Kumar K .fields = (VMStateField[]) { 1426692aac4SVijaya Kumar K VMSTATE_UINT64(icc_sre_el1, GICv3CPUState), 1436692aac4SVijaya Kumar K VMSTATE_END_OF_LIST() 1446692aac4SVijaya Kumar K } 1456692aac4SVijaya Kumar K }; 1466692aac4SVijaya Kumar K 147757caeedSPavel Fedin static const VMStateDescription vmstate_gicv3_cpu = { 148757caeedSPavel Fedin .name = "arm_gicv3_cpu", 149757caeedSPavel Fedin .version_id = 1, 150757caeedSPavel Fedin .minimum_version_id = 1, 151326049ccSPeter Maydell .pre_load = vmstate_gicv3_cpu_pre_load, 152757caeedSPavel Fedin .fields = (VMStateField[]) { 153757caeedSPavel Fedin VMSTATE_UINT32(level, GICv3CPUState), 154757caeedSPavel Fedin VMSTATE_UINT32(gicr_ctlr, GICv3CPUState), 155757caeedSPavel Fedin VMSTATE_UINT32_ARRAY(gicr_statusr, GICv3CPUState, 2), 156757caeedSPavel Fedin VMSTATE_UINT32(gicr_waker, GICv3CPUState), 157757caeedSPavel Fedin VMSTATE_UINT64(gicr_propbaser, GICv3CPUState), 158757caeedSPavel Fedin VMSTATE_UINT64(gicr_pendbaser, GICv3CPUState), 159757caeedSPavel Fedin VMSTATE_UINT32(gicr_igroupr0, GICv3CPUState), 160757caeedSPavel Fedin VMSTATE_UINT32(gicr_ienabler0, GICv3CPUState), 161757caeedSPavel Fedin VMSTATE_UINT32(gicr_ipendr0, GICv3CPUState), 162757caeedSPavel Fedin VMSTATE_UINT32(gicr_iactiver0, GICv3CPUState), 163757caeedSPavel Fedin VMSTATE_UINT32(edge_trigger, GICv3CPUState), 164757caeedSPavel Fedin VMSTATE_UINT32(gicr_igrpmodr0, GICv3CPUState), 165757caeedSPavel Fedin VMSTATE_UINT32(gicr_nsacr, GICv3CPUState), 166757caeedSPavel Fedin VMSTATE_UINT8_ARRAY(gicr_ipriorityr, GICv3CPUState, GIC_INTERNAL), 167757caeedSPavel Fedin VMSTATE_UINT64_ARRAY(icc_ctlr_el1, GICv3CPUState, 2), 168757caeedSPavel Fedin VMSTATE_UINT64(icc_pmr_el1, GICv3CPUState), 169757caeedSPavel Fedin VMSTATE_UINT64_ARRAY(icc_bpr, GICv3CPUState, 3), 170757caeedSPavel Fedin VMSTATE_UINT64_2DARRAY(icc_apr, GICv3CPUState, 3, 4), 171757caeedSPavel Fedin VMSTATE_UINT64_ARRAY(icc_igrpen, GICv3CPUState, 3), 172757caeedSPavel Fedin VMSTATE_UINT64(icc_ctlr_el3, GICv3CPUState), 173757caeedSPavel Fedin VMSTATE_END_OF_LIST() 1744eb833b5SPeter Maydell }, 1754eb833b5SPeter Maydell .subsections = (const VMStateDescription * []) { 1764eb833b5SPeter Maydell &vmstate_gicv3_cpu_virt, 1776692aac4SVijaya Kumar K &vmstate_gicv3_cpu_sre_el1, 1786692aac4SVijaya Kumar K NULL 179757caeedSPavel Fedin } 180757caeedSPavel Fedin }; 181757caeedSPavel Fedin 182326049ccSPeter Maydell static int gicv3_pre_load(void *opaque) 183910e2048SShannon Zhao { 184910e2048SShannon Zhao GICv3State *cs = opaque; 185910e2048SShannon Zhao 186910e2048SShannon Zhao /* 187910e2048SShannon Zhao * The gicd_no_migration_shift_bug flag is used for migration compatibility 188910e2048SShannon Zhao * for old version QEMU which may have the GICD bmp shift bug under KVM mode. 189910e2048SShannon Zhao * Strictly, what we want to know is whether the migration source is using 190910e2048SShannon Zhao * KVM. Since we don't have any way to determine that, we look at whether the 191910e2048SShannon Zhao * destination is using KVM; this is close enough because for the older QEMU 192910e2048SShannon Zhao * versions with this bug KVM -> TCG migration didn't work anyway. If the 193910e2048SShannon Zhao * source is a newer QEMU without this bug it will transmit the migration 194910e2048SShannon Zhao * subsection which sets the flag to true; otherwise it will remain set to 195910e2048SShannon Zhao * the value we select here. 196910e2048SShannon Zhao */ 197910e2048SShannon Zhao if (kvm_enabled()) { 198910e2048SShannon Zhao cs->gicd_no_migration_shift_bug = false; 199910e2048SShannon Zhao } 200910e2048SShannon Zhao 201910e2048SShannon Zhao return 0; 202910e2048SShannon Zhao } 203910e2048SShannon Zhao 20478e9ddd7SPeter Maydell static bool needed_always(void *opaque) 20578e9ddd7SPeter Maydell { 20678e9ddd7SPeter Maydell return true; 20778e9ddd7SPeter Maydell } 20878e9ddd7SPeter Maydell 209910e2048SShannon Zhao const VMStateDescription vmstate_gicv3_gicd_no_migration_shift_bug = { 210910e2048SShannon Zhao .name = "arm_gicv3/gicd_no_migration_shift_bug", 211910e2048SShannon Zhao .version_id = 1, 212910e2048SShannon Zhao .minimum_version_id = 1, 21378e9ddd7SPeter Maydell .needed = needed_always, 214910e2048SShannon Zhao .fields = (VMStateField[]) { 215910e2048SShannon Zhao VMSTATE_BOOL(gicd_no_migration_shift_bug, GICv3State), 216910e2048SShannon Zhao VMSTATE_END_OF_LIST() 217910e2048SShannon Zhao } 218910e2048SShannon Zhao }; 219910e2048SShannon Zhao 220ff8f06eeSShlomo Pongratz static const VMStateDescription vmstate_gicv3 = { 221ff8f06eeSShlomo Pongratz .name = "arm_gicv3", 222757caeedSPavel Fedin .version_id = 1, 223757caeedSPavel Fedin .minimum_version_id = 1, 224326049ccSPeter Maydell .pre_load = gicv3_pre_load, 225ff8f06eeSShlomo Pongratz .pre_save = gicv3_pre_save, 226ff8f06eeSShlomo Pongratz .post_load = gicv3_post_load, 227252a7a6aSEric Auger .priority = MIG_PRI_GICV3, 228757caeedSPavel Fedin .fields = (VMStateField[]) { 229757caeedSPavel Fedin VMSTATE_UINT32(gicd_ctlr, GICv3State), 230757caeedSPavel Fedin VMSTATE_UINT32_ARRAY(gicd_statusr, GICv3State, 2), 231757caeedSPavel Fedin VMSTATE_UINT32_ARRAY(group, GICv3State, GICV3_BMP_SIZE), 232757caeedSPavel Fedin VMSTATE_UINT32_ARRAY(grpmod, GICv3State, GICV3_BMP_SIZE), 233757caeedSPavel Fedin VMSTATE_UINT32_ARRAY(enabled, GICv3State, GICV3_BMP_SIZE), 234757caeedSPavel Fedin VMSTATE_UINT32_ARRAY(pending, GICv3State, GICV3_BMP_SIZE), 235757caeedSPavel Fedin VMSTATE_UINT32_ARRAY(active, GICv3State, GICV3_BMP_SIZE), 236757caeedSPavel Fedin VMSTATE_UINT32_ARRAY(level, GICv3State, GICV3_BMP_SIZE), 237757caeedSPavel Fedin VMSTATE_UINT32_ARRAY(edge_trigger, GICv3State, GICV3_BMP_SIZE), 238757caeedSPavel Fedin VMSTATE_UINT8_ARRAY(gicd_ipriority, GICv3State, GICV3_MAXIRQ), 239757caeedSPavel Fedin VMSTATE_UINT64_ARRAY(gicd_irouter, GICv3State, GICV3_MAXIRQ), 240757caeedSPavel Fedin VMSTATE_UINT32_ARRAY(gicd_nsacr, GICv3State, 241757caeedSPavel Fedin DIV_ROUND_UP(GICV3_MAXIRQ, 16)), 242757caeedSPavel Fedin VMSTATE_STRUCT_VARRAY_POINTER_UINT32(cpu, GICv3State, num_cpu, 243757caeedSPavel Fedin vmstate_gicv3_cpu, GICv3CPUState), 244757caeedSPavel Fedin VMSTATE_END_OF_LIST() 245910e2048SShannon Zhao }, 246910e2048SShannon Zhao .subsections = (const VMStateDescription * []) { 247910e2048SShannon Zhao &vmstate_gicv3_gicd_no_migration_shift_bug, 248910e2048SShannon Zhao NULL 249757caeedSPavel Fedin } 250ff8f06eeSShlomo Pongratz }; 251ff8f06eeSShlomo Pongratz 252ff8f06eeSShlomo Pongratz void gicv3_init_irqs_and_mmio(GICv3State *s, qemu_irq_handler handler, 25301b5ab8cSPeter Maydell const MemoryRegionOps *ops) 254ff8f06eeSShlomo Pongratz { 255ff8f06eeSShlomo Pongratz SysBusDevice *sbd = SYS_BUS_DEVICE(s); 256ff8f06eeSShlomo Pongratz int i; 257ff8f06eeSShlomo Pongratz 258ff8f06eeSShlomo Pongratz /* For the GIC, also expose incoming GPIO lines for PPIs for each CPU. 259ff8f06eeSShlomo Pongratz * GPIO array layout is thus: 260ff8f06eeSShlomo Pongratz * [0..N-1] spi 261ff8f06eeSShlomo Pongratz * [N..N+31] PPIs for CPU 0 262ff8f06eeSShlomo Pongratz * [N+32..N+63] PPIs for CPU 1 263ff8f06eeSShlomo Pongratz * ... 264ff8f06eeSShlomo Pongratz */ 265ff8f06eeSShlomo Pongratz i = s->num_irq - GIC_INTERNAL + GIC_INTERNAL * s->num_cpu; 266ff8f06eeSShlomo Pongratz qdev_init_gpio_in(DEVICE(s), handler, i); 267ff8f06eeSShlomo Pongratz 268ff8f06eeSShlomo Pongratz for (i = 0; i < s->num_cpu; i++) { 2693faf2b0cSPeter Maydell sysbus_init_irq(sbd, &s->cpu[i].parent_irq); 270ff8f06eeSShlomo Pongratz } 271ff8f06eeSShlomo Pongratz for (i = 0; i < s->num_cpu; i++) { 2723faf2b0cSPeter Maydell sysbus_init_irq(sbd, &s->cpu[i].parent_fiq); 273ff8f06eeSShlomo Pongratz } 274b53db42bSPeter Maydell for (i = 0; i < s->num_cpu; i++) { 275b53db42bSPeter Maydell sysbus_init_irq(sbd, &s->cpu[i].parent_virq); 276b53db42bSPeter Maydell } 277b53db42bSPeter Maydell for (i = 0; i < s->num_cpu; i++) { 278b53db42bSPeter Maydell sysbus_init_irq(sbd, &s->cpu[i].parent_vfiq); 279b53db42bSPeter Maydell } 280ff8f06eeSShlomo Pongratz 281ff8f06eeSShlomo Pongratz memory_region_init_io(&s->iomem_dist, OBJECT(s), ops, s, 282ff8f06eeSShlomo Pongratz "gicv3_dist", 0x10000); 283ff8f06eeSShlomo Pongratz sysbus_init_mmio(sbd, &s->iomem_dist); 2841e575b66SEric Auger 2851e575b66SEric Auger s->iomem_redist = g_new0(MemoryRegion, s->nb_redist_regions); 2861e575b66SEric Auger for (i = 0; i < s->nb_redist_regions; i++) { 2871e575b66SEric Auger char *name = g_strdup_printf("gicv3_redist_region[%d]", i); 2881e575b66SEric Auger 2891e575b66SEric Auger memory_region_init_io(&s->iomem_redist[i], OBJECT(s), 2901e575b66SEric Auger ops ? &ops[1] : NULL, s, name, 2911e575b66SEric Auger s->redist_region_count[i] * GICV3_REDIST_SIZE); 2921e575b66SEric Auger sysbus_init_mmio(sbd, &s->iomem_redist[i]); 2931e575b66SEric Auger g_free(name); 2941e575b66SEric Auger } 295ff8f06eeSShlomo Pongratz } 296ff8f06eeSShlomo Pongratz 297ff8f06eeSShlomo Pongratz static void arm_gicv3_common_realize(DeviceState *dev, Error **errp) 298ff8f06eeSShlomo Pongratz { 299ff8f06eeSShlomo Pongratz GICv3State *s = ARM_GICV3_COMMON(dev); 300*04616415SPeter Maydell int i, rdist_capacity, cpuidx; 301ff8f06eeSShlomo Pongratz 302ff8f06eeSShlomo Pongratz /* revision property is actually reserved and currently used only in order 303ff8f06eeSShlomo Pongratz * to keep the interface compatible with GICv2 code, avoiding extra 304ff8f06eeSShlomo Pongratz * conditions. However, in future it could be used, for example, if we 305ff8f06eeSShlomo Pongratz * implement GICv4. 306ff8f06eeSShlomo Pongratz */ 307ff8f06eeSShlomo Pongratz if (s->revision != 3) { 308ff8f06eeSShlomo Pongratz error_setg(errp, "unsupported GIC revision %d", s->revision); 309ff8f06eeSShlomo Pongratz return; 310ff8f06eeSShlomo Pongratz } 31107e2034dSPavel Fedin 31207e2034dSPavel Fedin if (s->num_irq > GICV3_MAXIRQ) { 31307e2034dSPavel Fedin error_setg(errp, 31407e2034dSPavel Fedin "requested %u interrupt lines exceeds GIC maximum %d", 31507e2034dSPavel Fedin s->num_irq, GICV3_MAXIRQ); 31607e2034dSPavel Fedin return; 31707e2034dSPavel Fedin } 31807e2034dSPavel Fedin if (s->num_irq < GIC_INTERNAL) { 31907e2034dSPavel Fedin error_setg(errp, 32007e2034dSPavel Fedin "requested %u interrupt lines is below GIC minimum %d", 32107e2034dSPavel Fedin s->num_irq, GIC_INTERNAL); 32207e2034dSPavel Fedin return; 32307e2034dSPavel Fedin } 32407e2034dSPavel Fedin 32507e2034dSPavel Fedin /* ITLinesNumber is represented as (N / 32) - 1, so this is an 32607e2034dSPavel Fedin * implementation imposed restriction, not an architectural one, 32707e2034dSPavel Fedin * so we don't have to deal with bitfields where only some of the 32807e2034dSPavel Fedin * bits in a 32-bit word should be valid. 32907e2034dSPavel Fedin */ 33007e2034dSPavel Fedin if (s->num_irq % 32) { 33107e2034dSPavel Fedin error_setg(errp, 33207e2034dSPavel Fedin "%d interrupt lines unsupported: not divisible by 32", 33307e2034dSPavel Fedin s->num_irq); 33407e2034dSPavel Fedin return; 33507e2034dSPavel Fedin } 33607e2034dSPavel Fedin 337ac30dec3SShashi Mallela if (s->lpi_enable && !s->dma) { 338ac30dec3SShashi Mallela error_setg(errp, "Redist-ITS: Guest 'sysmem' reference link not set"); 339ac30dec3SShashi Mallela return; 340ac30dec3SShashi Mallela } 341ac30dec3SShashi Mallela 34201b5ab8cSPeter Maydell rdist_capacity = 0; 34301b5ab8cSPeter Maydell for (i = 0; i < s->nb_redist_regions; i++) { 34401b5ab8cSPeter Maydell rdist_capacity += s->redist_region_count[i]; 34501b5ab8cSPeter Maydell } 34601b5ab8cSPeter Maydell if (rdist_capacity < s->num_cpu) { 34701b5ab8cSPeter Maydell error_setg(errp, "Capacity of the redist regions(%d) " 34801b5ab8cSPeter Maydell "is less than number of vcpus(%d)", 34901b5ab8cSPeter Maydell rdist_capacity, s->num_cpu); 35001b5ab8cSPeter Maydell return; 35101b5ab8cSPeter Maydell } 35201b5ab8cSPeter Maydell 35307e2034dSPavel Fedin s->cpu = g_new0(GICv3CPUState, s->num_cpu); 35407e2034dSPavel Fedin 35507e2034dSPavel Fedin for (i = 0; i < s->num_cpu; i++) { 35607e2034dSPavel Fedin CPUState *cpu = qemu_get_cpu(i); 35707e2034dSPavel Fedin uint64_t cpu_affid; 35807e2034dSPavel Fedin 35907e2034dSPavel Fedin s->cpu[i].cpu = cpu; 36007e2034dSPavel Fedin s->cpu[i].gic = s; 361d3a3e529SVijaya Kumar K /* Store GICv3CPUState in CPUARMState gicv3state pointer */ 362d3a3e529SVijaya Kumar K gicv3_set_gicv3state(cpu, &s->cpu[i]); 36307e2034dSPavel Fedin 36407e2034dSPavel Fedin /* Pre-construct the GICR_TYPER: 36507e2034dSPavel Fedin * For our implementation: 36607e2034dSPavel Fedin * Top 32 bits are the affinity value of the associated CPU 36707e2034dSPavel Fedin * CommonLPIAff == 01 (redistributors with same Aff3 share LPI table) 36807e2034dSPavel Fedin * Processor_Number == CPU index starting from 0 36907e2034dSPavel Fedin * DPGS == 0 (GICR_CTLR.DPG* not supported) 37007e2034dSPavel Fedin * Last == 1 if this is the last redistributor in a series of 37107e2034dSPavel Fedin * contiguous redistributor pages 37207e2034dSPavel Fedin * DirectLPI == 0 (direct injection of LPIs not supported) 37307e2034dSPavel Fedin * VLPIS == 0 (virtual LPIs not supported) 37407e2034dSPavel Fedin * PLPIS == 0 (physical LPIs not supported) 37507e2034dSPavel Fedin */ 37677a7a367SMarc-André Lureau cpu_affid = object_property_get_uint(OBJECT(cpu), "mp-affinity", NULL); 37707e2034dSPavel Fedin 37807e2034dSPavel Fedin /* The CPU mp-affinity property is in MPIDR register format; squash 37907e2034dSPavel Fedin * the affinity bytes into 32 bits as the GICR_TYPER has them. 38007e2034dSPavel Fedin */ 38192204403SAndrew Jones cpu_affid = ((cpu_affid & 0xFF00000000ULL) >> 8) | 38292204403SAndrew Jones (cpu_affid & 0xFFFFFF); 38307e2034dSPavel Fedin s->cpu[i].gicr_typer = (cpu_affid << 32) | 38407e2034dSPavel Fedin (1 << 24) | 385*04616415SPeter Maydell (i << 8); 386ac30dec3SShashi Mallela 387ac30dec3SShashi Mallela if (s->lpi_enable) { 388ac30dec3SShashi Mallela s->cpu[i].gicr_typer |= GICR_TYPER_PLPIS; 389ac30dec3SShashi Mallela } 39007e2034dSPavel Fedin } 391*04616415SPeter Maydell 392*04616415SPeter Maydell /* 393*04616415SPeter Maydell * Now go through and set GICR_TYPER.Last for the final 394*04616415SPeter Maydell * redistributor in each region. 395*04616415SPeter Maydell */ 396*04616415SPeter Maydell cpuidx = 0; 397*04616415SPeter Maydell for (i = 0; i < s->nb_redist_regions; i++) { 398*04616415SPeter Maydell cpuidx += s->redist_region_count[i]; 399*04616415SPeter Maydell s->cpu[cpuidx - 1].gicr_typer |= GICR_TYPER_LAST; 400*04616415SPeter Maydell } 401ff8f06eeSShlomo Pongratz } 402ff8f06eeSShlomo Pongratz 4031e575b66SEric Auger static void arm_gicv3_finalize(Object *obj) 4041e575b66SEric Auger { 4051e575b66SEric Auger GICv3State *s = ARM_GICV3_COMMON(obj); 4061e575b66SEric Auger 4071e575b66SEric Auger g_free(s->redist_region_count); 4081e575b66SEric Auger } 4091e575b66SEric Auger 410ff8f06eeSShlomo Pongratz static void arm_gicv3_common_reset(DeviceState *dev) 411ff8f06eeSShlomo Pongratz { 41207e2034dSPavel Fedin GICv3State *s = ARM_GICV3_COMMON(dev); 41307e2034dSPavel Fedin int i; 41407e2034dSPavel Fedin 41507e2034dSPavel Fedin for (i = 0; i < s->num_cpu; i++) { 41607e2034dSPavel Fedin GICv3CPUState *cs = &s->cpu[i]; 41707e2034dSPavel Fedin 41807e2034dSPavel Fedin cs->level = 0; 41907e2034dSPavel Fedin cs->gicr_ctlr = 0; 42007e2034dSPavel Fedin cs->gicr_statusr[GICV3_S] = 0; 42107e2034dSPavel Fedin cs->gicr_statusr[GICV3_NS] = 0; 42207e2034dSPavel Fedin cs->gicr_waker = GICR_WAKER_ProcessorSleep | GICR_WAKER_ChildrenAsleep; 42307e2034dSPavel Fedin cs->gicr_propbaser = 0; 42407e2034dSPavel Fedin cs->gicr_pendbaser = 0; 42507e2034dSPavel Fedin /* If we're resetting a TZ-aware GIC as if secure firmware 42607e2034dSPavel Fedin * had set it up ready to start a kernel in non-secure, we 42707e2034dSPavel Fedin * need to set interrupts to group 1 so the kernel can use them. 42807e2034dSPavel Fedin * Otherwise they reset to group 0 like the hardware. 42907e2034dSPavel Fedin */ 43007e2034dSPavel Fedin if (s->irq_reset_nonsecure) { 43107e2034dSPavel Fedin cs->gicr_igroupr0 = 0xffffffff; 43207e2034dSPavel Fedin } else { 43307e2034dSPavel Fedin cs->gicr_igroupr0 = 0; 43407e2034dSPavel Fedin } 43507e2034dSPavel Fedin 43607e2034dSPavel Fedin cs->gicr_ienabler0 = 0; 43707e2034dSPavel Fedin cs->gicr_ipendr0 = 0; 43807e2034dSPavel Fedin cs->gicr_iactiver0 = 0; 43907e2034dSPavel Fedin cs->edge_trigger = 0xffff; 44007e2034dSPavel Fedin cs->gicr_igrpmodr0 = 0; 44107e2034dSPavel Fedin cs->gicr_nsacr = 0; 44207e2034dSPavel Fedin memset(cs->gicr_ipriorityr, 0, sizeof(cs->gicr_ipriorityr)); 44307e2034dSPavel Fedin 444ce187c3cSPeter Maydell cs->hppi.prio = 0xff; 44517fb5e36SShashi Mallela cs->hpplpi.prio = 0xff; 446ce187c3cSPeter Maydell 44707e2034dSPavel Fedin /* State in the CPU interface must *not* be reset here, because it 44807e2034dSPavel Fedin * is part of the CPU's reset domain, not the GIC device's. 44907e2034dSPavel Fedin */ 45007e2034dSPavel Fedin } 45107e2034dSPavel Fedin 45207e2034dSPavel Fedin /* For our implementation affinity routing is always enabled */ 45307e2034dSPavel Fedin if (s->security_extn) { 45407e2034dSPavel Fedin s->gicd_ctlr = GICD_CTLR_ARE_S | GICD_CTLR_ARE_NS; 45507e2034dSPavel Fedin } else { 45607e2034dSPavel Fedin s->gicd_ctlr = GICD_CTLR_DS | GICD_CTLR_ARE; 45707e2034dSPavel Fedin } 45807e2034dSPavel Fedin 45907e2034dSPavel Fedin s->gicd_statusr[GICV3_S] = 0; 46007e2034dSPavel Fedin s->gicd_statusr[GICV3_NS] = 0; 46107e2034dSPavel Fedin 46207e2034dSPavel Fedin memset(s->group, 0, sizeof(s->group)); 46307e2034dSPavel Fedin memset(s->grpmod, 0, sizeof(s->grpmod)); 46407e2034dSPavel Fedin memset(s->enabled, 0, sizeof(s->enabled)); 46507e2034dSPavel Fedin memset(s->pending, 0, sizeof(s->pending)); 46607e2034dSPavel Fedin memset(s->active, 0, sizeof(s->active)); 46707e2034dSPavel Fedin memset(s->level, 0, sizeof(s->level)); 46807e2034dSPavel Fedin memset(s->edge_trigger, 0, sizeof(s->edge_trigger)); 46907e2034dSPavel Fedin memset(s->gicd_ipriority, 0, sizeof(s->gicd_ipriority)); 47007e2034dSPavel Fedin memset(s->gicd_irouter, 0, sizeof(s->gicd_irouter)); 47107e2034dSPavel Fedin memset(s->gicd_nsacr, 0, sizeof(s->gicd_nsacr)); 472ce187c3cSPeter Maydell /* GICD_IROUTER are UNKNOWN at reset so in theory the guest must 473ce187c3cSPeter Maydell * write these to get sane behaviour and we need not populate the 474ce187c3cSPeter Maydell * pointer cache here; however having the cache be different for 475ce187c3cSPeter Maydell * "happened to be 0 from reset" and "guest wrote 0" would be 476ce187c3cSPeter Maydell * too confusing. 477ce187c3cSPeter Maydell */ 478ce187c3cSPeter Maydell gicv3_cache_all_target_cpustates(s); 47907e2034dSPavel Fedin 48007e2034dSPavel Fedin if (s->irq_reset_nonsecure) { 48107e2034dSPavel Fedin /* If we're resetting a TZ-aware GIC as if secure firmware 48207e2034dSPavel Fedin * had set it up ready to start a kernel in non-secure, we 48307e2034dSPavel Fedin * need to set interrupts to group 1 so the kernel can use them. 48407e2034dSPavel Fedin * Otherwise they reset to group 0 like the hardware. 48507e2034dSPavel Fedin */ 48607e2034dSPavel Fedin for (i = GIC_INTERNAL; i < s->num_irq; i++) { 48707e2034dSPavel Fedin gicv3_gicd_group_set(s, i); 48807e2034dSPavel Fedin } 48907e2034dSPavel Fedin } 490910e2048SShannon Zhao s->gicd_no_migration_shift_bug = true; 49107e2034dSPavel Fedin } 49207e2034dSPavel Fedin 49307e2034dSPavel Fedin static void arm_gic_common_linux_init(ARMLinuxBootIf *obj, 49407e2034dSPavel Fedin bool secure_boot) 49507e2034dSPavel Fedin { 49607e2034dSPavel Fedin GICv3State *s = ARM_GICV3_COMMON(obj); 49707e2034dSPavel Fedin 49807e2034dSPavel Fedin if (s->security_extn && !secure_boot) { 49907e2034dSPavel Fedin /* We're directly booting a kernel into NonSecure. If this GIC 50007e2034dSPavel Fedin * implements the security extensions then we must configure it 50107e2034dSPavel Fedin * to have all the interrupts be NonSecure (this is a job that 50207e2034dSPavel Fedin * is done by the Secure boot firmware in real hardware, and in 50307e2034dSPavel Fedin * this mode QEMU is acting as a minimalist firmware-and-bootloader 50407e2034dSPavel Fedin * equivalent). 50507e2034dSPavel Fedin */ 50607e2034dSPavel Fedin s->irq_reset_nonsecure = true; 50707e2034dSPavel Fedin } 508ff8f06eeSShlomo Pongratz } 509ff8f06eeSShlomo Pongratz 510ff8f06eeSShlomo Pongratz static Property arm_gicv3_common_properties[] = { 511ff8f06eeSShlomo Pongratz DEFINE_PROP_UINT32("num-cpu", GICv3State, num_cpu, 1), 512ff8f06eeSShlomo Pongratz DEFINE_PROP_UINT32("num-irq", GICv3State, num_irq, 32), 513ff8f06eeSShlomo Pongratz DEFINE_PROP_UINT32("revision", GICv3State, revision, 3), 514ac30dec3SShashi Mallela DEFINE_PROP_BOOL("has-lpi", GICv3State, lpi_enable, 0), 515ff8f06eeSShlomo Pongratz DEFINE_PROP_BOOL("has-security-extensions", GICv3State, security_extn, 0), 5161e575b66SEric Auger DEFINE_PROP_ARRAY("redist-region-count", GICv3State, nb_redist_regions, 5171e575b66SEric Auger redist_region_count, qdev_prop_uint32, uint32_t), 518ac30dec3SShashi Mallela DEFINE_PROP_LINK("sysmem", GICv3State, dma, TYPE_MEMORY_REGION, 519ac30dec3SShashi Mallela MemoryRegion *), 520ff8f06eeSShlomo Pongratz DEFINE_PROP_END_OF_LIST(), 521ff8f06eeSShlomo Pongratz }; 522ff8f06eeSShlomo Pongratz 523ff8f06eeSShlomo Pongratz static void arm_gicv3_common_class_init(ObjectClass *klass, void *data) 524ff8f06eeSShlomo Pongratz { 525ff8f06eeSShlomo Pongratz DeviceClass *dc = DEVICE_CLASS(klass); 52607e2034dSPavel Fedin ARMLinuxBootIfClass *albifc = ARM_LINUX_BOOT_IF_CLASS(klass); 527ff8f06eeSShlomo Pongratz 528ff8f06eeSShlomo Pongratz dc->reset = arm_gicv3_common_reset; 529ff8f06eeSShlomo Pongratz dc->realize = arm_gicv3_common_realize; 5304f67d30bSMarc-André Lureau device_class_set_props(dc, arm_gicv3_common_properties); 531ff8f06eeSShlomo Pongratz dc->vmsd = &vmstate_gicv3; 53207e2034dSPavel Fedin albifc->arm_linux_init = arm_gic_common_linux_init; 533ff8f06eeSShlomo Pongratz } 534ff8f06eeSShlomo Pongratz 535ff8f06eeSShlomo Pongratz static const TypeInfo arm_gicv3_common_type = { 536ff8f06eeSShlomo Pongratz .name = TYPE_ARM_GICV3_COMMON, 537ff8f06eeSShlomo Pongratz .parent = TYPE_SYS_BUS_DEVICE, 538ff8f06eeSShlomo Pongratz .instance_size = sizeof(GICv3State), 539ff8f06eeSShlomo Pongratz .class_size = sizeof(ARMGICv3CommonClass), 540ff8f06eeSShlomo Pongratz .class_init = arm_gicv3_common_class_init, 5411e575b66SEric Auger .instance_finalize = arm_gicv3_finalize, 542ff8f06eeSShlomo Pongratz .abstract = true, 54307e2034dSPavel Fedin .interfaces = (InterfaceInfo []) { 54407e2034dSPavel Fedin { TYPE_ARM_LINUX_BOOT_IF }, 54507e2034dSPavel Fedin { }, 54607e2034dSPavel Fedin }, 547ff8f06eeSShlomo Pongratz }; 548ff8f06eeSShlomo Pongratz 549ff8f06eeSShlomo Pongratz static void register_types(void) 550ff8f06eeSShlomo Pongratz { 551ff8f06eeSShlomo Pongratz type_register_static(&arm_gicv3_common_type); 552ff8f06eeSShlomo Pongratz } 553ff8f06eeSShlomo Pongratz 554ff8f06eeSShlomo Pongratz type_init(register_types) 555