1770c58f8SChristoffer Dall /* 2770c58f8SChristoffer Dall * GICv2m extension for MSI/MSI-x support with a GICv2-based system 3770c58f8SChristoffer Dall * 4770c58f8SChristoffer Dall * Copyright (C) 2015 Linaro, All rights reserved. 5770c58f8SChristoffer Dall * 6770c58f8SChristoffer Dall * Author: Christoffer Dall <christoffer.dall@linaro.org> 7770c58f8SChristoffer Dall * 8770c58f8SChristoffer Dall * This library is free software; you can redistribute it and/or 9770c58f8SChristoffer Dall * modify it under the terms of the GNU Lesser General Public 10770c58f8SChristoffer Dall * License as published by the Free Software Foundation; either 11770c58f8SChristoffer Dall * version 2 of the License, or (at your option) any later version. 12770c58f8SChristoffer Dall * 13770c58f8SChristoffer Dall * This library is distributed in the hope that it will be useful, 14770c58f8SChristoffer Dall * but WITHOUT ANY WARRANTY; without even the implied warranty of 15770c58f8SChristoffer Dall * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 16770c58f8SChristoffer Dall * Lesser General Public License for more details. 17770c58f8SChristoffer Dall * 18770c58f8SChristoffer Dall * You should have received a copy of the GNU Lesser General Public 19770c58f8SChristoffer Dall * License along with this library; if not, see <http://www.gnu.org/licenses/>. 20770c58f8SChristoffer Dall */ 21770c58f8SChristoffer Dall 22770c58f8SChristoffer Dall /* This file implements an emulated GICv2m widget as described in the ARM 23770c58f8SChristoffer Dall * Server Base System Architecture (SBSA) specification Version 2.2 24770c58f8SChristoffer Dall * (ARM-DEN-0029 v2.2) pages 35-39 without any optional implementation defined 25770c58f8SChristoffer Dall * identification registers and with a single non-secure MSI register frame. 26770c58f8SChristoffer Dall */ 27770c58f8SChristoffer Dall 288ef94f0bSPeter Maydell #include "qemu/osdep.h" 29*da34e65cSMarkus Armbruster #include "qapi/error.h" 30770c58f8SChristoffer Dall #include "hw/sysbus.h" 31770c58f8SChristoffer Dall #include "hw/pci/msi.h" 32770c58f8SChristoffer Dall 33770c58f8SChristoffer Dall #define TYPE_ARM_GICV2M "arm-gicv2m" 34770c58f8SChristoffer Dall #define ARM_GICV2M(obj) OBJECT_CHECK(ARMGICv2mState, (obj), TYPE_ARM_GICV2M) 35770c58f8SChristoffer Dall 36770c58f8SChristoffer Dall #define GICV2M_NUM_SPI_MAX 128 37770c58f8SChristoffer Dall 38770c58f8SChristoffer Dall #define V2M_MSI_TYPER 0x008 39770c58f8SChristoffer Dall #define V2M_MSI_SETSPI_NS 0x040 40770c58f8SChristoffer Dall #define V2M_MSI_IIDR 0xFCC 41770c58f8SChristoffer Dall #define V2M_IIDR0 0xFD0 42770c58f8SChristoffer Dall #define V2M_IIDR11 0xFFC 43770c58f8SChristoffer Dall 44770c58f8SChristoffer Dall #define PRODUCT_ID_QEMU 0x51 /* ASCII code Q */ 45770c58f8SChristoffer Dall 46770c58f8SChristoffer Dall typedef struct ARMGICv2mState { 47770c58f8SChristoffer Dall SysBusDevice parent_obj; 48770c58f8SChristoffer Dall 49770c58f8SChristoffer Dall MemoryRegion iomem; 50770c58f8SChristoffer Dall qemu_irq spi[GICV2M_NUM_SPI_MAX]; 51770c58f8SChristoffer Dall 52770c58f8SChristoffer Dall uint32_t base_spi; 53770c58f8SChristoffer Dall uint32_t num_spi; 54770c58f8SChristoffer Dall } ARMGICv2mState; 55770c58f8SChristoffer Dall 56770c58f8SChristoffer Dall static void gicv2m_set_irq(void *opaque, int irq) 57770c58f8SChristoffer Dall { 58770c58f8SChristoffer Dall ARMGICv2mState *s = (ARMGICv2mState *)opaque; 59770c58f8SChristoffer Dall 60770c58f8SChristoffer Dall qemu_irq_pulse(s->spi[irq]); 61770c58f8SChristoffer Dall } 62770c58f8SChristoffer Dall 63770c58f8SChristoffer Dall static uint64_t gicv2m_read(void *opaque, hwaddr offset, 64770c58f8SChristoffer Dall unsigned size) 65770c58f8SChristoffer Dall { 66770c58f8SChristoffer Dall ARMGICv2mState *s = (ARMGICv2mState *)opaque; 67770c58f8SChristoffer Dall uint32_t val; 68770c58f8SChristoffer Dall 69770c58f8SChristoffer Dall if (size != 4) { 70770c58f8SChristoffer Dall qemu_log_mask(LOG_GUEST_ERROR, "gicv2m_read: bad size %u\n", size); 71770c58f8SChristoffer Dall return 0; 72770c58f8SChristoffer Dall } 73770c58f8SChristoffer Dall 74770c58f8SChristoffer Dall switch (offset) { 75770c58f8SChristoffer Dall case V2M_MSI_TYPER: 76770c58f8SChristoffer Dall val = (s->base_spi + 32) << 16; 77770c58f8SChristoffer Dall val |= s->num_spi; 78770c58f8SChristoffer Dall return val; 79770c58f8SChristoffer Dall case V2M_MSI_IIDR: 80770c58f8SChristoffer Dall /* We don't have any valid implementor so we leave that field as zero 81770c58f8SChristoffer Dall * and we return 0 in the arch revision as per the spec. 82770c58f8SChristoffer Dall */ 83770c58f8SChristoffer Dall return (PRODUCT_ID_QEMU << 20); 84770c58f8SChristoffer Dall case V2M_IIDR0 ... V2M_IIDR11: 85770c58f8SChristoffer Dall /* We do not implement any optional identification registers and the 86770c58f8SChristoffer Dall * mandatory MSI_PIDR2 register reads as 0x0, so we capture all 87770c58f8SChristoffer Dall * implementation defined registers here. 88770c58f8SChristoffer Dall */ 89770c58f8SChristoffer Dall return 0; 90770c58f8SChristoffer Dall default: 91770c58f8SChristoffer Dall qemu_log_mask(LOG_GUEST_ERROR, 92770c58f8SChristoffer Dall "gicv2m_read: Bad offset %x\n", (int)offset); 93770c58f8SChristoffer Dall return 0; 94770c58f8SChristoffer Dall } 95770c58f8SChristoffer Dall } 96770c58f8SChristoffer Dall 97770c58f8SChristoffer Dall static void gicv2m_write(void *opaque, hwaddr offset, 98770c58f8SChristoffer Dall uint64_t value, unsigned size) 99770c58f8SChristoffer Dall { 100770c58f8SChristoffer Dall ARMGICv2mState *s = (ARMGICv2mState *)opaque; 101770c58f8SChristoffer Dall 102770c58f8SChristoffer Dall if (size != 2 && size != 4) { 103770c58f8SChristoffer Dall qemu_log_mask(LOG_GUEST_ERROR, "gicv2m_write: bad size %u\n", size); 104770c58f8SChristoffer Dall return; 105770c58f8SChristoffer Dall } 106770c58f8SChristoffer Dall 107770c58f8SChristoffer Dall switch (offset) { 108770c58f8SChristoffer Dall case V2M_MSI_SETSPI_NS: { 109770c58f8SChristoffer Dall int spi; 110770c58f8SChristoffer Dall 111770c58f8SChristoffer Dall spi = (value & 0x3ff) - (s->base_spi + 32); 112770c58f8SChristoffer Dall if (spi >= 0 && spi < s->num_spi) { 113770c58f8SChristoffer Dall gicv2m_set_irq(s, spi); 114770c58f8SChristoffer Dall } 115770c58f8SChristoffer Dall return; 116770c58f8SChristoffer Dall } 117770c58f8SChristoffer Dall default: 118770c58f8SChristoffer Dall qemu_log_mask(LOG_GUEST_ERROR, 119770c58f8SChristoffer Dall "gicv2m_write: Bad offset %x\n", (int)offset); 120770c58f8SChristoffer Dall } 121770c58f8SChristoffer Dall } 122770c58f8SChristoffer Dall 123770c58f8SChristoffer Dall static const MemoryRegionOps gicv2m_ops = { 124770c58f8SChristoffer Dall .read = gicv2m_read, 125770c58f8SChristoffer Dall .write = gicv2m_write, 126770c58f8SChristoffer Dall .endianness = DEVICE_LITTLE_ENDIAN, 127770c58f8SChristoffer Dall }; 128770c58f8SChristoffer Dall 129770c58f8SChristoffer Dall static void gicv2m_realize(DeviceState *dev, Error **errp) 130770c58f8SChristoffer Dall { 131770c58f8SChristoffer Dall ARMGICv2mState *s = ARM_GICV2M(dev); 132770c58f8SChristoffer Dall int i; 133770c58f8SChristoffer Dall 134770c58f8SChristoffer Dall if (s->num_spi > GICV2M_NUM_SPI_MAX) { 135770c58f8SChristoffer Dall error_setg(errp, 136770c58f8SChristoffer Dall "requested %u SPIs exceeds GICv2m frame maximum %d", 137770c58f8SChristoffer Dall s->num_spi, GICV2M_NUM_SPI_MAX); 138770c58f8SChristoffer Dall return; 139770c58f8SChristoffer Dall } 140770c58f8SChristoffer Dall 141770c58f8SChristoffer Dall if (s->base_spi + 32 > 1020 - s->num_spi) { 142770c58f8SChristoffer Dall error_setg(errp, 143770c58f8SChristoffer Dall "requested base SPI %u+%u exceeds max. number 1020", 144770c58f8SChristoffer Dall s->base_spi + 32, s->num_spi); 145770c58f8SChristoffer Dall return; 146770c58f8SChristoffer Dall } 147770c58f8SChristoffer Dall 148770c58f8SChristoffer Dall for (i = 0; i < s->num_spi; i++) { 149770c58f8SChristoffer Dall sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->spi[i]); 150770c58f8SChristoffer Dall } 151770c58f8SChristoffer Dall 152226419d6SMichael S. Tsirkin msi_nonbroken = true; 1539718e4aeSEric Auger kvm_gsi_direct_mapping = true; 1549718e4aeSEric Auger kvm_msi_via_irqfd_allowed = kvm_irqfds_enabled(); 155770c58f8SChristoffer Dall } 156770c58f8SChristoffer Dall 157770c58f8SChristoffer Dall static void gicv2m_init(Object *obj) 158770c58f8SChristoffer Dall { 159770c58f8SChristoffer Dall SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 160770c58f8SChristoffer Dall ARMGICv2mState *s = ARM_GICV2M(obj); 161770c58f8SChristoffer Dall 162770c58f8SChristoffer Dall memory_region_init_io(&s->iomem, OBJECT(s), &gicv2m_ops, s, 163770c58f8SChristoffer Dall "gicv2m", 0x1000); 164770c58f8SChristoffer Dall sysbus_init_mmio(sbd, &s->iomem); 165770c58f8SChristoffer Dall } 166770c58f8SChristoffer Dall 167770c58f8SChristoffer Dall static Property gicv2m_properties[] = { 168770c58f8SChristoffer Dall DEFINE_PROP_UINT32("base-spi", ARMGICv2mState, base_spi, 0), 169770c58f8SChristoffer Dall DEFINE_PROP_UINT32("num-spi", ARMGICv2mState, num_spi, 64), 170770c58f8SChristoffer Dall DEFINE_PROP_END_OF_LIST(), 171770c58f8SChristoffer Dall }; 172770c58f8SChristoffer Dall 173770c58f8SChristoffer Dall static void gicv2m_class_init(ObjectClass *klass, void *data) 174770c58f8SChristoffer Dall { 175770c58f8SChristoffer Dall DeviceClass *dc = DEVICE_CLASS(klass); 176770c58f8SChristoffer Dall 177770c58f8SChristoffer Dall dc->props = gicv2m_properties; 178770c58f8SChristoffer Dall dc->realize = gicv2m_realize; 179770c58f8SChristoffer Dall } 180770c58f8SChristoffer Dall 181770c58f8SChristoffer Dall static const TypeInfo gicv2m_info = { 182770c58f8SChristoffer Dall .name = TYPE_ARM_GICV2M, 183770c58f8SChristoffer Dall .parent = TYPE_SYS_BUS_DEVICE, 184770c58f8SChristoffer Dall .instance_size = sizeof(ARMGICv2mState), 185770c58f8SChristoffer Dall .instance_init = gicv2m_init, 186770c58f8SChristoffer Dall .class_init = gicv2m_class_init, 187770c58f8SChristoffer Dall }; 188770c58f8SChristoffer Dall 189770c58f8SChristoffer Dall static void gicv2m_register_types(void) 190770c58f8SChristoffer Dall { 191770c58f8SChristoffer Dall type_register_static(&gicv2m_info); 192770c58f8SChristoffer Dall } 193770c58f8SChristoffer Dall 194770c58f8SChristoffer Dall type_init(gicv2m_register_types) 195