1770c58f8SChristoffer Dall /* 2770c58f8SChristoffer Dall * GICv2m extension for MSI/MSI-x support with a GICv2-based system 3770c58f8SChristoffer Dall * 4770c58f8SChristoffer Dall * Copyright (C) 2015 Linaro, All rights reserved. 5770c58f8SChristoffer Dall * 6770c58f8SChristoffer Dall * Author: Christoffer Dall <christoffer.dall@linaro.org> 7770c58f8SChristoffer Dall * 8770c58f8SChristoffer Dall * This library is free software; you can redistribute it and/or 9770c58f8SChristoffer Dall * modify it under the terms of the GNU Lesser General Public 10770c58f8SChristoffer Dall * License as published by the Free Software Foundation; either 11770c58f8SChristoffer Dall * version 2 of the License, or (at your option) any later version. 12770c58f8SChristoffer Dall * 13770c58f8SChristoffer Dall * This library is distributed in the hope that it will be useful, 14770c58f8SChristoffer Dall * but WITHOUT ANY WARRANTY; without even the implied warranty of 15770c58f8SChristoffer Dall * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 16770c58f8SChristoffer Dall * Lesser General Public License for more details. 17770c58f8SChristoffer Dall * 18770c58f8SChristoffer Dall * You should have received a copy of the GNU Lesser General Public 19770c58f8SChristoffer Dall * License along with this library; if not, see <http://www.gnu.org/licenses/>. 20770c58f8SChristoffer Dall */ 21770c58f8SChristoffer Dall 22770c58f8SChristoffer Dall /* This file implements an emulated GICv2m widget as described in the ARM 23770c58f8SChristoffer Dall * Server Base System Architecture (SBSA) specification Version 2.2 24770c58f8SChristoffer Dall * (ARM-DEN-0029 v2.2) pages 35-39 without any optional implementation defined 25770c58f8SChristoffer Dall * identification registers and with a single non-secure MSI register frame. 26770c58f8SChristoffer Dall */ 27770c58f8SChristoffer Dall 28770c58f8SChristoffer Dall #include "hw/sysbus.h" 29770c58f8SChristoffer Dall #include "hw/pci/msi.h" 30770c58f8SChristoffer Dall 31770c58f8SChristoffer Dall #define TYPE_ARM_GICV2M "arm-gicv2m" 32770c58f8SChristoffer Dall #define ARM_GICV2M(obj) OBJECT_CHECK(ARMGICv2mState, (obj), TYPE_ARM_GICV2M) 33770c58f8SChristoffer Dall 34770c58f8SChristoffer Dall #define GICV2M_NUM_SPI_MAX 128 35770c58f8SChristoffer Dall 36770c58f8SChristoffer Dall #define V2M_MSI_TYPER 0x008 37770c58f8SChristoffer Dall #define V2M_MSI_SETSPI_NS 0x040 38770c58f8SChristoffer Dall #define V2M_MSI_IIDR 0xFCC 39770c58f8SChristoffer Dall #define V2M_IIDR0 0xFD0 40770c58f8SChristoffer Dall #define V2M_IIDR11 0xFFC 41770c58f8SChristoffer Dall 42770c58f8SChristoffer Dall #define PRODUCT_ID_QEMU 0x51 /* ASCII code Q */ 43770c58f8SChristoffer Dall 44770c58f8SChristoffer Dall typedef struct ARMGICv2mState { 45770c58f8SChristoffer Dall SysBusDevice parent_obj; 46770c58f8SChristoffer Dall 47770c58f8SChristoffer Dall MemoryRegion iomem; 48770c58f8SChristoffer Dall qemu_irq spi[GICV2M_NUM_SPI_MAX]; 49770c58f8SChristoffer Dall 50770c58f8SChristoffer Dall uint32_t base_spi; 51770c58f8SChristoffer Dall uint32_t num_spi; 52770c58f8SChristoffer Dall } ARMGICv2mState; 53770c58f8SChristoffer Dall 54770c58f8SChristoffer Dall static void gicv2m_set_irq(void *opaque, int irq) 55770c58f8SChristoffer Dall { 56770c58f8SChristoffer Dall ARMGICv2mState *s = (ARMGICv2mState *)opaque; 57770c58f8SChristoffer Dall 58770c58f8SChristoffer Dall qemu_irq_pulse(s->spi[irq]); 59770c58f8SChristoffer Dall } 60770c58f8SChristoffer Dall 61770c58f8SChristoffer Dall static uint64_t gicv2m_read(void *opaque, hwaddr offset, 62770c58f8SChristoffer Dall unsigned size) 63770c58f8SChristoffer Dall { 64770c58f8SChristoffer Dall ARMGICv2mState *s = (ARMGICv2mState *)opaque; 65770c58f8SChristoffer Dall uint32_t val; 66770c58f8SChristoffer Dall 67770c58f8SChristoffer Dall if (size != 4) { 68770c58f8SChristoffer Dall qemu_log_mask(LOG_GUEST_ERROR, "gicv2m_read: bad size %u\n", size); 69770c58f8SChristoffer Dall return 0; 70770c58f8SChristoffer Dall } 71770c58f8SChristoffer Dall 72770c58f8SChristoffer Dall switch (offset) { 73770c58f8SChristoffer Dall case V2M_MSI_TYPER: 74770c58f8SChristoffer Dall val = (s->base_spi + 32) << 16; 75770c58f8SChristoffer Dall val |= s->num_spi; 76770c58f8SChristoffer Dall return val; 77770c58f8SChristoffer Dall case V2M_MSI_IIDR: 78770c58f8SChristoffer Dall /* We don't have any valid implementor so we leave that field as zero 79770c58f8SChristoffer Dall * and we return 0 in the arch revision as per the spec. 80770c58f8SChristoffer Dall */ 81770c58f8SChristoffer Dall return (PRODUCT_ID_QEMU << 20); 82770c58f8SChristoffer Dall case V2M_IIDR0 ... V2M_IIDR11: 83770c58f8SChristoffer Dall /* We do not implement any optional identification registers and the 84770c58f8SChristoffer Dall * mandatory MSI_PIDR2 register reads as 0x0, so we capture all 85770c58f8SChristoffer Dall * implementation defined registers here. 86770c58f8SChristoffer Dall */ 87770c58f8SChristoffer Dall return 0; 88770c58f8SChristoffer Dall default: 89770c58f8SChristoffer Dall qemu_log_mask(LOG_GUEST_ERROR, 90770c58f8SChristoffer Dall "gicv2m_read: Bad offset %x\n", (int)offset); 91770c58f8SChristoffer Dall return 0; 92770c58f8SChristoffer Dall } 93770c58f8SChristoffer Dall } 94770c58f8SChristoffer Dall 95770c58f8SChristoffer Dall static void gicv2m_write(void *opaque, hwaddr offset, 96770c58f8SChristoffer Dall uint64_t value, unsigned size) 97770c58f8SChristoffer Dall { 98770c58f8SChristoffer Dall ARMGICv2mState *s = (ARMGICv2mState *)opaque; 99770c58f8SChristoffer Dall 100770c58f8SChristoffer Dall if (size != 2 && size != 4) { 101770c58f8SChristoffer Dall qemu_log_mask(LOG_GUEST_ERROR, "gicv2m_write: bad size %u\n", size); 102770c58f8SChristoffer Dall return; 103770c58f8SChristoffer Dall } 104770c58f8SChristoffer Dall 105770c58f8SChristoffer Dall switch (offset) { 106770c58f8SChristoffer Dall case V2M_MSI_SETSPI_NS: { 107770c58f8SChristoffer Dall int spi; 108770c58f8SChristoffer Dall 109770c58f8SChristoffer Dall spi = (value & 0x3ff) - (s->base_spi + 32); 110770c58f8SChristoffer Dall if (spi >= 0 && spi < s->num_spi) { 111770c58f8SChristoffer Dall gicv2m_set_irq(s, spi); 112770c58f8SChristoffer Dall } 113770c58f8SChristoffer Dall return; 114770c58f8SChristoffer Dall } 115770c58f8SChristoffer Dall default: 116770c58f8SChristoffer Dall qemu_log_mask(LOG_GUEST_ERROR, 117770c58f8SChristoffer Dall "gicv2m_write: Bad offset %x\n", (int)offset); 118770c58f8SChristoffer Dall } 119770c58f8SChristoffer Dall } 120770c58f8SChristoffer Dall 121770c58f8SChristoffer Dall static const MemoryRegionOps gicv2m_ops = { 122770c58f8SChristoffer Dall .read = gicv2m_read, 123770c58f8SChristoffer Dall .write = gicv2m_write, 124770c58f8SChristoffer Dall .endianness = DEVICE_LITTLE_ENDIAN, 125770c58f8SChristoffer Dall }; 126770c58f8SChristoffer Dall 127770c58f8SChristoffer Dall static void gicv2m_realize(DeviceState *dev, Error **errp) 128770c58f8SChristoffer Dall { 129770c58f8SChristoffer Dall ARMGICv2mState *s = ARM_GICV2M(dev); 130770c58f8SChristoffer Dall int i; 131770c58f8SChristoffer Dall 132770c58f8SChristoffer Dall if (s->num_spi > GICV2M_NUM_SPI_MAX) { 133770c58f8SChristoffer Dall error_setg(errp, 134770c58f8SChristoffer Dall "requested %u SPIs exceeds GICv2m frame maximum %d", 135770c58f8SChristoffer Dall s->num_spi, GICV2M_NUM_SPI_MAX); 136770c58f8SChristoffer Dall return; 137770c58f8SChristoffer Dall } 138770c58f8SChristoffer Dall 139770c58f8SChristoffer Dall if (s->base_spi + 32 > 1020 - s->num_spi) { 140770c58f8SChristoffer Dall error_setg(errp, 141770c58f8SChristoffer Dall "requested base SPI %u+%u exceeds max. number 1020", 142770c58f8SChristoffer Dall s->base_spi + 32, s->num_spi); 143770c58f8SChristoffer Dall return; 144770c58f8SChristoffer Dall } 145770c58f8SChristoffer Dall 146770c58f8SChristoffer Dall for (i = 0; i < s->num_spi; i++) { 147770c58f8SChristoffer Dall sysbus_init_irq(SYS_BUS_DEVICE(dev), &s->spi[i]); 148770c58f8SChristoffer Dall } 149770c58f8SChristoffer Dall 150770c58f8SChristoffer Dall msi_supported = true; 151*9718e4aeSEric Auger kvm_gsi_direct_mapping = true; 152*9718e4aeSEric Auger kvm_msi_via_irqfd_allowed = kvm_irqfds_enabled(); 153770c58f8SChristoffer Dall } 154770c58f8SChristoffer Dall 155770c58f8SChristoffer Dall static void gicv2m_init(Object *obj) 156770c58f8SChristoffer Dall { 157770c58f8SChristoffer Dall SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 158770c58f8SChristoffer Dall ARMGICv2mState *s = ARM_GICV2M(obj); 159770c58f8SChristoffer Dall 160770c58f8SChristoffer Dall memory_region_init_io(&s->iomem, OBJECT(s), &gicv2m_ops, s, 161770c58f8SChristoffer Dall "gicv2m", 0x1000); 162770c58f8SChristoffer Dall sysbus_init_mmio(sbd, &s->iomem); 163770c58f8SChristoffer Dall } 164770c58f8SChristoffer Dall 165770c58f8SChristoffer Dall static Property gicv2m_properties[] = { 166770c58f8SChristoffer Dall DEFINE_PROP_UINT32("base-spi", ARMGICv2mState, base_spi, 0), 167770c58f8SChristoffer Dall DEFINE_PROP_UINT32("num-spi", ARMGICv2mState, num_spi, 64), 168770c58f8SChristoffer Dall DEFINE_PROP_END_OF_LIST(), 169770c58f8SChristoffer Dall }; 170770c58f8SChristoffer Dall 171770c58f8SChristoffer Dall static void gicv2m_class_init(ObjectClass *klass, void *data) 172770c58f8SChristoffer Dall { 173770c58f8SChristoffer Dall DeviceClass *dc = DEVICE_CLASS(klass); 174770c58f8SChristoffer Dall 175770c58f8SChristoffer Dall dc->props = gicv2m_properties; 176770c58f8SChristoffer Dall dc->realize = gicv2m_realize; 177770c58f8SChristoffer Dall } 178770c58f8SChristoffer Dall 179770c58f8SChristoffer Dall static const TypeInfo gicv2m_info = { 180770c58f8SChristoffer Dall .name = TYPE_ARM_GICV2M, 181770c58f8SChristoffer Dall .parent = TYPE_SYS_BUS_DEVICE, 182770c58f8SChristoffer Dall .instance_size = sizeof(ARMGICv2mState), 183770c58f8SChristoffer Dall .instance_init = gicv2m_init, 184770c58f8SChristoffer Dall .class_init = gicv2m_class_init, 185770c58f8SChristoffer Dall }; 186770c58f8SChristoffer Dall 187770c58f8SChristoffer Dall static void gicv2m_register_types(void) 188770c58f8SChristoffer Dall { 189770c58f8SChristoffer Dall type_register_static(&gicv2m_info); 190770c58f8SChristoffer Dall } 191770c58f8SChristoffer Dall 192770c58f8SChristoffer Dall type_init(gicv2m_register_types) 193