1e69954b9Spbrook /* 29ee6e8bbSpbrook * ARM Generic/Distributed Interrupt Controller 3e69954b9Spbrook * 49ee6e8bbSpbrook * Copyright (c) 2006-2007 CodeSourcery. 5e69954b9Spbrook * Written by Paul Brook 6e69954b9Spbrook * 78e31bf38SMatthew Fernandez * This code is licensed under the GPL. 8e69954b9Spbrook */ 9e69954b9Spbrook 109ee6e8bbSpbrook /* This file contains implementation code for the RealView EB interrupt 110d256bdcSPeter Maydell * controller, MPCore distributed interrupt controller and ARMv7-M 120d256bdcSPeter Maydell * Nested Vectored Interrupt Controller. 130d256bdcSPeter Maydell * It is compiled in two ways: 140d256bdcSPeter Maydell * (1) as a standalone file to produce a sysbus device which is a GIC 150d256bdcSPeter Maydell * that can be used on the realview board and as one of the builtin 160d256bdcSPeter Maydell * private peripherals for the ARM MP CPUs (11MPCore, A9, etc) 170d256bdcSPeter Maydell * (2) by being directly #included into armv7m_nvic.c to produce the 180d256bdcSPeter Maydell * armv7m_nvic device. 190d256bdcSPeter Maydell */ 20e69954b9Spbrook 2183c9f4caSPaolo Bonzini #include "hw/sysbus.h" 2247b43a1fSPaolo Bonzini #include "gic_internal.h" 23dfc08079SAndreas Färber #include "qom/cpu.h" 24386e2955SPeter Maydell 25e69954b9Spbrook //#define DEBUG_GIC 26e69954b9Spbrook 27e69954b9Spbrook #ifdef DEBUG_GIC 28001faf32SBlue Swirl #define DPRINTF(fmt, ...) \ 295eb98401SPeter A. G. Crosthwaite do { fprintf(stderr, "arm_gic: " fmt , ## __VA_ARGS__); } while (0) 30e69954b9Spbrook #else 31001faf32SBlue Swirl #define DPRINTF(fmt, ...) do {} while(0) 32e69954b9Spbrook #endif 33e69954b9Spbrook 342a29ddeeSPeter Maydell static const uint8_t gic_id[] = { 352a29ddeeSPeter Maydell 0x90, 0x13, 0x04, 0x00, 0x0d, 0xf0, 0x05, 0xb1 362a29ddeeSPeter Maydell }; 372a29ddeeSPeter Maydell 38c988bfadSPaul Brook #define NUM_CPU(s) ((s)->num_cpu) 399ee6e8bbSpbrook 40fae15286SPeter Maydell static inline int gic_get_current_cpu(GICState *s) 41926c4affSPeter Maydell { 42926c4affSPeter Maydell if (s->num_cpu > 1) { 434917cf44SAndreas Färber return current_cpu->cpu_index; 44926c4affSPeter Maydell } 45926c4affSPeter Maydell return 0; 46926c4affSPeter Maydell } 47926c4affSPeter Maydell 48e69954b9Spbrook /* TODO: Many places that call this routine could be optimized. */ 49e69954b9Spbrook /* Update interrupt status after enabled or pending bits have been changed. */ 50fae15286SPeter Maydell void gic_update(GICState *s) 51e69954b9Spbrook { 52e69954b9Spbrook int best_irq; 53e69954b9Spbrook int best_prio; 54e69954b9Spbrook int irq; 559ee6e8bbSpbrook int level; 569ee6e8bbSpbrook int cpu; 579ee6e8bbSpbrook int cm; 58e69954b9Spbrook 59c988bfadSPaul Brook for (cpu = 0; cpu < NUM_CPU(s); cpu++) { 609ee6e8bbSpbrook cm = 1 << cpu; 619ee6e8bbSpbrook s->current_pending[cpu] = 1023; 629ee6e8bbSpbrook if (!s->enabled || !s->cpu_enabled[cpu]) { 639ee6e8bbSpbrook qemu_irq_lower(s->parent_irq[cpu]); 64e69954b9Spbrook return; 65e69954b9Spbrook } 66e69954b9Spbrook best_prio = 0x100; 67e69954b9Spbrook best_irq = 1023; 68a32134aaSMark Langsdorf for (irq = 0; irq < s->num_irq; irq++) { 69b52b81e4SSergey Fedorov if (GIC_TEST_ENABLED(irq, cm) && gic_test_pending(s, irq, cm) && 70b52b81e4SSergey Fedorov (irq < GIC_INTERNAL || GIC_TARGET(irq) & cm)) { 719ee6e8bbSpbrook if (GIC_GET_PRIORITY(irq, cpu) < best_prio) { 729ee6e8bbSpbrook best_prio = GIC_GET_PRIORITY(irq, cpu); 73e69954b9Spbrook best_irq = irq; 74e69954b9Spbrook } 75e69954b9Spbrook } 76e69954b9Spbrook } 779ee6e8bbSpbrook level = 0; 78cad065f1SPeter Maydell if (best_prio < s->priority_mask[cpu]) { 799ee6e8bbSpbrook s->current_pending[cpu] = best_irq; 809ee6e8bbSpbrook if (best_prio < s->running_priority[cpu]) { 818c815fb3SPeter Crosthwaite DPRINTF("Raised pending IRQ %d (cpu %d)\n", best_irq, cpu); 829ee6e8bbSpbrook level = 1; 83e69954b9Spbrook } 84e69954b9Spbrook } 859ee6e8bbSpbrook qemu_set_irq(s->parent_irq[cpu], level); 869ee6e8bbSpbrook } 87e69954b9Spbrook } 88e69954b9Spbrook 89fae15286SPeter Maydell void gic_set_pending_private(GICState *s, int cpu, int irq) 909ee6e8bbSpbrook { 919ee6e8bbSpbrook int cm = 1 << cpu; 929ee6e8bbSpbrook 938d999995SChristoffer Dall if (gic_test_pending(s, irq, cm)) { 949ee6e8bbSpbrook return; 958d999995SChristoffer Dall } 969ee6e8bbSpbrook 979ee6e8bbSpbrook DPRINTF("Set %d pending cpu %d\n", irq, cpu); 989ee6e8bbSpbrook GIC_SET_PENDING(irq, cm); 999ee6e8bbSpbrook gic_update(s); 1009ee6e8bbSpbrook } 1019ee6e8bbSpbrook 1028d999995SChristoffer Dall static void gic_set_irq_11mpcore(GICState *s, int irq, int level, 1038d999995SChristoffer Dall int cm, int target) 1048d999995SChristoffer Dall { 1058d999995SChristoffer Dall if (level) { 1068d999995SChristoffer Dall GIC_SET_LEVEL(irq, cm); 1078d999995SChristoffer Dall if (GIC_TEST_EDGE_TRIGGER(irq) || GIC_TEST_ENABLED(irq, cm)) { 1088d999995SChristoffer Dall DPRINTF("Set %d pending mask %x\n", irq, target); 1098d999995SChristoffer Dall GIC_SET_PENDING(irq, target); 1108d999995SChristoffer Dall } 1118d999995SChristoffer Dall } else { 1128d999995SChristoffer Dall GIC_CLEAR_LEVEL(irq, cm); 1138d999995SChristoffer Dall } 1148d999995SChristoffer Dall } 1158d999995SChristoffer Dall 1168d999995SChristoffer Dall static void gic_set_irq_generic(GICState *s, int irq, int level, 1178d999995SChristoffer Dall int cm, int target) 1188d999995SChristoffer Dall { 1198d999995SChristoffer Dall if (level) { 1208d999995SChristoffer Dall GIC_SET_LEVEL(irq, cm); 1218d999995SChristoffer Dall DPRINTF("Set %d pending mask %x\n", irq, target); 1228d999995SChristoffer Dall if (GIC_TEST_EDGE_TRIGGER(irq)) { 1238d999995SChristoffer Dall GIC_SET_PENDING(irq, target); 1248d999995SChristoffer Dall } 1258d999995SChristoffer Dall } else { 1268d999995SChristoffer Dall GIC_CLEAR_LEVEL(irq, cm); 1278d999995SChristoffer Dall } 1288d999995SChristoffer Dall } 1298d999995SChristoffer Dall 1309ee6e8bbSpbrook /* Process a change in an external IRQ input. */ 131e69954b9Spbrook static void gic_set_irq(void *opaque, int irq, int level) 132e69954b9Spbrook { 133544d1afaSPeter Maydell /* Meaning of the 'irq' parameter: 134544d1afaSPeter Maydell * [0..N-1] : external interrupts 135544d1afaSPeter Maydell * [N..N+31] : PPI (internal) interrupts for CPU 0 136544d1afaSPeter Maydell * [N+32..N+63] : PPI (internal interrupts for CPU 1 137544d1afaSPeter Maydell * ... 138544d1afaSPeter Maydell */ 139fae15286SPeter Maydell GICState *s = (GICState *)opaque; 140544d1afaSPeter Maydell int cm, target; 141544d1afaSPeter Maydell if (irq < (s->num_irq - GIC_INTERNAL)) { 142e69954b9Spbrook /* The first external input line is internal interrupt 32. */ 143544d1afaSPeter Maydell cm = ALL_CPU_MASK; 14469253800SRusty Russell irq += GIC_INTERNAL; 145544d1afaSPeter Maydell target = GIC_TARGET(irq); 146544d1afaSPeter Maydell } else { 147544d1afaSPeter Maydell int cpu; 148544d1afaSPeter Maydell irq -= (s->num_irq - GIC_INTERNAL); 149544d1afaSPeter Maydell cpu = irq / GIC_INTERNAL; 150544d1afaSPeter Maydell irq %= GIC_INTERNAL; 151544d1afaSPeter Maydell cm = 1 << cpu; 152544d1afaSPeter Maydell target = cm; 153544d1afaSPeter Maydell } 154544d1afaSPeter Maydell 15540d22500SChristoffer Dall assert(irq >= GIC_NR_SGIS); 15640d22500SChristoffer Dall 157544d1afaSPeter Maydell if (level == GIC_TEST_LEVEL(irq, cm)) { 158e69954b9Spbrook return; 159544d1afaSPeter Maydell } 160e69954b9Spbrook 1618d999995SChristoffer Dall if (s->revision == REV_11MPCORE || s->revision == REV_NVIC) { 1628d999995SChristoffer Dall gic_set_irq_11mpcore(s, irq, level, cm, target); 163e69954b9Spbrook } else { 1648d999995SChristoffer Dall gic_set_irq_generic(s, irq, level, cm, target); 165e69954b9Spbrook } 1668d999995SChristoffer Dall 167e69954b9Spbrook gic_update(s); 168e69954b9Spbrook } 169e69954b9Spbrook 170fae15286SPeter Maydell static void gic_set_running_irq(GICState *s, int cpu, int irq) 171e69954b9Spbrook { 1729ee6e8bbSpbrook s->running_irq[cpu] = irq; 1739ee6e8bbSpbrook if (irq == 1023) { 1749ee6e8bbSpbrook s->running_priority[cpu] = 0x100; 1759ee6e8bbSpbrook } else { 1769ee6e8bbSpbrook s->running_priority[cpu] = GIC_GET_PRIORITY(irq, cpu); 1779ee6e8bbSpbrook } 178e69954b9Spbrook gic_update(s); 179e69954b9Spbrook } 180e69954b9Spbrook 181fae15286SPeter Maydell uint32_t gic_acknowledge_irq(GICState *s, int cpu) 182e69954b9Spbrook { 18340d22500SChristoffer Dall int ret, irq, src; 1849ee6e8bbSpbrook int cm = 1 << cpu; 18540d22500SChristoffer Dall irq = s->current_pending[cpu]; 18640d22500SChristoffer Dall if (irq == 1023 18740d22500SChristoffer Dall || GIC_GET_PRIORITY(irq, cpu) >= s->running_priority[cpu]) { 188e69954b9Spbrook DPRINTF("ACK no pending IRQ\n"); 189e69954b9Spbrook return 1023; 190e69954b9Spbrook } 19140d22500SChristoffer Dall s->last_active[irq][cpu] = s->running_irq[cpu]; 19240d22500SChristoffer Dall 19387316902SPeter Maydell if (s->revision == REV_11MPCORE || s->revision == REV_NVIC) { 1949ee6e8bbSpbrook /* Clear pending flags for both level and edge triggered interrupts. 19540d22500SChristoffer Dall * Level triggered IRQs will be reasserted once they become inactive. 19640d22500SChristoffer Dall */ 19740d22500SChristoffer Dall GIC_CLEAR_PENDING(irq, GIC_TEST_MODEL(irq) ? ALL_CPU_MASK : cm); 19840d22500SChristoffer Dall ret = irq; 19940d22500SChristoffer Dall } else { 20040d22500SChristoffer Dall if (irq < GIC_NR_SGIS) { 20140d22500SChristoffer Dall /* Lookup the source CPU for the SGI and clear this in the 20240d22500SChristoffer Dall * sgi_pending map. Return the src and clear the overall pending 20340d22500SChristoffer Dall * state on this CPU if the SGI is not pending from any CPUs. 20440d22500SChristoffer Dall */ 20540d22500SChristoffer Dall assert(s->sgi_pending[irq][cpu] != 0); 20640d22500SChristoffer Dall src = ctz32(s->sgi_pending[irq][cpu]); 20740d22500SChristoffer Dall s->sgi_pending[irq][cpu] &= ~(1 << src); 20840d22500SChristoffer Dall if (s->sgi_pending[irq][cpu] == 0) { 20940d22500SChristoffer Dall GIC_CLEAR_PENDING(irq, GIC_TEST_MODEL(irq) ? ALL_CPU_MASK : cm); 21040d22500SChristoffer Dall } 21140d22500SChristoffer Dall ret = irq | ((src & 0x7) << 10); 21240d22500SChristoffer Dall } else { 21340d22500SChristoffer Dall /* Clear pending state for both level and edge triggered 21440d22500SChristoffer Dall * interrupts. (level triggered interrupts with an active line 21540d22500SChristoffer Dall * remain pending, see gic_test_pending) 21640d22500SChristoffer Dall */ 21740d22500SChristoffer Dall GIC_CLEAR_PENDING(irq, GIC_TEST_MODEL(irq) ? ALL_CPU_MASK : cm); 21840d22500SChristoffer Dall ret = irq; 21940d22500SChristoffer Dall } 22040d22500SChristoffer Dall } 22140d22500SChristoffer Dall 22240d22500SChristoffer Dall gic_set_running_irq(s, cpu, irq); 22340d22500SChristoffer Dall DPRINTF("ACK %d\n", irq); 22440d22500SChristoffer Dall return ret; 225e69954b9Spbrook } 226e69954b9Spbrook 2279df90ad0SChristoffer Dall void gic_set_priority(GICState *s, int cpu, int irq, uint8_t val) 2289df90ad0SChristoffer Dall { 2299df90ad0SChristoffer Dall if (irq < GIC_INTERNAL) { 2309df90ad0SChristoffer Dall s->priority1[irq][cpu] = val; 2319df90ad0SChristoffer Dall } else { 2329df90ad0SChristoffer Dall s->priority2[(irq) - GIC_INTERNAL] = val; 2339df90ad0SChristoffer Dall } 2349df90ad0SChristoffer Dall } 2359df90ad0SChristoffer Dall 236fae15286SPeter Maydell void gic_complete_irq(GICState *s, int cpu, int irq) 237e69954b9Spbrook { 238e69954b9Spbrook int update = 0; 2399ee6e8bbSpbrook int cm = 1 << cpu; 240df628ff1Spbrook DPRINTF("EOI %d\n", irq); 241a32134aaSMark Langsdorf if (irq >= s->num_irq) { 242217bfb44SPeter Maydell /* This handles two cases: 243217bfb44SPeter Maydell * 1. If software writes the ID of a spurious interrupt [ie 1023] 244217bfb44SPeter Maydell * to the GICC_EOIR, the GIC ignores that write. 245217bfb44SPeter Maydell * 2. If software writes the number of a non-existent interrupt 246217bfb44SPeter Maydell * this must be a subcase of "value written does not match the last 247217bfb44SPeter Maydell * valid interrupt value read from the Interrupt Acknowledge 248217bfb44SPeter Maydell * register" and so this is UNPREDICTABLE. We choose to ignore it. 249217bfb44SPeter Maydell */ 250217bfb44SPeter Maydell return; 251217bfb44SPeter Maydell } 2529ee6e8bbSpbrook if (s->running_irq[cpu] == 1023) 253e69954b9Spbrook return; /* No active IRQ. */ 2548d999995SChristoffer Dall 2558d999995SChristoffer Dall if (s->revision == REV_11MPCORE || s->revision == REV_NVIC) { 256e69954b9Spbrook /* Mark level triggered interrupts as pending if they are still 257e69954b9Spbrook raised. */ 25804050c5cSChristoffer Dall if (!GIC_TEST_EDGE_TRIGGER(irq) && GIC_TEST_ENABLED(irq, cm) 2599ee6e8bbSpbrook && GIC_TEST_LEVEL(irq, cm) && (GIC_TARGET(irq) & cm) != 0) { 2609ee6e8bbSpbrook DPRINTF("Set %d pending mask %x\n", irq, cm); 2619ee6e8bbSpbrook GIC_SET_PENDING(irq, cm); 262e69954b9Spbrook update = 1; 263e69954b9Spbrook } 2648d999995SChristoffer Dall } 2658d999995SChristoffer Dall 2669ee6e8bbSpbrook if (irq != s->running_irq[cpu]) { 267e69954b9Spbrook /* Complete an IRQ that is not currently running. */ 2689ee6e8bbSpbrook int tmp = s->running_irq[cpu]; 2699ee6e8bbSpbrook while (s->last_active[tmp][cpu] != 1023) { 2709ee6e8bbSpbrook if (s->last_active[tmp][cpu] == irq) { 2719ee6e8bbSpbrook s->last_active[tmp][cpu] = s->last_active[irq][cpu]; 272e69954b9Spbrook break; 273e69954b9Spbrook } 2749ee6e8bbSpbrook tmp = s->last_active[tmp][cpu]; 275e69954b9Spbrook } 276e69954b9Spbrook if (update) { 277e69954b9Spbrook gic_update(s); 278e69954b9Spbrook } 279e69954b9Spbrook } else { 280e69954b9Spbrook /* Complete the current running IRQ. */ 2819ee6e8bbSpbrook gic_set_running_irq(s, cpu, s->last_active[s->running_irq[cpu]][cpu]); 282e69954b9Spbrook } 283e69954b9Spbrook } 284e69954b9Spbrook 285a8170e5eSAvi Kivity static uint32_t gic_dist_readb(void *opaque, hwaddr offset) 286e69954b9Spbrook { 287fae15286SPeter Maydell GICState *s = (GICState *)opaque; 288e69954b9Spbrook uint32_t res; 289e69954b9Spbrook int irq; 290e69954b9Spbrook int i; 2919ee6e8bbSpbrook int cpu; 2929ee6e8bbSpbrook int cm; 2939ee6e8bbSpbrook int mask; 294e69954b9Spbrook 295926c4affSPeter Maydell cpu = gic_get_current_cpu(s); 2969ee6e8bbSpbrook cm = 1 << cpu; 297e69954b9Spbrook if (offset < 0x100) { 298e69954b9Spbrook if (offset == 0) 299e69954b9Spbrook return s->enabled; 300e69954b9Spbrook if (offset == 4) 301a32134aaSMark Langsdorf return ((s->num_irq / 32) - 1) | ((NUM_CPU(s) - 1) << 5); 302e69954b9Spbrook if (offset < 0x08) 303e69954b9Spbrook return 0; 304b79f2265SRob Herring if (offset >= 0x80) { 305b79f2265SRob Herring /* Interrupt Security , RAZ/WI */ 306b79f2265SRob Herring return 0; 307b79f2265SRob Herring } 308e69954b9Spbrook goto bad_reg; 309e69954b9Spbrook } else if (offset < 0x200) { 310e69954b9Spbrook /* Interrupt Set/Clear Enable. */ 311e69954b9Spbrook if (offset < 0x180) 312e69954b9Spbrook irq = (offset - 0x100) * 8; 313e69954b9Spbrook else 314e69954b9Spbrook irq = (offset - 0x180) * 8; 3159ee6e8bbSpbrook irq += GIC_BASE_IRQ; 316a32134aaSMark Langsdorf if (irq >= s->num_irq) 317e69954b9Spbrook goto bad_reg; 318e69954b9Spbrook res = 0; 319e69954b9Spbrook for (i = 0; i < 8; i++) { 32041bf234dSRabin Vincent if (GIC_TEST_ENABLED(irq + i, cm)) { 321e69954b9Spbrook res |= (1 << i); 322e69954b9Spbrook } 323e69954b9Spbrook } 324e69954b9Spbrook } else if (offset < 0x300) { 325e69954b9Spbrook /* Interrupt Set/Clear Pending. */ 326e69954b9Spbrook if (offset < 0x280) 327e69954b9Spbrook irq = (offset - 0x200) * 8; 328e69954b9Spbrook else 329e69954b9Spbrook irq = (offset - 0x280) * 8; 3309ee6e8bbSpbrook irq += GIC_BASE_IRQ; 331a32134aaSMark Langsdorf if (irq >= s->num_irq) 332e69954b9Spbrook goto bad_reg; 333e69954b9Spbrook res = 0; 33469253800SRusty Russell mask = (irq < GIC_INTERNAL) ? cm : ALL_CPU_MASK; 335e69954b9Spbrook for (i = 0; i < 8; i++) { 3368d999995SChristoffer Dall if (gic_test_pending(s, irq + i, mask)) { 337e69954b9Spbrook res |= (1 << i); 338e69954b9Spbrook } 339e69954b9Spbrook } 340e69954b9Spbrook } else if (offset < 0x400) { 341e69954b9Spbrook /* Interrupt Active. */ 3429ee6e8bbSpbrook irq = (offset - 0x300) * 8 + GIC_BASE_IRQ; 343a32134aaSMark Langsdorf if (irq >= s->num_irq) 344e69954b9Spbrook goto bad_reg; 345e69954b9Spbrook res = 0; 34669253800SRusty Russell mask = (irq < GIC_INTERNAL) ? cm : ALL_CPU_MASK; 347e69954b9Spbrook for (i = 0; i < 8; i++) { 3489ee6e8bbSpbrook if (GIC_TEST_ACTIVE(irq + i, mask)) { 349e69954b9Spbrook res |= (1 << i); 350e69954b9Spbrook } 351e69954b9Spbrook } 352e69954b9Spbrook } else if (offset < 0x800) { 353e69954b9Spbrook /* Interrupt Priority. */ 3549ee6e8bbSpbrook irq = (offset - 0x400) + GIC_BASE_IRQ; 355a32134aaSMark Langsdorf if (irq >= s->num_irq) 356e69954b9Spbrook goto bad_reg; 3579ee6e8bbSpbrook res = GIC_GET_PRIORITY(irq, cpu); 358e69954b9Spbrook } else if (offset < 0xc00) { 359e69954b9Spbrook /* Interrupt CPU Target. */ 3606b9680bbSPeter Maydell if (s->num_cpu == 1 && s->revision != REV_11MPCORE) { 3616b9680bbSPeter Maydell /* For uniprocessor GICs these RAZ/WI */ 3626b9680bbSPeter Maydell res = 0; 3636b9680bbSPeter Maydell } else { 3649ee6e8bbSpbrook irq = (offset - 0x800) + GIC_BASE_IRQ; 3656b9680bbSPeter Maydell if (irq >= s->num_irq) { 366e69954b9Spbrook goto bad_reg; 3676b9680bbSPeter Maydell } 3689ee6e8bbSpbrook if (irq >= 29 && irq <= 31) { 3699ee6e8bbSpbrook res = cm; 3709ee6e8bbSpbrook } else { 3719ee6e8bbSpbrook res = GIC_TARGET(irq); 3729ee6e8bbSpbrook } 3736b9680bbSPeter Maydell } 374e69954b9Spbrook } else if (offset < 0xf00) { 375e69954b9Spbrook /* Interrupt Configuration. */ 37671a62046SAdam Lackorzynski irq = (offset - 0xc00) * 4 + GIC_BASE_IRQ; 377a32134aaSMark Langsdorf if (irq >= s->num_irq) 378e69954b9Spbrook goto bad_reg; 379e69954b9Spbrook res = 0; 380e69954b9Spbrook for (i = 0; i < 4; i++) { 381e69954b9Spbrook if (GIC_TEST_MODEL(irq + i)) 382e69954b9Spbrook res |= (1 << (i * 2)); 38304050c5cSChristoffer Dall if (GIC_TEST_EDGE_TRIGGER(irq + i)) 384e69954b9Spbrook res |= (2 << (i * 2)); 385e69954b9Spbrook } 38640d22500SChristoffer Dall } else if (offset < 0xf10) { 38740d22500SChristoffer Dall goto bad_reg; 38840d22500SChristoffer Dall } else if (offset < 0xf30) { 38940d22500SChristoffer Dall if (s->revision == REV_11MPCORE || s->revision == REV_NVIC) { 39040d22500SChristoffer Dall goto bad_reg; 39140d22500SChristoffer Dall } 39240d22500SChristoffer Dall 39340d22500SChristoffer Dall if (offset < 0xf20) { 39440d22500SChristoffer Dall /* GICD_CPENDSGIRn */ 39540d22500SChristoffer Dall irq = (offset - 0xf10); 39640d22500SChristoffer Dall } else { 39740d22500SChristoffer Dall irq = (offset - 0xf20); 39840d22500SChristoffer Dall /* GICD_SPENDSGIRn */ 39940d22500SChristoffer Dall } 40040d22500SChristoffer Dall 40140d22500SChristoffer Dall res = s->sgi_pending[irq][cpu]; 402e69954b9Spbrook } else if (offset < 0xfe0) { 403e69954b9Spbrook goto bad_reg; 404e69954b9Spbrook } else /* offset >= 0xfe0 */ { 405e69954b9Spbrook if (offset & 3) { 406e69954b9Spbrook res = 0; 407e69954b9Spbrook } else { 408e69954b9Spbrook res = gic_id[(offset - 0xfe0) >> 2]; 409e69954b9Spbrook } 410e69954b9Spbrook } 411e69954b9Spbrook return res; 412e69954b9Spbrook bad_reg: 4138c8dc39fSPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 4148c8dc39fSPeter Maydell "gic_dist_readb: Bad offset %x\n", (int)offset); 415e69954b9Spbrook return 0; 416e69954b9Spbrook } 417e69954b9Spbrook 418a8170e5eSAvi Kivity static uint32_t gic_dist_readw(void *opaque, hwaddr offset) 419e69954b9Spbrook { 420e69954b9Spbrook uint32_t val; 421e69954b9Spbrook val = gic_dist_readb(opaque, offset); 422e69954b9Spbrook val |= gic_dist_readb(opaque, offset + 1) << 8; 423e69954b9Spbrook return val; 424e69954b9Spbrook } 425e69954b9Spbrook 426a8170e5eSAvi Kivity static uint32_t gic_dist_readl(void *opaque, hwaddr offset) 427e69954b9Spbrook { 428e69954b9Spbrook uint32_t val; 429e69954b9Spbrook val = gic_dist_readw(opaque, offset); 430e69954b9Spbrook val |= gic_dist_readw(opaque, offset + 2) << 16; 431e69954b9Spbrook return val; 432e69954b9Spbrook } 433e69954b9Spbrook 434a8170e5eSAvi Kivity static void gic_dist_writeb(void *opaque, hwaddr offset, 435e69954b9Spbrook uint32_t value) 436e69954b9Spbrook { 437fae15286SPeter Maydell GICState *s = (GICState *)opaque; 438e69954b9Spbrook int irq; 439e69954b9Spbrook int i; 4409ee6e8bbSpbrook int cpu; 441e69954b9Spbrook 442926c4affSPeter Maydell cpu = gic_get_current_cpu(s); 443e69954b9Spbrook if (offset < 0x100) { 444e69954b9Spbrook if (offset == 0) { 445e69954b9Spbrook s->enabled = (value & 1); 446e69954b9Spbrook DPRINTF("Distribution %sabled\n", s->enabled ? "En" : "Dis"); 447e69954b9Spbrook } else if (offset < 4) { 448e69954b9Spbrook /* ignored. */ 449b79f2265SRob Herring } else if (offset >= 0x80) { 450b79f2265SRob Herring /* Interrupt Security Registers, RAZ/WI */ 451e69954b9Spbrook } else { 452e69954b9Spbrook goto bad_reg; 453e69954b9Spbrook } 454e69954b9Spbrook } else if (offset < 0x180) { 455e69954b9Spbrook /* Interrupt Set Enable. */ 4569ee6e8bbSpbrook irq = (offset - 0x100) * 8 + GIC_BASE_IRQ; 457a32134aaSMark Langsdorf if (irq >= s->num_irq) 458e69954b9Spbrook goto bad_reg; 45941ab7b55SChristoffer Dall if (irq < GIC_NR_SGIS) { 4609ee6e8bbSpbrook value = 0xff; 46141ab7b55SChristoffer Dall } 46241ab7b55SChristoffer Dall 463e69954b9Spbrook for (i = 0; i < 8; i++) { 464e69954b9Spbrook if (value & (1 << i)) { 465f47b48fbSDaniel Sangorrin int mask = 466f47b48fbSDaniel Sangorrin (irq < GIC_INTERNAL) ? (1 << cpu) : GIC_TARGET(irq + i); 46769253800SRusty Russell int cm = (irq < GIC_INTERNAL) ? (1 << cpu) : ALL_CPU_MASK; 46841bf234dSRabin Vincent 46941bf234dSRabin Vincent if (!GIC_TEST_ENABLED(irq + i, cm)) { 470e69954b9Spbrook DPRINTF("Enabled IRQ %d\n", irq + i); 47141bf234dSRabin Vincent } 47241bf234dSRabin Vincent GIC_SET_ENABLED(irq + i, cm); 473e69954b9Spbrook /* If a raised level triggered IRQ enabled then mark 474e69954b9Spbrook is as pending. */ 4759ee6e8bbSpbrook if (GIC_TEST_LEVEL(irq + i, mask) 47604050c5cSChristoffer Dall && !GIC_TEST_EDGE_TRIGGER(irq + i)) { 4779ee6e8bbSpbrook DPRINTF("Set %d pending mask %x\n", irq + i, mask); 4789ee6e8bbSpbrook GIC_SET_PENDING(irq + i, mask); 4799ee6e8bbSpbrook } 480e69954b9Spbrook } 481e69954b9Spbrook } 482e69954b9Spbrook } else if (offset < 0x200) { 483e69954b9Spbrook /* Interrupt Clear Enable. */ 4849ee6e8bbSpbrook irq = (offset - 0x180) * 8 + GIC_BASE_IRQ; 485a32134aaSMark Langsdorf if (irq >= s->num_irq) 486e69954b9Spbrook goto bad_reg; 48741ab7b55SChristoffer Dall if (irq < GIC_NR_SGIS) { 4889ee6e8bbSpbrook value = 0; 48941ab7b55SChristoffer Dall } 49041ab7b55SChristoffer Dall 491e69954b9Spbrook for (i = 0; i < 8; i++) { 492e69954b9Spbrook if (value & (1 << i)) { 49369253800SRusty Russell int cm = (irq < GIC_INTERNAL) ? (1 << cpu) : ALL_CPU_MASK; 49441bf234dSRabin Vincent 49541bf234dSRabin Vincent if (GIC_TEST_ENABLED(irq + i, cm)) { 496e69954b9Spbrook DPRINTF("Disabled IRQ %d\n", irq + i); 49741bf234dSRabin Vincent } 49841bf234dSRabin Vincent GIC_CLEAR_ENABLED(irq + i, cm); 499e69954b9Spbrook } 500e69954b9Spbrook } 501e69954b9Spbrook } else if (offset < 0x280) { 502e69954b9Spbrook /* Interrupt Set Pending. */ 5039ee6e8bbSpbrook irq = (offset - 0x200) * 8 + GIC_BASE_IRQ; 504a32134aaSMark Langsdorf if (irq >= s->num_irq) 505e69954b9Spbrook goto bad_reg; 50641ab7b55SChristoffer Dall if (irq < GIC_NR_SGIS) { 5075b0adce1SChristoffer Dall value = 0; 50841ab7b55SChristoffer Dall } 5099ee6e8bbSpbrook 510e69954b9Spbrook for (i = 0; i < 8; i++) { 511e69954b9Spbrook if (value & (1 << i)) { 512f47b48fbSDaniel Sangorrin GIC_SET_PENDING(irq + i, GIC_TARGET(irq + i)); 513e69954b9Spbrook } 514e69954b9Spbrook } 515e69954b9Spbrook } else if (offset < 0x300) { 516e69954b9Spbrook /* Interrupt Clear Pending. */ 5179ee6e8bbSpbrook irq = (offset - 0x280) * 8 + GIC_BASE_IRQ; 518a32134aaSMark Langsdorf if (irq >= s->num_irq) 519e69954b9Spbrook goto bad_reg; 5205b0adce1SChristoffer Dall if (irq < GIC_NR_SGIS) { 5215b0adce1SChristoffer Dall value = 0; 5225b0adce1SChristoffer Dall } 5235b0adce1SChristoffer Dall 524e69954b9Spbrook for (i = 0; i < 8; i++) { 5259ee6e8bbSpbrook /* ??? This currently clears the pending bit for all CPUs, even 5269ee6e8bbSpbrook for per-CPU interrupts. It's unclear whether this is the 5279ee6e8bbSpbrook corect behavior. */ 528e69954b9Spbrook if (value & (1 << i)) { 5299ee6e8bbSpbrook GIC_CLEAR_PENDING(irq + i, ALL_CPU_MASK); 530e69954b9Spbrook } 531e69954b9Spbrook } 532e69954b9Spbrook } else if (offset < 0x400) { 533e69954b9Spbrook /* Interrupt Active. */ 534e69954b9Spbrook goto bad_reg; 535e69954b9Spbrook } else if (offset < 0x800) { 536e69954b9Spbrook /* Interrupt Priority. */ 5379ee6e8bbSpbrook irq = (offset - 0x400) + GIC_BASE_IRQ; 538a32134aaSMark Langsdorf if (irq >= s->num_irq) 539e69954b9Spbrook goto bad_reg; 5409df90ad0SChristoffer Dall gic_set_priority(s, cpu, irq, value); 541e69954b9Spbrook } else if (offset < 0xc00) { 5426b9680bbSPeter Maydell /* Interrupt CPU Target. RAZ/WI on uniprocessor GICs, with the 5436b9680bbSPeter Maydell * annoying exception of the 11MPCore's GIC. 5446b9680bbSPeter Maydell */ 5456b9680bbSPeter Maydell if (s->num_cpu != 1 || s->revision == REV_11MPCORE) { 5469ee6e8bbSpbrook irq = (offset - 0x800) + GIC_BASE_IRQ; 5476b9680bbSPeter Maydell if (irq >= s->num_irq) { 548e69954b9Spbrook goto bad_reg; 5496b9680bbSPeter Maydell } 5506b9680bbSPeter Maydell if (irq < 29) { 5519ee6e8bbSpbrook value = 0; 5526b9680bbSPeter Maydell } else if (irq < GIC_INTERNAL) { 5539ee6e8bbSpbrook value = ALL_CPU_MASK; 5546b9680bbSPeter Maydell } 5559ee6e8bbSpbrook s->irq_target[irq] = value & ALL_CPU_MASK; 5566b9680bbSPeter Maydell } 557e69954b9Spbrook } else if (offset < 0xf00) { 558e69954b9Spbrook /* Interrupt Configuration. */ 5599ee6e8bbSpbrook irq = (offset - 0xc00) * 4 + GIC_BASE_IRQ; 560a32134aaSMark Langsdorf if (irq >= s->num_irq) 561e69954b9Spbrook goto bad_reg; 562de7a900fSAdam Lackorzynski if (irq < GIC_NR_SGIS) 5639ee6e8bbSpbrook value |= 0xaa; 564e69954b9Spbrook for (i = 0; i < 4; i++) { 56524b790dfSAdam Lackorzynski if (s->revision == REV_11MPCORE || s->revision == REV_NVIC) { 566e69954b9Spbrook if (value & (1 << (i * 2))) { 567e69954b9Spbrook GIC_SET_MODEL(irq + i); 568e69954b9Spbrook } else { 569e69954b9Spbrook GIC_CLEAR_MODEL(irq + i); 570e69954b9Spbrook } 57124b790dfSAdam Lackorzynski } 572e69954b9Spbrook if (value & (2 << (i * 2))) { 57304050c5cSChristoffer Dall GIC_SET_EDGE_TRIGGER(irq + i); 574e69954b9Spbrook } else { 57504050c5cSChristoffer Dall GIC_CLEAR_EDGE_TRIGGER(irq + i); 576e69954b9Spbrook } 577e69954b9Spbrook } 57840d22500SChristoffer Dall } else if (offset < 0xf10) { 5799ee6e8bbSpbrook /* 0xf00 is only handled for 32-bit writes. */ 580e69954b9Spbrook goto bad_reg; 58140d22500SChristoffer Dall } else if (offset < 0xf20) { 58240d22500SChristoffer Dall /* GICD_CPENDSGIRn */ 58340d22500SChristoffer Dall if (s->revision == REV_11MPCORE || s->revision == REV_NVIC) { 58440d22500SChristoffer Dall goto bad_reg; 58540d22500SChristoffer Dall } 58640d22500SChristoffer Dall irq = (offset - 0xf10); 58740d22500SChristoffer Dall 58840d22500SChristoffer Dall s->sgi_pending[irq][cpu] &= ~value; 58940d22500SChristoffer Dall if (s->sgi_pending[irq][cpu] == 0) { 59040d22500SChristoffer Dall GIC_CLEAR_PENDING(irq, 1 << cpu); 59140d22500SChristoffer Dall } 59240d22500SChristoffer Dall } else if (offset < 0xf30) { 59340d22500SChristoffer Dall /* GICD_SPENDSGIRn */ 59440d22500SChristoffer Dall if (s->revision == REV_11MPCORE || s->revision == REV_NVIC) { 59540d22500SChristoffer Dall goto bad_reg; 59640d22500SChristoffer Dall } 59740d22500SChristoffer Dall irq = (offset - 0xf20); 59840d22500SChristoffer Dall 59940d22500SChristoffer Dall GIC_SET_PENDING(irq, 1 << cpu); 60040d22500SChristoffer Dall s->sgi_pending[irq][cpu] |= value; 60140d22500SChristoffer Dall } else { 60240d22500SChristoffer Dall goto bad_reg; 603e69954b9Spbrook } 604e69954b9Spbrook gic_update(s); 605e69954b9Spbrook return; 606e69954b9Spbrook bad_reg: 6078c8dc39fSPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 6088c8dc39fSPeter Maydell "gic_dist_writeb: Bad offset %x\n", (int)offset); 609e69954b9Spbrook } 610e69954b9Spbrook 611a8170e5eSAvi Kivity static void gic_dist_writew(void *opaque, hwaddr offset, 612e69954b9Spbrook uint32_t value) 613e69954b9Spbrook { 614e69954b9Spbrook gic_dist_writeb(opaque, offset, value & 0xff); 615e69954b9Spbrook gic_dist_writeb(opaque, offset + 1, value >> 8); 616e69954b9Spbrook } 617e69954b9Spbrook 618a8170e5eSAvi Kivity static void gic_dist_writel(void *opaque, hwaddr offset, 619e69954b9Spbrook uint32_t value) 620e69954b9Spbrook { 621fae15286SPeter Maydell GICState *s = (GICState *)opaque; 6228da3ff18Spbrook if (offset == 0xf00) { 6239ee6e8bbSpbrook int cpu; 6249ee6e8bbSpbrook int irq; 6259ee6e8bbSpbrook int mask; 62640d22500SChristoffer Dall int target_cpu; 6279ee6e8bbSpbrook 628926c4affSPeter Maydell cpu = gic_get_current_cpu(s); 6299ee6e8bbSpbrook irq = value & 0x3ff; 6309ee6e8bbSpbrook switch ((value >> 24) & 3) { 6319ee6e8bbSpbrook case 0: 6329ee6e8bbSpbrook mask = (value >> 16) & ALL_CPU_MASK; 6339ee6e8bbSpbrook break; 6349ee6e8bbSpbrook case 1: 635fa250144SAdam Lackorzynski mask = ALL_CPU_MASK ^ (1 << cpu); 6369ee6e8bbSpbrook break; 6379ee6e8bbSpbrook case 2: 638fa250144SAdam Lackorzynski mask = 1 << cpu; 6399ee6e8bbSpbrook break; 6409ee6e8bbSpbrook default: 6419ee6e8bbSpbrook DPRINTF("Bad Soft Int target filter\n"); 6429ee6e8bbSpbrook mask = ALL_CPU_MASK; 6439ee6e8bbSpbrook break; 6449ee6e8bbSpbrook } 6459ee6e8bbSpbrook GIC_SET_PENDING(irq, mask); 64640d22500SChristoffer Dall target_cpu = ctz32(mask); 64740d22500SChristoffer Dall while (target_cpu < GIC_NCPU) { 64840d22500SChristoffer Dall s->sgi_pending[irq][target_cpu] |= (1 << cpu); 64940d22500SChristoffer Dall mask &= ~(1 << target_cpu); 65040d22500SChristoffer Dall target_cpu = ctz32(mask); 65140d22500SChristoffer Dall } 6529ee6e8bbSpbrook gic_update(s); 6539ee6e8bbSpbrook return; 6549ee6e8bbSpbrook } 655e69954b9Spbrook gic_dist_writew(opaque, offset, value & 0xffff); 656e69954b9Spbrook gic_dist_writew(opaque, offset + 2, value >> 16); 657e69954b9Spbrook } 658e69954b9Spbrook 659755c0802SAvi Kivity static const MemoryRegionOps gic_dist_ops = { 660755c0802SAvi Kivity .old_mmio = { 661755c0802SAvi Kivity .read = { gic_dist_readb, gic_dist_readw, gic_dist_readl, }, 662755c0802SAvi Kivity .write = { gic_dist_writeb, gic_dist_writew, gic_dist_writel, }, 663755c0802SAvi Kivity }, 664755c0802SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 665e69954b9Spbrook }; 666e69954b9Spbrook 667fae15286SPeter Maydell static uint32_t gic_cpu_read(GICState *s, int cpu, int offset) 668e69954b9Spbrook { 669e69954b9Spbrook switch (offset) { 670e69954b9Spbrook case 0x00: /* Control */ 6719ee6e8bbSpbrook return s->cpu_enabled[cpu]; 672e69954b9Spbrook case 0x04: /* Priority mask */ 6739ee6e8bbSpbrook return s->priority_mask[cpu]; 674e69954b9Spbrook case 0x08: /* Binary Point */ 675aa7d461aSChristoffer Dall return s->bpr[cpu]; 676e69954b9Spbrook case 0x0c: /* Acknowledge */ 6779ee6e8bbSpbrook return gic_acknowledge_irq(s, cpu); 67866a0a2cbSDong Xu Wang case 0x14: /* Running Priority */ 6799ee6e8bbSpbrook return s->running_priority[cpu]; 680e69954b9Spbrook case 0x18: /* Highest Pending Interrupt */ 6819ee6e8bbSpbrook return s->current_pending[cpu]; 682aa7d461aSChristoffer Dall case 0x1c: /* Aliased Binary Point */ 683aa7d461aSChristoffer Dall return s->abpr[cpu]; 684a9d477c4SChristoffer Dall case 0xd0: case 0xd4: case 0xd8: case 0xdc: 685a9d477c4SChristoffer Dall return s->apr[(offset - 0xd0) / 4][cpu]; 686e69954b9Spbrook default: 6878c8dc39fSPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 6888c8dc39fSPeter Maydell "gic_cpu_read: Bad offset %x\n", (int)offset); 689e69954b9Spbrook return 0; 690e69954b9Spbrook } 691e69954b9Spbrook } 692e69954b9Spbrook 693fae15286SPeter Maydell static void gic_cpu_write(GICState *s, int cpu, int offset, uint32_t value) 694e69954b9Spbrook { 695e69954b9Spbrook switch (offset) { 696e69954b9Spbrook case 0x00: /* Control */ 6979ee6e8bbSpbrook s->cpu_enabled[cpu] = (value & 1); 6989ab1b605SEvgeny Voevodin DPRINTF("CPU %d %sabled\n", cpu, s->cpu_enabled[cpu] ? "En" : "Dis"); 699e69954b9Spbrook break; 700e69954b9Spbrook case 0x04: /* Priority mask */ 7019ee6e8bbSpbrook s->priority_mask[cpu] = (value & 0xff); 702e69954b9Spbrook break; 703e69954b9Spbrook case 0x08: /* Binary Point */ 704aa7d461aSChristoffer Dall s->bpr[cpu] = (value & 0x7); 705e69954b9Spbrook break; 706e69954b9Spbrook case 0x10: /* End Of Interrupt */ 707*e7ae771fSStefan Weil gic_complete_irq(s, cpu, value & 0x3ff); 708*e7ae771fSStefan Weil return; 709aa7d461aSChristoffer Dall case 0x1c: /* Aliased Binary Point */ 710aa7d461aSChristoffer Dall if (s->revision >= 2) { 711aa7d461aSChristoffer Dall s->abpr[cpu] = (value & 0x7); 712aa7d461aSChristoffer Dall } 713aa7d461aSChristoffer Dall break; 714a9d477c4SChristoffer Dall case 0xd0: case 0xd4: case 0xd8: case 0xdc: 715a9d477c4SChristoffer Dall qemu_log_mask(LOG_UNIMP, "Writing APR not implemented\n"); 716a9d477c4SChristoffer Dall break; 717e69954b9Spbrook default: 7188c8dc39fSPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 7198c8dc39fSPeter Maydell "gic_cpu_write: Bad offset %x\n", (int)offset); 720e69954b9Spbrook return; 721e69954b9Spbrook } 722e69954b9Spbrook gic_update(s); 723e69954b9Spbrook } 724e2c56465SPeter Maydell 725e2c56465SPeter Maydell /* Wrappers to read/write the GIC CPU interface for the current CPU */ 726a8170e5eSAvi Kivity static uint64_t gic_thiscpu_read(void *opaque, hwaddr addr, 727e2c56465SPeter Maydell unsigned size) 728e2c56465SPeter Maydell { 729fae15286SPeter Maydell GICState *s = (GICState *)opaque; 730926c4affSPeter Maydell return gic_cpu_read(s, gic_get_current_cpu(s), addr); 731e2c56465SPeter Maydell } 732e2c56465SPeter Maydell 733a8170e5eSAvi Kivity static void gic_thiscpu_write(void *opaque, hwaddr addr, 734e2c56465SPeter Maydell uint64_t value, unsigned size) 735e2c56465SPeter Maydell { 736fae15286SPeter Maydell GICState *s = (GICState *)opaque; 737926c4affSPeter Maydell gic_cpu_write(s, gic_get_current_cpu(s), addr, value); 738e2c56465SPeter Maydell } 739e2c56465SPeter Maydell 740e2c56465SPeter Maydell /* Wrappers to read/write the GIC CPU interface for a specific CPU. 741fae15286SPeter Maydell * These just decode the opaque pointer into GICState* + cpu id. 742e2c56465SPeter Maydell */ 743a8170e5eSAvi Kivity static uint64_t gic_do_cpu_read(void *opaque, hwaddr addr, 744e2c56465SPeter Maydell unsigned size) 745e2c56465SPeter Maydell { 746fae15286SPeter Maydell GICState **backref = (GICState **)opaque; 747fae15286SPeter Maydell GICState *s = *backref; 748e2c56465SPeter Maydell int id = (backref - s->backref); 7490e4a398aSPeter Maydell return gic_cpu_read(s, id, addr); 750e2c56465SPeter Maydell } 751e2c56465SPeter Maydell 752a8170e5eSAvi Kivity static void gic_do_cpu_write(void *opaque, hwaddr addr, 753e2c56465SPeter Maydell uint64_t value, unsigned size) 754e2c56465SPeter Maydell { 755fae15286SPeter Maydell GICState **backref = (GICState **)opaque; 756fae15286SPeter Maydell GICState *s = *backref; 757e2c56465SPeter Maydell int id = (backref - s->backref); 7580e4a398aSPeter Maydell gic_cpu_write(s, id, addr, value); 759e2c56465SPeter Maydell } 760e2c56465SPeter Maydell 761e2c56465SPeter Maydell static const MemoryRegionOps gic_thiscpu_ops = { 762e2c56465SPeter Maydell .read = gic_thiscpu_read, 763e2c56465SPeter Maydell .write = gic_thiscpu_write, 764e2c56465SPeter Maydell .endianness = DEVICE_NATIVE_ENDIAN, 765e2c56465SPeter Maydell }; 766e2c56465SPeter Maydell 767e2c56465SPeter Maydell static const MemoryRegionOps gic_cpu_ops = { 768e2c56465SPeter Maydell .read = gic_do_cpu_read, 769e2c56465SPeter Maydell .write = gic_do_cpu_write, 770e2c56465SPeter Maydell .endianness = DEVICE_NATIVE_ENDIAN, 771e2c56465SPeter Maydell }; 772e69954b9Spbrook 7737b95a508SKONRAD Frederic void gic_init_irqs_and_distributor(GICState *s) 774e69954b9Spbrook { 775285b4432SAndreas Färber SysBusDevice *sbd = SYS_BUS_DEVICE(s); 7769ee6e8bbSpbrook int i; 777e69954b9Spbrook 778544d1afaSPeter Maydell i = s->num_irq - GIC_INTERNAL; 779544d1afaSPeter Maydell /* For the GIC, also expose incoming GPIO lines for PPIs for each CPU. 780544d1afaSPeter Maydell * GPIO array layout is thus: 781544d1afaSPeter Maydell * [0..N-1] SPIs 782544d1afaSPeter Maydell * [N..N+31] PPIs for CPU 0 783544d1afaSPeter Maydell * [N+32..N+63] PPIs for CPU 1 784544d1afaSPeter Maydell * ... 785544d1afaSPeter Maydell */ 78684e4fccbSPeter Maydell if (s->revision != REV_NVIC) { 787c48c6522SPeter Maydell i += (GIC_INTERNAL * s->num_cpu); 78884e4fccbSPeter Maydell } 789285b4432SAndreas Färber qdev_init_gpio_in(DEVICE(s), gic_set_irq, i); 790c988bfadSPaul Brook for (i = 0; i < NUM_CPU(s); i++) { 791285b4432SAndreas Färber sysbus_init_irq(sbd, &s->parent_irq[i]); 7929ee6e8bbSpbrook } 7931437c94bSPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &gic_dist_ops, s, 7941437c94bSPaolo Bonzini "gic_dist", 0x1000); 7952b518c56SPeter Maydell } 7962b518c56SPeter Maydell 79753111180SPeter Maydell static void arm_gic_realize(DeviceState *dev, Error **errp) 7982b518c56SPeter Maydell { 79953111180SPeter Maydell /* Device instance realize function for the GIC sysbus device */ 8002b518c56SPeter Maydell int i; 80153111180SPeter Maydell GICState *s = ARM_GIC(dev); 80253111180SPeter Maydell SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 8031e8cae4dSPeter Maydell ARMGICClass *agc = ARM_GIC_GET_CLASS(s); 8040175ba10SMarkus Armbruster Error *local_err = NULL; 8051e8cae4dSPeter Maydell 8060175ba10SMarkus Armbruster agc->parent_realize(dev, &local_err); 8070175ba10SMarkus Armbruster if (local_err) { 8080175ba10SMarkus Armbruster error_propagate(errp, local_err); 80953111180SPeter Maydell return; 81053111180SPeter Maydell } 8111e8cae4dSPeter Maydell 8127b95a508SKONRAD Frederic gic_init_irqs_and_distributor(s); 8132b518c56SPeter Maydell 814e2c56465SPeter Maydell /* Memory regions for the CPU interfaces (NVIC doesn't have these): 815e2c56465SPeter Maydell * a region for "CPU interface for this core", then a region for 816e2c56465SPeter Maydell * "CPU interface for core 0", "for core 1", ... 817e2c56465SPeter Maydell * NB that the memory region size of 0x100 applies for the 11MPCore 818e2c56465SPeter Maydell * and also cores following the GIC v1 spec (ie A9). 819e2c56465SPeter Maydell * GIC v2 defines a larger memory region (0x1000) so this will need 820e2c56465SPeter Maydell * to be extended when we implement A15. 821e2c56465SPeter Maydell */ 8221437c94bSPaolo Bonzini memory_region_init_io(&s->cpuiomem[0], OBJECT(s), &gic_thiscpu_ops, s, 823e2c56465SPeter Maydell "gic_cpu", 0x100); 824e2c56465SPeter Maydell for (i = 0; i < NUM_CPU(s); i++) { 825e2c56465SPeter Maydell s->backref[i] = s; 8261437c94bSPaolo Bonzini memory_region_init_io(&s->cpuiomem[i+1], OBJECT(s), &gic_cpu_ops, 8271437c94bSPaolo Bonzini &s->backref[i], "gic_cpu", 0x100); 828e2c56465SPeter Maydell } 829496dbcd1SPeter Maydell /* Distributor */ 83053111180SPeter Maydell sysbus_init_mmio(sbd, &s->iomem); 831496dbcd1SPeter Maydell /* cpu interfaces (one for "current cpu" plus one per cpu) */ 832496dbcd1SPeter Maydell for (i = 0; i <= NUM_CPU(s); i++) { 83353111180SPeter Maydell sysbus_init_mmio(sbd, &s->cpuiomem[i]); 834496dbcd1SPeter Maydell } 835496dbcd1SPeter Maydell } 836496dbcd1SPeter Maydell 837496dbcd1SPeter Maydell static void arm_gic_class_init(ObjectClass *klass, void *data) 838496dbcd1SPeter Maydell { 839496dbcd1SPeter Maydell DeviceClass *dc = DEVICE_CLASS(klass); 8401e8cae4dSPeter Maydell ARMGICClass *agc = ARM_GIC_CLASS(klass); 84153111180SPeter Maydell 84253111180SPeter Maydell agc->parent_realize = dc->realize; 84353111180SPeter Maydell dc->realize = arm_gic_realize; 844496dbcd1SPeter Maydell } 845496dbcd1SPeter Maydell 8468c43a6f0SAndreas Färber static const TypeInfo arm_gic_info = { 8471e8cae4dSPeter Maydell .name = TYPE_ARM_GIC, 8481e8cae4dSPeter Maydell .parent = TYPE_ARM_GIC_COMMON, 849fae15286SPeter Maydell .instance_size = sizeof(GICState), 850496dbcd1SPeter Maydell .class_init = arm_gic_class_init, 851998a74bcSPeter Maydell .class_size = sizeof(ARMGICClass), 852496dbcd1SPeter Maydell }; 853496dbcd1SPeter Maydell 854496dbcd1SPeter Maydell static void arm_gic_register_types(void) 855496dbcd1SPeter Maydell { 856496dbcd1SPeter Maydell type_register_static(&arm_gic_info); 857496dbcd1SPeter Maydell } 858496dbcd1SPeter Maydell 859496dbcd1SPeter Maydell type_init(arm_gic_register_types) 860