xref: /qemu/hw/intc/arm_gic.c (revision dfc080791dfb9dd8907a15e6d45b6cc4969b986f)
1e69954b9Spbrook /*
29ee6e8bbSpbrook  * ARM Generic/Distributed Interrupt Controller
3e69954b9Spbrook  *
49ee6e8bbSpbrook  * Copyright (c) 2006-2007 CodeSourcery.
5e69954b9Spbrook  * Written by Paul Brook
6e69954b9Spbrook  *
78e31bf38SMatthew Fernandez  * This code is licensed under the GPL.
8e69954b9Spbrook  */
9e69954b9Spbrook 
109ee6e8bbSpbrook /* This file contains implementation code for the RealView EB interrupt
110d256bdcSPeter Maydell  * controller, MPCore distributed interrupt controller and ARMv7-M
120d256bdcSPeter Maydell  * Nested Vectored Interrupt Controller.
130d256bdcSPeter Maydell  * It is compiled in two ways:
140d256bdcSPeter Maydell  *  (1) as a standalone file to produce a sysbus device which is a GIC
150d256bdcSPeter Maydell  *  that can be used on the realview board and as one of the builtin
160d256bdcSPeter Maydell  *  private peripherals for the ARM MP CPUs (11MPCore, A9, etc)
170d256bdcSPeter Maydell  *  (2) by being directly #included into armv7m_nvic.c to produce the
180d256bdcSPeter Maydell  *  armv7m_nvic device.
190d256bdcSPeter Maydell  */
20e69954b9Spbrook 
2183c9f4caSPaolo Bonzini #include "hw/sysbus.h"
2247b43a1fSPaolo Bonzini #include "gic_internal.h"
23*dfc08079SAndreas Färber #include "qom/cpu.h"
24386e2955SPeter Maydell 
25e69954b9Spbrook //#define DEBUG_GIC
26e69954b9Spbrook 
27e69954b9Spbrook #ifdef DEBUG_GIC
28001faf32SBlue Swirl #define DPRINTF(fmt, ...) \
295eb98401SPeter A. G. Crosthwaite do { fprintf(stderr, "arm_gic: " fmt , ## __VA_ARGS__); } while (0)
30e69954b9Spbrook #else
31001faf32SBlue Swirl #define DPRINTF(fmt, ...) do {} while(0)
32e69954b9Spbrook #endif
33e69954b9Spbrook 
342a29ddeeSPeter Maydell static const uint8_t gic_id[] = {
352a29ddeeSPeter Maydell     0x90, 0x13, 0x04, 0x00, 0x0d, 0xf0, 0x05, 0xb1
362a29ddeeSPeter Maydell };
372a29ddeeSPeter Maydell 
38c988bfadSPaul Brook #define NUM_CPU(s) ((s)->num_cpu)
399ee6e8bbSpbrook 
40fae15286SPeter Maydell static inline int gic_get_current_cpu(GICState *s)
41926c4affSPeter Maydell {
42926c4affSPeter Maydell     if (s->num_cpu > 1) {
434917cf44SAndreas Färber         return current_cpu->cpu_index;
44926c4affSPeter Maydell     }
45926c4affSPeter Maydell     return 0;
46926c4affSPeter Maydell }
47926c4affSPeter Maydell 
48e69954b9Spbrook /* TODO: Many places that call this routine could be optimized.  */
49e69954b9Spbrook /* Update interrupt status after enabled or pending bits have been changed.  */
50fae15286SPeter Maydell void gic_update(GICState *s)
51e69954b9Spbrook {
52e69954b9Spbrook     int best_irq;
53e69954b9Spbrook     int best_prio;
54e69954b9Spbrook     int irq;
559ee6e8bbSpbrook     int level;
569ee6e8bbSpbrook     int cpu;
579ee6e8bbSpbrook     int cm;
58e69954b9Spbrook 
59c988bfadSPaul Brook     for (cpu = 0; cpu < NUM_CPU(s); cpu++) {
609ee6e8bbSpbrook         cm = 1 << cpu;
619ee6e8bbSpbrook         s->current_pending[cpu] = 1023;
629ee6e8bbSpbrook         if (!s->enabled || !s->cpu_enabled[cpu]) {
639ee6e8bbSpbrook             qemu_irq_lower(s->parent_irq[cpu]);
64e69954b9Spbrook             return;
65e69954b9Spbrook         }
66e69954b9Spbrook         best_prio = 0x100;
67e69954b9Spbrook         best_irq = 1023;
68a32134aaSMark Langsdorf         for (irq = 0; irq < s->num_irq; irq++) {
6941bf234dSRabin Vincent             if (GIC_TEST_ENABLED(irq, cm) && GIC_TEST_PENDING(irq, cm)) {
709ee6e8bbSpbrook                 if (GIC_GET_PRIORITY(irq, cpu) < best_prio) {
719ee6e8bbSpbrook                     best_prio = GIC_GET_PRIORITY(irq, cpu);
72e69954b9Spbrook                     best_irq = irq;
73e69954b9Spbrook                 }
74e69954b9Spbrook             }
75e69954b9Spbrook         }
769ee6e8bbSpbrook         level = 0;
77cad065f1SPeter Maydell         if (best_prio < s->priority_mask[cpu]) {
789ee6e8bbSpbrook             s->current_pending[cpu] = best_irq;
799ee6e8bbSpbrook             if (best_prio < s->running_priority[cpu]) {
808c815fb3SPeter Crosthwaite                 DPRINTF("Raised pending IRQ %d (cpu %d)\n", best_irq, cpu);
819ee6e8bbSpbrook                 level = 1;
82e69954b9Spbrook             }
83e69954b9Spbrook         }
849ee6e8bbSpbrook         qemu_set_irq(s->parent_irq[cpu], level);
859ee6e8bbSpbrook     }
86e69954b9Spbrook }
87e69954b9Spbrook 
88fae15286SPeter Maydell void gic_set_pending_private(GICState *s, int cpu, int irq)
899ee6e8bbSpbrook {
909ee6e8bbSpbrook     int cm = 1 << cpu;
919ee6e8bbSpbrook 
929ee6e8bbSpbrook     if (GIC_TEST_PENDING(irq, cm))
939ee6e8bbSpbrook         return;
949ee6e8bbSpbrook 
959ee6e8bbSpbrook     DPRINTF("Set %d pending cpu %d\n", irq, cpu);
969ee6e8bbSpbrook     GIC_SET_PENDING(irq, cm);
979ee6e8bbSpbrook     gic_update(s);
989ee6e8bbSpbrook }
999ee6e8bbSpbrook 
1009ee6e8bbSpbrook /* Process a change in an external IRQ input.  */
101e69954b9Spbrook static void gic_set_irq(void *opaque, int irq, int level)
102e69954b9Spbrook {
103544d1afaSPeter Maydell     /* Meaning of the 'irq' parameter:
104544d1afaSPeter Maydell      *  [0..N-1] : external interrupts
105544d1afaSPeter Maydell      *  [N..N+31] : PPI (internal) interrupts for CPU 0
106544d1afaSPeter Maydell      *  [N+32..N+63] : PPI (internal interrupts for CPU 1
107544d1afaSPeter Maydell      *  ...
108544d1afaSPeter Maydell      */
109fae15286SPeter Maydell     GICState *s = (GICState *)opaque;
110544d1afaSPeter Maydell     int cm, target;
111544d1afaSPeter Maydell     if (irq < (s->num_irq - GIC_INTERNAL)) {
112e69954b9Spbrook         /* The first external input line is internal interrupt 32.  */
113544d1afaSPeter Maydell         cm = ALL_CPU_MASK;
11469253800SRusty Russell         irq += GIC_INTERNAL;
115544d1afaSPeter Maydell         target = GIC_TARGET(irq);
116544d1afaSPeter Maydell     } else {
117544d1afaSPeter Maydell         int cpu;
118544d1afaSPeter Maydell         irq -= (s->num_irq - GIC_INTERNAL);
119544d1afaSPeter Maydell         cpu = irq / GIC_INTERNAL;
120544d1afaSPeter Maydell         irq %= GIC_INTERNAL;
121544d1afaSPeter Maydell         cm = 1 << cpu;
122544d1afaSPeter Maydell         target = cm;
123544d1afaSPeter Maydell     }
124544d1afaSPeter Maydell 
125544d1afaSPeter Maydell     if (level == GIC_TEST_LEVEL(irq, cm)) {
126e69954b9Spbrook         return;
127544d1afaSPeter Maydell     }
128e69954b9Spbrook 
129e69954b9Spbrook     if (level) {
130544d1afaSPeter Maydell         GIC_SET_LEVEL(irq, cm);
131544d1afaSPeter Maydell         if (GIC_TEST_TRIGGER(irq) || GIC_TEST_ENABLED(irq, cm)) {
132544d1afaSPeter Maydell             DPRINTF("Set %d pending mask %x\n", irq, target);
133544d1afaSPeter Maydell             GIC_SET_PENDING(irq, target);
134e69954b9Spbrook         }
135e69954b9Spbrook     } else {
136544d1afaSPeter Maydell         GIC_CLEAR_LEVEL(irq, cm);
137e69954b9Spbrook     }
138e69954b9Spbrook     gic_update(s);
139e69954b9Spbrook }
140e69954b9Spbrook 
141fae15286SPeter Maydell static void gic_set_running_irq(GICState *s, int cpu, int irq)
142e69954b9Spbrook {
1439ee6e8bbSpbrook     s->running_irq[cpu] = irq;
1449ee6e8bbSpbrook     if (irq == 1023) {
1459ee6e8bbSpbrook         s->running_priority[cpu] = 0x100;
1469ee6e8bbSpbrook     } else {
1479ee6e8bbSpbrook         s->running_priority[cpu] = GIC_GET_PRIORITY(irq, cpu);
1489ee6e8bbSpbrook     }
149e69954b9Spbrook     gic_update(s);
150e69954b9Spbrook }
151e69954b9Spbrook 
152fae15286SPeter Maydell uint32_t gic_acknowledge_irq(GICState *s, int cpu)
153e69954b9Spbrook {
154e69954b9Spbrook     int new_irq;
1559ee6e8bbSpbrook     int cm = 1 << cpu;
1569ee6e8bbSpbrook     new_irq = s->current_pending[cpu];
1579ee6e8bbSpbrook     if (new_irq == 1023
1589ee6e8bbSpbrook             || GIC_GET_PRIORITY(new_irq, cpu) >= s->running_priority[cpu]) {
159e69954b9Spbrook         DPRINTF("ACK no pending IRQ\n");
160e69954b9Spbrook         return 1023;
161e69954b9Spbrook     }
1629ee6e8bbSpbrook     s->last_active[new_irq][cpu] = s->running_irq[cpu];
1639ee6e8bbSpbrook     /* Clear pending flags for both level and edge triggered interrupts.
1649ee6e8bbSpbrook        Level triggered IRQs will be reasserted once they become inactive.  */
1659ee6e8bbSpbrook     GIC_CLEAR_PENDING(new_irq, GIC_TEST_MODEL(new_irq) ? ALL_CPU_MASK : cm);
1669ee6e8bbSpbrook     gic_set_running_irq(s, cpu, new_irq);
167e69954b9Spbrook     DPRINTF("ACK %d\n", new_irq);
168e69954b9Spbrook     return new_irq;
169e69954b9Spbrook }
170e69954b9Spbrook 
171fae15286SPeter Maydell void gic_complete_irq(GICState *s, int cpu, int irq)
172e69954b9Spbrook {
173e69954b9Spbrook     int update = 0;
1749ee6e8bbSpbrook     int cm = 1 << cpu;
175df628ff1Spbrook     DPRINTF("EOI %d\n", irq);
176a32134aaSMark Langsdorf     if (irq >= s->num_irq) {
177217bfb44SPeter Maydell         /* This handles two cases:
178217bfb44SPeter Maydell          * 1. If software writes the ID of a spurious interrupt [ie 1023]
179217bfb44SPeter Maydell          * to the GICC_EOIR, the GIC ignores that write.
180217bfb44SPeter Maydell          * 2. If software writes the number of a non-existent interrupt
181217bfb44SPeter Maydell          * this must be a subcase of "value written does not match the last
182217bfb44SPeter Maydell          * valid interrupt value read from the Interrupt Acknowledge
183217bfb44SPeter Maydell          * register" and so this is UNPREDICTABLE. We choose to ignore it.
184217bfb44SPeter Maydell          */
185217bfb44SPeter Maydell         return;
186217bfb44SPeter Maydell     }
1879ee6e8bbSpbrook     if (s->running_irq[cpu] == 1023)
188e69954b9Spbrook         return; /* No active IRQ.  */
189e69954b9Spbrook     /* Mark level triggered interrupts as pending if they are still
190e69954b9Spbrook        raised.  */
19141bf234dSRabin Vincent     if (!GIC_TEST_TRIGGER(irq) && GIC_TEST_ENABLED(irq, cm)
1929ee6e8bbSpbrook         && GIC_TEST_LEVEL(irq, cm) && (GIC_TARGET(irq) & cm) != 0) {
1939ee6e8bbSpbrook         DPRINTF("Set %d pending mask %x\n", irq, cm);
1949ee6e8bbSpbrook         GIC_SET_PENDING(irq, cm);
195e69954b9Spbrook         update = 1;
196e69954b9Spbrook     }
1979ee6e8bbSpbrook     if (irq != s->running_irq[cpu]) {
198e69954b9Spbrook         /* Complete an IRQ that is not currently running.  */
1999ee6e8bbSpbrook         int tmp = s->running_irq[cpu];
2009ee6e8bbSpbrook         while (s->last_active[tmp][cpu] != 1023) {
2019ee6e8bbSpbrook             if (s->last_active[tmp][cpu] == irq) {
2029ee6e8bbSpbrook                 s->last_active[tmp][cpu] = s->last_active[irq][cpu];
203e69954b9Spbrook                 break;
204e69954b9Spbrook             }
2059ee6e8bbSpbrook             tmp = s->last_active[tmp][cpu];
206e69954b9Spbrook         }
207e69954b9Spbrook         if (update) {
208e69954b9Spbrook             gic_update(s);
209e69954b9Spbrook         }
210e69954b9Spbrook     } else {
211e69954b9Spbrook         /* Complete the current running IRQ.  */
2129ee6e8bbSpbrook         gic_set_running_irq(s, cpu, s->last_active[s->running_irq[cpu]][cpu]);
213e69954b9Spbrook     }
214e69954b9Spbrook }
215e69954b9Spbrook 
216a8170e5eSAvi Kivity static uint32_t gic_dist_readb(void *opaque, hwaddr offset)
217e69954b9Spbrook {
218fae15286SPeter Maydell     GICState *s = (GICState *)opaque;
219e69954b9Spbrook     uint32_t res;
220e69954b9Spbrook     int irq;
221e69954b9Spbrook     int i;
2229ee6e8bbSpbrook     int cpu;
2239ee6e8bbSpbrook     int cm;
2249ee6e8bbSpbrook     int mask;
225e69954b9Spbrook 
226926c4affSPeter Maydell     cpu = gic_get_current_cpu(s);
2279ee6e8bbSpbrook     cm = 1 << cpu;
228e69954b9Spbrook     if (offset < 0x100) {
229e69954b9Spbrook         if (offset == 0)
230e69954b9Spbrook             return s->enabled;
231e69954b9Spbrook         if (offset == 4)
232a32134aaSMark Langsdorf             return ((s->num_irq / 32) - 1) | ((NUM_CPU(s) - 1) << 5);
233e69954b9Spbrook         if (offset < 0x08)
234e69954b9Spbrook             return 0;
235b79f2265SRob Herring         if (offset >= 0x80) {
236b79f2265SRob Herring             /* Interrupt Security , RAZ/WI */
237b79f2265SRob Herring             return 0;
238b79f2265SRob Herring         }
239e69954b9Spbrook         goto bad_reg;
240e69954b9Spbrook     } else if (offset < 0x200) {
241e69954b9Spbrook         /* Interrupt Set/Clear Enable.  */
242e69954b9Spbrook         if (offset < 0x180)
243e69954b9Spbrook             irq = (offset - 0x100) * 8;
244e69954b9Spbrook         else
245e69954b9Spbrook             irq = (offset - 0x180) * 8;
2469ee6e8bbSpbrook         irq += GIC_BASE_IRQ;
247a32134aaSMark Langsdorf         if (irq >= s->num_irq)
248e69954b9Spbrook             goto bad_reg;
249e69954b9Spbrook         res = 0;
250e69954b9Spbrook         for (i = 0; i < 8; i++) {
25141bf234dSRabin Vincent             if (GIC_TEST_ENABLED(irq + i, cm)) {
252e69954b9Spbrook                 res |= (1 << i);
253e69954b9Spbrook             }
254e69954b9Spbrook         }
255e69954b9Spbrook     } else if (offset < 0x300) {
256e69954b9Spbrook         /* Interrupt Set/Clear Pending.  */
257e69954b9Spbrook         if (offset < 0x280)
258e69954b9Spbrook             irq = (offset - 0x200) * 8;
259e69954b9Spbrook         else
260e69954b9Spbrook             irq = (offset - 0x280) * 8;
2619ee6e8bbSpbrook         irq += GIC_BASE_IRQ;
262a32134aaSMark Langsdorf         if (irq >= s->num_irq)
263e69954b9Spbrook             goto bad_reg;
264e69954b9Spbrook         res = 0;
26569253800SRusty Russell         mask = (irq < GIC_INTERNAL) ?  cm : ALL_CPU_MASK;
266e69954b9Spbrook         for (i = 0; i < 8; i++) {
2679ee6e8bbSpbrook             if (GIC_TEST_PENDING(irq + i, mask)) {
268e69954b9Spbrook                 res |= (1 << i);
269e69954b9Spbrook             }
270e69954b9Spbrook         }
271e69954b9Spbrook     } else if (offset < 0x400) {
272e69954b9Spbrook         /* Interrupt Active.  */
2739ee6e8bbSpbrook         irq = (offset - 0x300) * 8 + GIC_BASE_IRQ;
274a32134aaSMark Langsdorf         if (irq >= s->num_irq)
275e69954b9Spbrook             goto bad_reg;
276e69954b9Spbrook         res = 0;
27769253800SRusty Russell         mask = (irq < GIC_INTERNAL) ?  cm : ALL_CPU_MASK;
278e69954b9Spbrook         for (i = 0; i < 8; i++) {
2799ee6e8bbSpbrook             if (GIC_TEST_ACTIVE(irq + i, mask)) {
280e69954b9Spbrook                 res |= (1 << i);
281e69954b9Spbrook             }
282e69954b9Spbrook         }
283e69954b9Spbrook     } else if (offset < 0x800) {
284e69954b9Spbrook         /* Interrupt Priority.  */
2859ee6e8bbSpbrook         irq = (offset - 0x400) + GIC_BASE_IRQ;
286a32134aaSMark Langsdorf         if (irq >= s->num_irq)
287e69954b9Spbrook             goto bad_reg;
2889ee6e8bbSpbrook         res = GIC_GET_PRIORITY(irq, cpu);
289e69954b9Spbrook     } else if (offset < 0xc00) {
290e69954b9Spbrook         /* Interrupt CPU Target.  */
2916b9680bbSPeter Maydell         if (s->num_cpu == 1 && s->revision != REV_11MPCORE) {
2926b9680bbSPeter Maydell             /* For uniprocessor GICs these RAZ/WI */
2936b9680bbSPeter Maydell             res = 0;
2946b9680bbSPeter Maydell         } else {
2959ee6e8bbSpbrook             irq = (offset - 0x800) + GIC_BASE_IRQ;
2966b9680bbSPeter Maydell             if (irq >= s->num_irq) {
297e69954b9Spbrook                 goto bad_reg;
2986b9680bbSPeter Maydell             }
2999ee6e8bbSpbrook             if (irq >= 29 && irq <= 31) {
3009ee6e8bbSpbrook                 res = cm;
3019ee6e8bbSpbrook             } else {
3029ee6e8bbSpbrook                 res = GIC_TARGET(irq);
3039ee6e8bbSpbrook             }
3046b9680bbSPeter Maydell         }
305e69954b9Spbrook     } else if (offset < 0xf00) {
306e69954b9Spbrook         /* Interrupt Configuration.  */
3079ee6e8bbSpbrook         irq = (offset - 0xc00) * 2 + GIC_BASE_IRQ;
308a32134aaSMark Langsdorf         if (irq >= s->num_irq)
309e69954b9Spbrook             goto bad_reg;
310e69954b9Spbrook         res = 0;
311e69954b9Spbrook         for (i = 0; i < 4; i++) {
312e69954b9Spbrook             if (GIC_TEST_MODEL(irq + i))
313e69954b9Spbrook                 res |= (1 << (i * 2));
314e69954b9Spbrook             if (GIC_TEST_TRIGGER(irq + i))
315e69954b9Spbrook                 res |= (2 << (i * 2));
316e69954b9Spbrook         }
317e69954b9Spbrook     } else if (offset < 0xfe0) {
318e69954b9Spbrook         goto bad_reg;
319e69954b9Spbrook     } else /* offset >= 0xfe0 */ {
320e69954b9Spbrook         if (offset & 3) {
321e69954b9Spbrook             res = 0;
322e69954b9Spbrook         } else {
323e69954b9Spbrook             res = gic_id[(offset - 0xfe0) >> 2];
324e69954b9Spbrook         }
325e69954b9Spbrook     }
326e69954b9Spbrook     return res;
327e69954b9Spbrook bad_reg:
3288c8dc39fSPeter Maydell     qemu_log_mask(LOG_GUEST_ERROR,
3298c8dc39fSPeter Maydell                   "gic_dist_readb: Bad offset %x\n", (int)offset);
330e69954b9Spbrook     return 0;
331e69954b9Spbrook }
332e69954b9Spbrook 
333a8170e5eSAvi Kivity static uint32_t gic_dist_readw(void *opaque, hwaddr offset)
334e69954b9Spbrook {
335e69954b9Spbrook     uint32_t val;
336e69954b9Spbrook     val = gic_dist_readb(opaque, offset);
337e69954b9Spbrook     val |= gic_dist_readb(opaque, offset + 1) << 8;
338e69954b9Spbrook     return val;
339e69954b9Spbrook }
340e69954b9Spbrook 
341a8170e5eSAvi Kivity static uint32_t gic_dist_readl(void *opaque, hwaddr offset)
342e69954b9Spbrook {
343e69954b9Spbrook     uint32_t val;
344e69954b9Spbrook     val = gic_dist_readw(opaque, offset);
345e69954b9Spbrook     val |= gic_dist_readw(opaque, offset + 2) << 16;
346e69954b9Spbrook     return val;
347e69954b9Spbrook }
348e69954b9Spbrook 
349a8170e5eSAvi Kivity static void gic_dist_writeb(void *opaque, hwaddr offset,
350e69954b9Spbrook                             uint32_t value)
351e69954b9Spbrook {
352fae15286SPeter Maydell     GICState *s = (GICState *)opaque;
353e69954b9Spbrook     int irq;
354e69954b9Spbrook     int i;
3559ee6e8bbSpbrook     int cpu;
356e69954b9Spbrook 
357926c4affSPeter Maydell     cpu = gic_get_current_cpu(s);
358e69954b9Spbrook     if (offset < 0x100) {
359e69954b9Spbrook         if (offset == 0) {
360e69954b9Spbrook             s->enabled = (value & 1);
361e69954b9Spbrook             DPRINTF("Distribution %sabled\n", s->enabled ? "En" : "Dis");
362e69954b9Spbrook         } else if (offset < 4) {
363e69954b9Spbrook             /* ignored.  */
364b79f2265SRob Herring         } else if (offset >= 0x80) {
365b79f2265SRob Herring             /* Interrupt Security Registers, RAZ/WI */
366e69954b9Spbrook         } else {
367e69954b9Spbrook             goto bad_reg;
368e69954b9Spbrook         }
369e69954b9Spbrook     } else if (offset < 0x180) {
370e69954b9Spbrook         /* Interrupt Set Enable.  */
3719ee6e8bbSpbrook         irq = (offset - 0x100) * 8 + GIC_BASE_IRQ;
372a32134aaSMark Langsdorf         if (irq >= s->num_irq)
373e69954b9Spbrook             goto bad_reg;
3749ee6e8bbSpbrook         if (irq < 16)
3759ee6e8bbSpbrook           value = 0xff;
376e69954b9Spbrook         for (i = 0; i < 8; i++) {
377e69954b9Spbrook             if (value & (1 << i)) {
378f47b48fbSDaniel Sangorrin                 int mask =
379f47b48fbSDaniel Sangorrin                     (irq < GIC_INTERNAL) ? (1 << cpu) : GIC_TARGET(irq + i);
38069253800SRusty Russell                 int cm = (irq < GIC_INTERNAL) ? (1 << cpu) : ALL_CPU_MASK;
38141bf234dSRabin Vincent 
38241bf234dSRabin Vincent                 if (!GIC_TEST_ENABLED(irq + i, cm)) {
383e69954b9Spbrook                     DPRINTF("Enabled IRQ %d\n", irq + i);
38441bf234dSRabin Vincent                 }
38541bf234dSRabin Vincent                 GIC_SET_ENABLED(irq + i, cm);
386e69954b9Spbrook                 /* If a raised level triggered IRQ enabled then mark
387e69954b9Spbrook                    is as pending.  */
3889ee6e8bbSpbrook                 if (GIC_TEST_LEVEL(irq + i, mask)
3899ee6e8bbSpbrook                         && !GIC_TEST_TRIGGER(irq + i)) {
3909ee6e8bbSpbrook                     DPRINTF("Set %d pending mask %x\n", irq + i, mask);
3919ee6e8bbSpbrook                     GIC_SET_PENDING(irq + i, mask);
3929ee6e8bbSpbrook                 }
393e69954b9Spbrook             }
394e69954b9Spbrook         }
395e69954b9Spbrook     } else if (offset < 0x200) {
396e69954b9Spbrook         /* Interrupt Clear Enable.  */
3979ee6e8bbSpbrook         irq = (offset - 0x180) * 8 + GIC_BASE_IRQ;
398a32134aaSMark Langsdorf         if (irq >= s->num_irq)
399e69954b9Spbrook             goto bad_reg;
4009ee6e8bbSpbrook         if (irq < 16)
4019ee6e8bbSpbrook           value = 0;
402e69954b9Spbrook         for (i = 0; i < 8; i++) {
403e69954b9Spbrook             if (value & (1 << i)) {
40469253800SRusty Russell                 int cm = (irq < GIC_INTERNAL) ? (1 << cpu) : ALL_CPU_MASK;
40541bf234dSRabin Vincent 
40641bf234dSRabin Vincent                 if (GIC_TEST_ENABLED(irq + i, cm)) {
407e69954b9Spbrook                     DPRINTF("Disabled IRQ %d\n", irq + i);
40841bf234dSRabin Vincent                 }
40941bf234dSRabin Vincent                 GIC_CLEAR_ENABLED(irq + i, cm);
410e69954b9Spbrook             }
411e69954b9Spbrook         }
412e69954b9Spbrook     } else if (offset < 0x280) {
413e69954b9Spbrook         /* Interrupt Set Pending.  */
4149ee6e8bbSpbrook         irq = (offset - 0x200) * 8 + GIC_BASE_IRQ;
415a32134aaSMark Langsdorf         if (irq >= s->num_irq)
416e69954b9Spbrook             goto bad_reg;
4179ee6e8bbSpbrook         if (irq < 16)
4189ee6e8bbSpbrook           irq = 0;
4199ee6e8bbSpbrook 
420e69954b9Spbrook         for (i = 0; i < 8; i++) {
421e69954b9Spbrook             if (value & (1 << i)) {
422f47b48fbSDaniel Sangorrin                 GIC_SET_PENDING(irq + i, GIC_TARGET(irq + i));
423e69954b9Spbrook             }
424e69954b9Spbrook         }
425e69954b9Spbrook     } else if (offset < 0x300) {
426e69954b9Spbrook         /* Interrupt Clear Pending.  */
4279ee6e8bbSpbrook         irq = (offset - 0x280) * 8 + GIC_BASE_IRQ;
428a32134aaSMark Langsdorf         if (irq >= s->num_irq)
429e69954b9Spbrook             goto bad_reg;
430e69954b9Spbrook         for (i = 0; i < 8; i++) {
4319ee6e8bbSpbrook             /* ??? This currently clears the pending bit for all CPUs, even
4329ee6e8bbSpbrook                for per-CPU interrupts.  It's unclear whether this is the
4339ee6e8bbSpbrook                corect behavior.  */
434e69954b9Spbrook             if (value & (1 << i)) {
4359ee6e8bbSpbrook                 GIC_CLEAR_PENDING(irq + i, ALL_CPU_MASK);
436e69954b9Spbrook             }
437e69954b9Spbrook         }
438e69954b9Spbrook     } else if (offset < 0x400) {
439e69954b9Spbrook         /* Interrupt Active.  */
440e69954b9Spbrook         goto bad_reg;
441e69954b9Spbrook     } else if (offset < 0x800) {
442e69954b9Spbrook         /* Interrupt Priority.  */
4439ee6e8bbSpbrook         irq = (offset - 0x400) + GIC_BASE_IRQ;
444a32134aaSMark Langsdorf         if (irq >= s->num_irq)
445e69954b9Spbrook             goto bad_reg;
44669253800SRusty Russell         if (irq < GIC_INTERNAL) {
4479ee6e8bbSpbrook             s->priority1[irq][cpu] = value;
4489ee6e8bbSpbrook         } else {
44969253800SRusty Russell             s->priority2[irq - GIC_INTERNAL] = value;
4509ee6e8bbSpbrook         }
451e69954b9Spbrook     } else if (offset < 0xc00) {
4526b9680bbSPeter Maydell         /* Interrupt CPU Target. RAZ/WI on uniprocessor GICs, with the
4536b9680bbSPeter Maydell          * annoying exception of the 11MPCore's GIC.
4546b9680bbSPeter Maydell          */
4556b9680bbSPeter Maydell         if (s->num_cpu != 1 || s->revision == REV_11MPCORE) {
4569ee6e8bbSpbrook             irq = (offset - 0x800) + GIC_BASE_IRQ;
4576b9680bbSPeter Maydell             if (irq >= s->num_irq) {
458e69954b9Spbrook                 goto bad_reg;
4596b9680bbSPeter Maydell             }
4606b9680bbSPeter Maydell             if (irq < 29) {
4619ee6e8bbSpbrook                 value = 0;
4626b9680bbSPeter Maydell             } else if (irq < GIC_INTERNAL) {
4639ee6e8bbSpbrook                 value = ALL_CPU_MASK;
4646b9680bbSPeter Maydell             }
4659ee6e8bbSpbrook             s->irq_target[irq] = value & ALL_CPU_MASK;
4666b9680bbSPeter Maydell         }
467e69954b9Spbrook     } else if (offset < 0xf00) {
468e69954b9Spbrook         /* Interrupt Configuration.  */
4699ee6e8bbSpbrook         irq = (offset - 0xc00) * 4 + GIC_BASE_IRQ;
470a32134aaSMark Langsdorf         if (irq >= s->num_irq)
471e69954b9Spbrook             goto bad_reg;
47269253800SRusty Russell         if (irq < GIC_INTERNAL)
4739ee6e8bbSpbrook             value |= 0xaa;
474e69954b9Spbrook         for (i = 0; i < 4; i++) {
475e69954b9Spbrook             if (value & (1 << (i * 2))) {
476e69954b9Spbrook                 GIC_SET_MODEL(irq + i);
477e69954b9Spbrook             } else {
478e69954b9Spbrook                 GIC_CLEAR_MODEL(irq + i);
479e69954b9Spbrook             }
480e69954b9Spbrook             if (value & (2 << (i * 2))) {
481e69954b9Spbrook                 GIC_SET_TRIGGER(irq + i);
482e69954b9Spbrook             } else {
483e69954b9Spbrook                 GIC_CLEAR_TRIGGER(irq + i);
484e69954b9Spbrook             }
485e69954b9Spbrook         }
486e69954b9Spbrook     } else {
4879ee6e8bbSpbrook         /* 0xf00 is only handled for 32-bit writes.  */
488e69954b9Spbrook         goto bad_reg;
489e69954b9Spbrook     }
490e69954b9Spbrook     gic_update(s);
491e69954b9Spbrook     return;
492e69954b9Spbrook bad_reg:
4938c8dc39fSPeter Maydell     qemu_log_mask(LOG_GUEST_ERROR,
4948c8dc39fSPeter Maydell                   "gic_dist_writeb: Bad offset %x\n", (int)offset);
495e69954b9Spbrook }
496e69954b9Spbrook 
497a8170e5eSAvi Kivity static void gic_dist_writew(void *opaque, hwaddr offset,
498e69954b9Spbrook                             uint32_t value)
499e69954b9Spbrook {
500e69954b9Spbrook     gic_dist_writeb(opaque, offset, value & 0xff);
501e69954b9Spbrook     gic_dist_writeb(opaque, offset + 1, value >> 8);
502e69954b9Spbrook }
503e69954b9Spbrook 
504a8170e5eSAvi Kivity static void gic_dist_writel(void *opaque, hwaddr offset,
505e69954b9Spbrook                             uint32_t value)
506e69954b9Spbrook {
507fae15286SPeter Maydell     GICState *s = (GICState *)opaque;
5088da3ff18Spbrook     if (offset == 0xf00) {
5099ee6e8bbSpbrook         int cpu;
5109ee6e8bbSpbrook         int irq;
5119ee6e8bbSpbrook         int mask;
5129ee6e8bbSpbrook 
513926c4affSPeter Maydell         cpu = gic_get_current_cpu(s);
5149ee6e8bbSpbrook         irq = value & 0x3ff;
5159ee6e8bbSpbrook         switch ((value >> 24) & 3) {
5169ee6e8bbSpbrook         case 0:
5179ee6e8bbSpbrook             mask = (value >> 16) & ALL_CPU_MASK;
5189ee6e8bbSpbrook             break;
5199ee6e8bbSpbrook         case 1:
520fa250144SAdam Lackorzynski             mask = ALL_CPU_MASK ^ (1 << cpu);
5219ee6e8bbSpbrook             break;
5229ee6e8bbSpbrook         case 2:
523fa250144SAdam Lackorzynski             mask = 1 << cpu;
5249ee6e8bbSpbrook             break;
5259ee6e8bbSpbrook         default:
5269ee6e8bbSpbrook             DPRINTF("Bad Soft Int target filter\n");
5279ee6e8bbSpbrook             mask = ALL_CPU_MASK;
5289ee6e8bbSpbrook             break;
5299ee6e8bbSpbrook         }
5309ee6e8bbSpbrook         GIC_SET_PENDING(irq, mask);
5319ee6e8bbSpbrook         gic_update(s);
5329ee6e8bbSpbrook         return;
5339ee6e8bbSpbrook     }
534e69954b9Spbrook     gic_dist_writew(opaque, offset, value & 0xffff);
535e69954b9Spbrook     gic_dist_writew(opaque, offset + 2, value >> 16);
536e69954b9Spbrook }
537e69954b9Spbrook 
538755c0802SAvi Kivity static const MemoryRegionOps gic_dist_ops = {
539755c0802SAvi Kivity     .old_mmio = {
540755c0802SAvi Kivity         .read = { gic_dist_readb, gic_dist_readw, gic_dist_readl, },
541755c0802SAvi Kivity         .write = { gic_dist_writeb, gic_dist_writew, gic_dist_writel, },
542755c0802SAvi Kivity     },
543755c0802SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
544e69954b9Spbrook };
545e69954b9Spbrook 
546fae15286SPeter Maydell static uint32_t gic_cpu_read(GICState *s, int cpu, int offset)
547e69954b9Spbrook {
548e69954b9Spbrook     switch (offset) {
549e69954b9Spbrook     case 0x00: /* Control */
5509ee6e8bbSpbrook         return s->cpu_enabled[cpu];
551e69954b9Spbrook     case 0x04: /* Priority mask */
5529ee6e8bbSpbrook         return s->priority_mask[cpu];
553e69954b9Spbrook     case 0x08: /* Binary Point */
554e69954b9Spbrook         /* ??? Not implemented.  */
555e69954b9Spbrook         return 0;
556e69954b9Spbrook     case 0x0c: /* Acknowledge */
5579ee6e8bbSpbrook         return gic_acknowledge_irq(s, cpu);
55866a0a2cbSDong Xu Wang     case 0x14: /* Running Priority */
5599ee6e8bbSpbrook         return s->running_priority[cpu];
560e69954b9Spbrook     case 0x18: /* Highest Pending Interrupt */
5619ee6e8bbSpbrook         return s->current_pending[cpu];
562e69954b9Spbrook     default:
5638c8dc39fSPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
5648c8dc39fSPeter Maydell                       "gic_cpu_read: Bad offset %x\n", (int)offset);
565e69954b9Spbrook         return 0;
566e69954b9Spbrook     }
567e69954b9Spbrook }
568e69954b9Spbrook 
569fae15286SPeter Maydell static void gic_cpu_write(GICState *s, int cpu, int offset, uint32_t value)
570e69954b9Spbrook {
571e69954b9Spbrook     switch (offset) {
572e69954b9Spbrook     case 0x00: /* Control */
5739ee6e8bbSpbrook         s->cpu_enabled[cpu] = (value & 1);
5749ab1b605SEvgeny Voevodin         DPRINTF("CPU %d %sabled\n", cpu, s->cpu_enabled[cpu] ? "En" : "Dis");
575e69954b9Spbrook         break;
576e69954b9Spbrook     case 0x04: /* Priority mask */
5779ee6e8bbSpbrook         s->priority_mask[cpu] = (value & 0xff);
578e69954b9Spbrook         break;
579e69954b9Spbrook     case 0x08: /* Binary Point */
580e69954b9Spbrook         /* ??? Not implemented.  */
581e69954b9Spbrook         break;
582e69954b9Spbrook     case 0x10: /* End Of Interrupt */
5839ee6e8bbSpbrook         return gic_complete_irq(s, cpu, value & 0x3ff);
584e69954b9Spbrook     default:
5858c8dc39fSPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
5868c8dc39fSPeter Maydell                       "gic_cpu_write: Bad offset %x\n", (int)offset);
587e69954b9Spbrook         return;
588e69954b9Spbrook     }
589e69954b9Spbrook     gic_update(s);
590e69954b9Spbrook }
591e2c56465SPeter Maydell 
592e2c56465SPeter Maydell /* Wrappers to read/write the GIC CPU interface for the current CPU */
593a8170e5eSAvi Kivity static uint64_t gic_thiscpu_read(void *opaque, hwaddr addr,
594e2c56465SPeter Maydell                                  unsigned size)
595e2c56465SPeter Maydell {
596fae15286SPeter Maydell     GICState *s = (GICState *)opaque;
597926c4affSPeter Maydell     return gic_cpu_read(s, gic_get_current_cpu(s), addr);
598e2c56465SPeter Maydell }
599e2c56465SPeter Maydell 
600a8170e5eSAvi Kivity static void gic_thiscpu_write(void *opaque, hwaddr addr,
601e2c56465SPeter Maydell                               uint64_t value, unsigned size)
602e2c56465SPeter Maydell {
603fae15286SPeter Maydell     GICState *s = (GICState *)opaque;
604926c4affSPeter Maydell     gic_cpu_write(s, gic_get_current_cpu(s), addr, value);
605e2c56465SPeter Maydell }
606e2c56465SPeter Maydell 
607e2c56465SPeter Maydell /* Wrappers to read/write the GIC CPU interface for a specific CPU.
608fae15286SPeter Maydell  * These just decode the opaque pointer into GICState* + cpu id.
609e2c56465SPeter Maydell  */
610a8170e5eSAvi Kivity static uint64_t gic_do_cpu_read(void *opaque, hwaddr addr,
611e2c56465SPeter Maydell                                 unsigned size)
612e2c56465SPeter Maydell {
613fae15286SPeter Maydell     GICState **backref = (GICState **)opaque;
614fae15286SPeter Maydell     GICState *s = *backref;
615e2c56465SPeter Maydell     int id = (backref - s->backref);
6160e4a398aSPeter Maydell     return gic_cpu_read(s, id, addr);
617e2c56465SPeter Maydell }
618e2c56465SPeter Maydell 
619a8170e5eSAvi Kivity static void gic_do_cpu_write(void *opaque, hwaddr addr,
620e2c56465SPeter Maydell                              uint64_t value, unsigned size)
621e2c56465SPeter Maydell {
622fae15286SPeter Maydell     GICState **backref = (GICState **)opaque;
623fae15286SPeter Maydell     GICState *s = *backref;
624e2c56465SPeter Maydell     int id = (backref - s->backref);
6250e4a398aSPeter Maydell     gic_cpu_write(s, id, addr, value);
626e2c56465SPeter Maydell }
627e2c56465SPeter Maydell 
628e2c56465SPeter Maydell static const MemoryRegionOps gic_thiscpu_ops = {
629e2c56465SPeter Maydell     .read = gic_thiscpu_read,
630e2c56465SPeter Maydell     .write = gic_thiscpu_write,
631e2c56465SPeter Maydell     .endianness = DEVICE_NATIVE_ENDIAN,
632e2c56465SPeter Maydell };
633e2c56465SPeter Maydell 
634e2c56465SPeter Maydell static const MemoryRegionOps gic_cpu_ops = {
635e2c56465SPeter Maydell     .read = gic_do_cpu_read,
636e2c56465SPeter Maydell     .write = gic_do_cpu_write,
637e2c56465SPeter Maydell     .endianness = DEVICE_NATIVE_ENDIAN,
638e2c56465SPeter Maydell };
639e69954b9Spbrook 
640fae15286SPeter Maydell void gic_init_irqs_and_distributor(GICState *s, int num_irq)
641e69954b9Spbrook {
6429ee6e8bbSpbrook     int i;
643e69954b9Spbrook 
644544d1afaSPeter Maydell     i = s->num_irq - GIC_INTERNAL;
645544d1afaSPeter Maydell     /* For the GIC, also expose incoming GPIO lines for PPIs for each CPU.
646544d1afaSPeter Maydell      * GPIO array layout is thus:
647544d1afaSPeter Maydell      *  [0..N-1] SPIs
648544d1afaSPeter Maydell      *  [N..N+31] PPIs for CPU 0
649544d1afaSPeter Maydell      *  [N+32..N+63] PPIs for CPU 1
650544d1afaSPeter Maydell      *   ...
651544d1afaSPeter Maydell      */
65284e4fccbSPeter Maydell     if (s->revision != REV_NVIC) {
653c48c6522SPeter Maydell         i += (GIC_INTERNAL * s->num_cpu);
65484e4fccbSPeter Maydell     }
655544d1afaSPeter Maydell     qdev_init_gpio_in(&s->busdev.qdev, gic_set_irq, i);
656c988bfadSPaul Brook     for (i = 0; i < NUM_CPU(s); i++) {
657fe7e8758SPaul Brook         sysbus_init_irq(&s->busdev, &s->parent_irq[i]);
6589ee6e8bbSpbrook     }
6591437c94bSPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &gic_dist_ops, s,
6601437c94bSPaolo Bonzini                           "gic_dist", 0x1000);
6612b518c56SPeter Maydell }
6622b518c56SPeter Maydell 
66353111180SPeter Maydell static void arm_gic_realize(DeviceState *dev, Error **errp)
6642b518c56SPeter Maydell {
66553111180SPeter Maydell     /* Device instance realize function for the GIC sysbus device */
6662b518c56SPeter Maydell     int i;
66753111180SPeter Maydell     GICState *s = ARM_GIC(dev);
66853111180SPeter Maydell     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
6691e8cae4dSPeter Maydell     ARMGICClass *agc = ARM_GIC_GET_CLASS(s);
6701e8cae4dSPeter Maydell 
67153111180SPeter Maydell     agc->parent_realize(dev, errp);
67253111180SPeter Maydell     if (error_is_set(errp)) {
67353111180SPeter Maydell         return;
67453111180SPeter Maydell     }
6751e8cae4dSPeter Maydell 
6762b518c56SPeter Maydell     gic_init_irqs_and_distributor(s, s->num_irq);
6772b518c56SPeter Maydell 
678e2c56465SPeter Maydell     /* Memory regions for the CPU interfaces (NVIC doesn't have these):
679e2c56465SPeter Maydell      * a region for "CPU interface for this core", then a region for
680e2c56465SPeter Maydell      * "CPU interface for core 0", "for core 1", ...
681e2c56465SPeter Maydell      * NB that the memory region size of 0x100 applies for the 11MPCore
682e2c56465SPeter Maydell      * and also cores following the GIC v1 spec (ie A9).
683e2c56465SPeter Maydell      * GIC v2 defines a larger memory region (0x1000) so this will need
684e2c56465SPeter Maydell      * to be extended when we implement A15.
685e2c56465SPeter Maydell      */
6861437c94bSPaolo Bonzini     memory_region_init_io(&s->cpuiomem[0], OBJECT(s), &gic_thiscpu_ops, s,
687e2c56465SPeter Maydell                           "gic_cpu", 0x100);
688e2c56465SPeter Maydell     for (i = 0; i < NUM_CPU(s); i++) {
689e2c56465SPeter Maydell         s->backref[i] = s;
6901437c94bSPaolo Bonzini         memory_region_init_io(&s->cpuiomem[i+1], OBJECT(s), &gic_cpu_ops,
6911437c94bSPaolo Bonzini                               &s->backref[i], "gic_cpu", 0x100);
692e2c56465SPeter Maydell     }
693496dbcd1SPeter Maydell     /* Distributor */
69453111180SPeter Maydell     sysbus_init_mmio(sbd, &s->iomem);
695496dbcd1SPeter Maydell     /* cpu interfaces (one for "current cpu" plus one per cpu) */
696496dbcd1SPeter Maydell     for (i = 0; i <= NUM_CPU(s); i++) {
69753111180SPeter Maydell         sysbus_init_mmio(sbd, &s->cpuiomem[i]);
698496dbcd1SPeter Maydell     }
699496dbcd1SPeter Maydell }
700496dbcd1SPeter Maydell 
701496dbcd1SPeter Maydell static void arm_gic_class_init(ObjectClass *klass, void *data)
702496dbcd1SPeter Maydell {
703496dbcd1SPeter Maydell     DeviceClass *dc = DEVICE_CLASS(klass);
7041e8cae4dSPeter Maydell     ARMGICClass *agc = ARM_GIC_CLASS(klass);
70553111180SPeter Maydell 
706496dbcd1SPeter Maydell     dc->no_user = 1;
70753111180SPeter Maydell     agc->parent_realize = dc->realize;
70853111180SPeter Maydell     dc->realize = arm_gic_realize;
709496dbcd1SPeter Maydell }
710496dbcd1SPeter Maydell 
7118c43a6f0SAndreas Färber static const TypeInfo arm_gic_info = {
7121e8cae4dSPeter Maydell     .name = TYPE_ARM_GIC,
7131e8cae4dSPeter Maydell     .parent = TYPE_ARM_GIC_COMMON,
714fae15286SPeter Maydell     .instance_size = sizeof(GICState),
715496dbcd1SPeter Maydell     .class_init = arm_gic_class_init,
716998a74bcSPeter Maydell     .class_size = sizeof(ARMGICClass),
717496dbcd1SPeter Maydell };
718496dbcd1SPeter Maydell 
719496dbcd1SPeter Maydell static void arm_gic_register_types(void)
720496dbcd1SPeter Maydell {
721496dbcd1SPeter Maydell     type_register_static(&arm_gic_info);
722496dbcd1SPeter Maydell }
723496dbcd1SPeter Maydell 
724496dbcd1SPeter Maydell type_init(arm_gic_register_types)
725