xref: /qemu/hw/intc/apic.c (revision d6c140a771d3be4ef677a3c3eeb7dbfa7fb30378)
1574bbf7bSbellard /*
2574bbf7bSbellard  *  APIC support
3574bbf7bSbellard  *
4574bbf7bSbellard  *  Copyright (c) 2004-2005 Fabrice Bellard
5574bbf7bSbellard  *
6574bbf7bSbellard  * This library is free software; you can redistribute it and/or
7574bbf7bSbellard  * modify it under the terms of the GNU Lesser General Public
8574bbf7bSbellard  * License as published by the Free Software Foundation; either
9574bbf7bSbellard  * version 2 of the License, or (at your option) any later version.
10574bbf7bSbellard  *
11574bbf7bSbellard  * This library is distributed in the hope that it will be useful,
12574bbf7bSbellard  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13574bbf7bSbellard  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14574bbf7bSbellard  * Lesser General Public License for more details.
15574bbf7bSbellard  *
16574bbf7bSbellard  * You should have received a copy of the GNU Lesser General Public
178167ee88SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>
18574bbf7bSbellard  */
191de7afc9SPaolo Bonzini #include "qemu/thread.h"
200d09e41aSPaolo Bonzini #include "hw/i386/apic_internal.h"
210d09e41aSPaolo Bonzini #include "hw/i386/apic.h"
220d09e41aSPaolo Bonzini #include "hw/i386/ioapic.h"
2383c9f4caSPaolo Bonzini #include "hw/pci/msi.h"
241de7afc9SPaolo Bonzini #include "qemu/host-utils.h"
25d8023f31SBlue Swirl #include "trace.h"
260d09e41aSPaolo Bonzini #include "hw/i386/pc.h"
270d09e41aSPaolo Bonzini #include "hw/i386/apic-msidef.h"
28574bbf7bSbellard 
29d3e9db93Sbellard #define MAX_APIC_WORDS 8
30d3e9db93Sbellard 
31e5ad936bSJan Kiszka #define SYNC_FROM_VAPIC                 0x1
32e5ad936bSJan Kiszka #define SYNC_TO_VAPIC                   0x2
33e5ad936bSJan Kiszka #define SYNC_ISR_IRR_TO_VAPIC           0x4
34e5ad936bSJan Kiszka 
35dae01685SJan Kiszka static APICCommonState *local_apics[MAX_APICS + 1];
3654c96da7SMichael S. Tsirkin 
37dae01685SJan Kiszka static void apic_set_irq(APICCommonState *s, int vector_num, int trigger_mode);
38dae01685SJan Kiszka static void apic_update_irq(APICCommonState *s);
39610626afSaliguori static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask,
40610626afSaliguori                                       uint8_t dest, uint8_t dest_mode);
41d592d303Sbellard 
423b63c04eSaurel32 /* Find first bit starting from msb */
43edf9735eSMichael S. Tsirkin static int apic_fls_bit(uint32_t value)
443b63c04eSaurel32 {
453b63c04eSaurel32     return 31 - clz32(value);
463b63c04eSaurel32 }
473b63c04eSaurel32 
48e95f5491Saurel32 /* Find first bit starting from lsb */
49edf9735eSMichael S. Tsirkin static int apic_ffs_bit(uint32_t value)
50d3e9db93Sbellard {
51bb7e7293Saurel32     return ctz32(value);
52d3e9db93Sbellard }
53d3e9db93Sbellard 
54edf9735eSMichael S. Tsirkin static inline void apic_set_bit(uint32_t *tab, int index)
55d3e9db93Sbellard {
56d3e9db93Sbellard     int i, mask;
57d3e9db93Sbellard     i = index >> 5;
58d3e9db93Sbellard     mask = 1 << (index & 0x1f);
59d3e9db93Sbellard     tab[i] |= mask;
60d3e9db93Sbellard }
61d3e9db93Sbellard 
62edf9735eSMichael S. Tsirkin static inline void apic_reset_bit(uint32_t *tab, int index)
63d3e9db93Sbellard {
64d3e9db93Sbellard     int i, mask;
65d3e9db93Sbellard     i = index >> 5;
66d3e9db93Sbellard     mask = 1 << (index & 0x1f);
67d3e9db93Sbellard     tab[i] &= ~mask;
68d3e9db93Sbellard }
69d3e9db93Sbellard 
70edf9735eSMichael S. Tsirkin static inline int apic_get_bit(uint32_t *tab, int index)
7173822ec8Saliguori {
7273822ec8Saliguori     int i, mask;
7373822ec8Saliguori     i = index >> 5;
7473822ec8Saliguori     mask = 1 << (index & 0x1f);
7573822ec8Saliguori     return !!(tab[i] & mask);
7673822ec8Saliguori }
7773822ec8Saliguori 
78e5ad936bSJan Kiszka /* return -1 if no bit is set */
79e5ad936bSJan Kiszka static int get_highest_priority_int(uint32_t *tab)
80e5ad936bSJan Kiszka {
81e5ad936bSJan Kiszka     int i;
82e5ad936bSJan Kiszka     for (i = 7; i >= 0; i--) {
83e5ad936bSJan Kiszka         if (tab[i] != 0) {
84edf9735eSMichael S. Tsirkin             return i * 32 + apic_fls_bit(tab[i]);
85e5ad936bSJan Kiszka         }
86e5ad936bSJan Kiszka     }
87e5ad936bSJan Kiszka     return -1;
88e5ad936bSJan Kiszka }
89e5ad936bSJan Kiszka 
90e5ad936bSJan Kiszka static void apic_sync_vapic(APICCommonState *s, int sync_type)
91e5ad936bSJan Kiszka {
92e5ad936bSJan Kiszka     VAPICState vapic_state;
93e5ad936bSJan Kiszka     size_t length;
94e5ad936bSJan Kiszka     off_t start;
95e5ad936bSJan Kiszka     int vector;
96e5ad936bSJan Kiszka 
97e5ad936bSJan Kiszka     if (!s->vapic_paddr) {
98e5ad936bSJan Kiszka         return;
99e5ad936bSJan Kiszka     }
100e5ad936bSJan Kiszka     if (sync_type & SYNC_FROM_VAPIC) {
101eb6282f2SStefan Weil         cpu_physical_memory_read(s->vapic_paddr, &vapic_state,
102eb6282f2SStefan Weil                                  sizeof(vapic_state));
103e5ad936bSJan Kiszka         s->tpr = vapic_state.tpr;
104e5ad936bSJan Kiszka     }
105e5ad936bSJan Kiszka     if (sync_type & (SYNC_TO_VAPIC | SYNC_ISR_IRR_TO_VAPIC)) {
106e5ad936bSJan Kiszka         start = offsetof(VAPICState, isr);
107e5ad936bSJan Kiszka         length = offsetof(VAPICState, enabled) - offsetof(VAPICState, isr);
108e5ad936bSJan Kiszka 
109e5ad936bSJan Kiszka         if (sync_type & SYNC_TO_VAPIC) {
11060e82579SAndreas Färber             assert(qemu_cpu_is_self(CPU(s->cpu)));
111e5ad936bSJan Kiszka 
112e5ad936bSJan Kiszka             vapic_state.tpr = s->tpr;
113e5ad936bSJan Kiszka             vapic_state.enabled = 1;
114e5ad936bSJan Kiszka             start = 0;
115e5ad936bSJan Kiszka             length = sizeof(VAPICState);
116e5ad936bSJan Kiszka         }
117e5ad936bSJan Kiszka 
118e5ad936bSJan Kiszka         vector = get_highest_priority_int(s->isr);
119e5ad936bSJan Kiszka         if (vector < 0) {
120e5ad936bSJan Kiszka             vector = 0;
121e5ad936bSJan Kiszka         }
122e5ad936bSJan Kiszka         vapic_state.isr = vector & 0xf0;
123e5ad936bSJan Kiszka 
124e5ad936bSJan Kiszka         vapic_state.zero = 0;
125e5ad936bSJan Kiszka 
126e5ad936bSJan Kiszka         vector = get_highest_priority_int(s->irr);
127e5ad936bSJan Kiszka         if (vector < 0) {
128e5ad936bSJan Kiszka             vector = 0;
129e5ad936bSJan Kiszka         }
130e5ad936bSJan Kiszka         vapic_state.irr = vector & 0xff;
131e5ad936bSJan Kiszka 
1322a221651SEdgar E. Iglesias         cpu_physical_memory_write_rom(&address_space_memory,
1332a221651SEdgar E. Iglesias                                       s->vapic_paddr + start,
134e5ad936bSJan Kiszka                                       ((void *)&vapic_state) + start, length);
135e5ad936bSJan Kiszka     }
136e5ad936bSJan Kiszka }
137e5ad936bSJan Kiszka 
138e5ad936bSJan Kiszka static void apic_vapic_base_update(APICCommonState *s)
139e5ad936bSJan Kiszka {
140e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_TO_VAPIC);
141e5ad936bSJan Kiszka }
142e5ad936bSJan Kiszka 
143dae01685SJan Kiszka static void apic_local_deliver(APICCommonState *s, int vector)
144a5b38b51Saurel32 {
145a5b38b51Saurel32     uint32_t lvt = s->lvt[vector];
146a5b38b51Saurel32     int trigger_mode;
147a5b38b51Saurel32 
148d8023f31SBlue Swirl     trace_apic_local_deliver(vector, (lvt >> 8) & 7);
149d8023f31SBlue Swirl 
150a5b38b51Saurel32     if (lvt & APIC_LVT_MASKED)
151a5b38b51Saurel32         return;
152a5b38b51Saurel32 
153a5b38b51Saurel32     switch ((lvt >> 8) & 7) {
154a5b38b51Saurel32     case APIC_DM_SMI:
155c3affe56SAndreas Färber         cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_SMI);
156a5b38b51Saurel32         break;
157a5b38b51Saurel32 
158a5b38b51Saurel32     case APIC_DM_NMI:
159c3affe56SAndreas Färber         cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_NMI);
160a5b38b51Saurel32         break;
161a5b38b51Saurel32 
162a5b38b51Saurel32     case APIC_DM_EXTINT:
163c3affe56SAndreas Färber         cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HARD);
164a5b38b51Saurel32         break;
165a5b38b51Saurel32 
166a5b38b51Saurel32     case APIC_DM_FIXED:
167a5b38b51Saurel32         trigger_mode = APIC_TRIGGER_EDGE;
168a5b38b51Saurel32         if ((vector == APIC_LVT_LINT0 || vector == APIC_LVT_LINT1) &&
169a5b38b51Saurel32             (lvt & APIC_LVT_LEVEL_TRIGGER))
170a5b38b51Saurel32             trigger_mode = APIC_TRIGGER_LEVEL;
171a5b38b51Saurel32         apic_set_irq(s, lvt & 0xff, trigger_mode);
172a5b38b51Saurel32     }
173a5b38b51Saurel32 }
174a5b38b51Saurel32 
175d3b0c9e9Sxiaoqiang zhao void apic_deliver_pic_intr(DeviceState *dev, int level)
1761a7de94aSaurel32 {
177d3b0c9e9Sxiaoqiang zhao     APICCommonState *s = APIC_COMMON(dev);
17892a16d7aSBlue Swirl 
179cf6d64bfSBlue Swirl     if (level) {
180cf6d64bfSBlue Swirl         apic_local_deliver(s, APIC_LVT_LINT0);
181cf6d64bfSBlue Swirl     } else {
1821a7de94aSaurel32         uint32_t lvt = s->lvt[APIC_LVT_LINT0];
1831a7de94aSaurel32 
1841a7de94aSaurel32         switch ((lvt >> 8) & 7) {
1851a7de94aSaurel32         case APIC_DM_FIXED:
1861a7de94aSaurel32             if (!(lvt & APIC_LVT_LEVEL_TRIGGER))
1871a7de94aSaurel32                 break;
188edf9735eSMichael S. Tsirkin             apic_reset_bit(s->irr, lvt & 0xff);
1891a7de94aSaurel32             /* fall through */
1901a7de94aSaurel32         case APIC_DM_EXTINT:
191d8ed887bSAndreas Färber             cpu_reset_interrupt(CPU(s->cpu), CPU_INTERRUPT_HARD);
1921a7de94aSaurel32             break;
1931a7de94aSaurel32         }
1941a7de94aSaurel32     }
1951a7de94aSaurel32 }
1961a7de94aSaurel32 
197dae01685SJan Kiszka static void apic_external_nmi(APICCommonState *s)
19802c09195SJan Kiszka {
19902c09195SJan Kiszka     apic_local_deliver(s, APIC_LVT_LINT1);
20002c09195SJan Kiszka }
20102c09195SJan Kiszka 
202d3e9db93Sbellard #define foreach_apic(apic, deliver_bitmask, code) \
203d3e9db93Sbellard {\
2046d55574aSPeter Maydell     int __i, __j;\
205d3e9db93Sbellard     for(__i = 0; __i < MAX_APIC_WORDS; __i++) {\
2066d55574aSPeter Maydell         uint32_t __mask = deliver_bitmask[__i];\
207d3e9db93Sbellard         if (__mask) {\
208d3e9db93Sbellard             for(__j = 0; __j < 32; __j++) {\
2096d55574aSPeter Maydell                 if (__mask & (1U << __j)) {\
210d3e9db93Sbellard                     apic = local_apics[__i * 32 + __j];\
211d3e9db93Sbellard                     if (apic) {\
212d3e9db93Sbellard                         code;\
213d3e9db93Sbellard                     }\
214d3e9db93Sbellard                 }\
215d3e9db93Sbellard             }\
216d3e9db93Sbellard         }\
217d3e9db93Sbellard     }\
218d3e9db93Sbellard }
219d3e9db93Sbellard 
220d3e9db93Sbellard static void apic_bus_deliver(const uint32_t *deliver_bitmask,
2211f6f408cSJan Kiszka                              uint8_t delivery_mode, uint8_t vector_num,
222d592d303Sbellard                              uint8_t trigger_mode)
223d592d303Sbellard {
224dae01685SJan Kiszka     APICCommonState *apic_iter;
225d592d303Sbellard 
226d592d303Sbellard     switch (delivery_mode) {
227d592d303Sbellard         case APIC_DM_LOWPRI:
2288dd69b8fSbellard             /* XXX: search for focus processor, arbitration */
229d3e9db93Sbellard             {
230d3e9db93Sbellard                 int i, d;
231d3e9db93Sbellard                 d = -1;
232d3e9db93Sbellard                 for(i = 0; i < MAX_APIC_WORDS; i++) {
233d3e9db93Sbellard                     if (deliver_bitmask[i]) {
234edf9735eSMichael S. Tsirkin                         d = i * 32 + apic_ffs_bit(deliver_bitmask[i]);
2358dd69b8fSbellard                         break;
236d3e9db93Sbellard                     }
237d3e9db93Sbellard                 }
238d3e9db93Sbellard                 if (d >= 0) {
239d3e9db93Sbellard                     apic_iter = local_apics[d];
240d3e9db93Sbellard                     if (apic_iter) {
241d3e9db93Sbellard                         apic_set_irq(apic_iter, vector_num, trigger_mode);
242d3e9db93Sbellard                     }
243d3e9db93Sbellard                 }
244d3e9db93Sbellard             }
245d3e9db93Sbellard             return;
2468dd69b8fSbellard 
247d592d303Sbellard         case APIC_DM_FIXED:
248d592d303Sbellard             break;
249d592d303Sbellard 
250d592d303Sbellard         case APIC_DM_SMI:
251e2eb9d3eSaurel32             foreach_apic(apic_iter, deliver_bitmask,
252c3affe56SAndreas Färber                 cpu_interrupt(CPU(apic_iter->cpu), CPU_INTERRUPT_SMI)
25360671e58SAndreas Färber             );
254e2eb9d3eSaurel32             return;
255e2eb9d3eSaurel32 
256d592d303Sbellard         case APIC_DM_NMI:
257e2eb9d3eSaurel32             foreach_apic(apic_iter, deliver_bitmask,
258c3affe56SAndreas Färber                 cpu_interrupt(CPU(apic_iter->cpu), CPU_INTERRUPT_NMI)
25960671e58SAndreas Färber             );
260e2eb9d3eSaurel32             return;
261d592d303Sbellard 
262d592d303Sbellard         case APIC_DM_INIT:
263d592d303Sbellard             /* normal INIT IPI sent to processors */
264d3e9db93Sbellard             foreach_apic(apic_iter, deliver_bitmask,
265c3affe56SAndreas Färber                          cpu_interrupt(CPU(apic_iter->cpu),
26660671e58SAndreas Färber                                        CPU_INTERRUPT_INIT)
26760671e58SAndreas Färber             );
268d592d303Sbellard             return;
269d592d303Sbellard 
270d592d303Sbellard         case APIC_DM_EXTINT:
271b1fc0348Sbellard             /* handled in I/O APIC code */
272d592d303Sbellard             break;
273d592d303Sbellard 
274d592d303Sbellard         default:
275d592d303Sbellard             return;
276d592d303Sbellard     }
277d592d303Sbellard 
278d3e9db93Sbellard     foreach_apic(apic_iter, deliver_bitmask,
279d3e9db93Sbellard                  apic_set_irq(apic_iter, vector_num, trigger_mode) );
280d592d303Sbellard }
281574bbf7bSbellard 
2821f6f408cSJan Kiszka void apic_deliver_irq(uint8_t dest, uint8_t dest_mode, uint8_t delivery_mode,
2831f6f408cSJan Kiszka                       uint8_t vector_num, uint8_t trigger_mode)
284610626afSaliguori {
285610626afSaliguori     uint32_t deliver_bitmask[MAX_APIC_WORDS];
286610626afSaliguori 
287d8023f31SBlue Swirl     trace_apic_deliver_irq(dest, dest_mode, delivery_mode, vector_num,
2881f6f408cSJan Kiszka                            trigger_mode);
289d8023f31SBlue Swirl 
290610626afSaliguori     apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);
2911f6f408cSJan Kiszka     apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode);
292610626afSaliguori }
293610626afSaliguori 
294dae01685SJan Kiszka static void apic_set_base(APICCommonState *s, uint64_t val)
295574bbf7bSbellard {
296574bbf7bSbellard     s->apicbase = (val & 0xfffff000) |
297574bbf7bSbellard         (s->apicbase & (MSR_IA32_APICBASE_BSP | MSR_IA32_APICBASE_ENABLE));
298574bbf7bSbellard     /* if disabled, cannot be enabled again */
299574bbf7bSbellard     if (!(val & MSR_IA32_APICBASE_ENABLE)) {
300574bbf7bSbellard         s->apicbase &= ~MSR_IA32_APICBASE_ENABLE;
30160671e58SAndreas Färber         cpu_clear_apic_feature(&s->cpu->env);
302574bbf7bSbellard         s->spurious_vec &= ~APIC_SV_ENABLE;
303574bbf7bSbellard     }
304574bbf7bSbellard }
305574bbf7bSbellard 
306dae01685SJan Kiszka static void apic_set_tpr(APICCommonState *s, uint8_t val)
307574bbf7bSbellard {
308e5ad936bSJan Kiszka     /* Updates from cr8 are ignored while the VAPIC is active */
309e5ad936bSJan Kiszka     if (!s->vapic_paddr) {
310e5ad936bSJan Kiszka         s->tpr = val << 4;
311d592d303Sbellard         apic_update_irq(s);
3129230e66eSbellard     }
313e5ad936bSJan Kiszka }
3149230e66eSbellard 
315e5ad936bSJan Kiszka static uint8_t apic_get_tpr(APICCommonState *s)
316d592d303Sbellard {
317e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC);
318e5ad936bSJan Kiszka     return s->tpr >> 4;
319d592d303Sbellard }
320d592d303Sbellard 
321dae01685SJan Kiszka static int apic_get_ppr(APICCommonState *s)
322574bbf7bSbellard {
323574bbf7bSbellard     int tpr, isrv, ppr;
324574bbf7bSbellard 
325574bbf7bSbellard     tpr = (s->tpr >> 4);
326574bbf7bSbellard     isrv = get_highest_priority_int(s->isr);
327574bbf7bSbellard     if (isrv < 0)
328574bbf7bSbellard         isrv = 0;
329574bbf7bSbellard     isrv >>= 4;
330574bbf7bSbellard     if (tpr >= isrv)
331574bbf7bSbellard         ppr = s->tpr;
332574bbf7bSbellard     else
333574bbf7bSbellard         ppr = isrv << 4;
334574bbf7bSbellard     return ppr;
335574bbf7bSbellard }
336574bbf7bSbellard 
337dae01685SJan Kiszka static int apic_get_arb_pri(APICCommonState *s)
338d592d303Sbellard {
339d592d303Sbellard     /* XXX: arbitration */
340d592d303Sbellard     return 0;
341d592d303Sbellard }
342d592d303Sbellard 
3430fbfbb59SGleb Natapov 
3440fbfbb59SGleb Natapov /*
3450fbfbb59SGleb Natapov  * <0 - low prio interrupt,
3460fbfbb59SGleb Natapov  * 0  - no interrupt,
3470fbfbb59SGleb Natapov  * >0 - interrupt number
3480fbfbb59SGleb Natapov  */
349dae01685SJan Kiszka static int apic_irq_pending(APICCommonState *s)
3500fbfbb59SGleb Natapov {
3510fbfbb59SGleb Natapov     int irrv, ppr;
3520fbfbb59SGleb Natapov     irrv = get_highest_priority_int(s->irr);
3530fbfbb59SGleb Natapov     if (irrv < 0) {
3540fbfbb59SGleb Natapov         return 0;
3550fbfbb59SGleb Natapov     }
3560fbfbb59SGleb Natapov     ppr = apic_get_ppr(s);
3570fbfbb59SGleb Natapov     if (ppr && (irrv & 0xf0) <= (ppr & 0xf0)) {
3580fbfbb59SGleb Natapov         return -1;
3590fbfbb59SGleb Natapov     }
3600fbfbb59SGleb Natapov 
3610fbfbb59SGleb Natapov     return irrv;
3620fbfbb59SGleb Natapov }
3630fbfbb59SGleb Natapov 
364574bbf7bSbellard /* signal the CPU if an irq is pending */
365dae01685SJan Kiszka static void apic_update_irq(APICCommonState *s)
366574bbf7bSbellard {
367c3affe56SAndreas Färber     CPUState *cpu;
36860e82579SAndreas Färber 
3690fbfbb59SGleb Natapov     if (!(s->spurious_vec & APIC_SV_ENABLE)) {
370d592d303Sbellard         return;
3710fbfbb59SGleb Natapov     }
372c3affe56SAndreas Färber     cpu = CPU(s->cpu);
37360e82579SAndreas Färber     if (!qemu_cpu_is_self(cpu)) {
374c3affe56SAndreas Färber         cpu_interrupt(cpu, CPU_INTERRUPT_POLL);
3755d62c43aSJan Kiszka     } else if (apic_irq_pending(s) > 0) {
376c3affe56SAndreas Färber         cpu_interrupt(cpu, CPU_INTERRUPT_HARD);
377574bbf7bSbellard     }
3780fbfbb59SGleb Natapov }
379574bbf7bSbellard 
380d3b0c9e9Sxiaoqiang zhao void apic_poll_irq(DeviceState *dev)
381e5ad936bSJan Kiszka {
382d3b0c9e9Sxiaoqiang zhao     APICCommonState *s = APIC_COMMON(dev);
383e5ad936bSJan Kiszka 
384e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC);
385e5ad936bSJan Kiszka     apic_update_irq(s);
386e5ad936bSJan Kiszka }
387e5ad936bSJan Kiszka 
388dae01685SJan Kiszka static void apic_set_irq(APICCommonState *s, int vector_num, int trigger_mode)
389574bbf7bSbellard {
390edf9735eSMichael S. Tsirkin     apic_report_irq_delivered(!apic_get_bit(s->irr, vector_num));
39173822ec8Saliguori 
392edf9735eSMichael S. Tsirkin     apic_set_bit(s->irr, vector_num);
393574bbf7bSbellard     if (trigger_mode)
394edf9735eSMichael S. Tsirkin         apic_set_bit(s->tmr, vector_num);
395574bbf7bSbellard     else
396edf9735eSMichael S. Tsirkin         apic_reset_bit(s->tmr, vector_num);
397e5ad936bSJan Kiszka     if (s->vapic_paddr) {
398e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_ISR_IRR_TO_VAPIC);
399e5ad936bSJan Kiszka         /*
400e5ad936bSJan Kiszka          * The vcpu thread needs to see the new IRR before we pull its current
401e5ad936bSJan Kiszka          * TPR value. That way, if we miss a lowering of the TRP, the guest
402e5ad936bSJan Kiszka          * has the chance to notice the new IRR and poll for IRQs on its own.
403e5ad936bSJan Kiszka          */
404e5ad936bSJan Kiszka         smp_wmb();
405e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_FROM_VAPIC);
406e5ad936bSJan Kiszka     }
407574bbf7bSbellard     apic_update_irq(s);
408574bbf7bSbellard }
409574bbf7bSbellard 
410dae01685SJan Kiszka static void apic_eoi(APICCommonState *s)
411574bbf7bSbellard {
412574bbf7bSbellard     int isrv;
413574bbf7bSbellard     isrv = get_highest_priority_int(s->isr);
414574bbf7bSbellard     if (isrv < 0)
415574bbf7bSbellard         return;
416edf9735eSMichael S. Tsirkin     apic_reset_bit(s->isr, isrv);
417edf9735eSMichael S. Tsirkin     if (!(s->spurious_vec & APIC_SV_DIRECTED_IO) && apic_get_bit(s->tmr, isrv)) {
4180280b571SJan Kiszka         ioapic_eoi_broadcast(isrv);
4190280b571SJan Kiszka     }
420e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC | SYNC_TO_VAPIC);
421574bbf7bSbellard     apic_update_irq(s);
422574bbf7bSbellard }
423574bbf7bSbellard 
424678e12ccSGleb Natapov static int apic_find_dest(uint8_t dest)
425678e12ccSGleb Natapov {
426dae01685SJan Kiszka     APICCommonState *apic = local_apics[dest];
427678e12ccSGleb Natapov     int i;
428678e12ccSGleb Natapov 
429678e12ccSGleb Natapov     if (apic && apic->id == dest)
430678e12ccSGleb Natapov         return dest;  /* shortcut in case apic->id == apic->idx */
431678e12ccSGleb Natapov 
432678e12ccSGleb Natapov     for (i = 0; i < MAX_APICS; i++) {
433678e12ccSGleb Natapov         apic = local_apics[i];
434678e12ccSGleb Natapov 	if (apic && apic->id == dest)
435678e12ccSGleb Natapov             return i;
436b538e53eSAlex Williamson         if (!apic)
437b538e53eSAlex Williamson             break;
438678e12ccSGleb Natapov     }
439678e12ccSGleb Natapov 
440678e12ccSGleb Natapov     return -1;
441678e12ccSGleb Natapov }
442678e12ccSGleb Natapov 
443d3e9db93Sbellard static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask,
444d3e9db93Sbellard                                       uint8_t dest, uint8_t dest_mode)
445d592d303Sbellard {
446dae01685SJan Kiszka     APICCommonState *apic_iter;
447d3e9db93Sbellard     int i;
448d592d303Sbellard 
449d592d303Sbellard     if (dest_mode == 0) {
450d3e9db93Sbellard         if (dest == 0xff) {
451d3e9db93Sbellard             memset(deliver_bitmask, 0xff, MAX_APIC_WORDS * sizeof(uint32_t));
452d3e9db93Sbellard         } else {
453678e12ccSGleb Natapov             int idx = apic_find_dest(dest);
454d3e9db93Sbellard             memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));
455678e12ccSGleb Natapov             if (idx >= 0)
456edf9735eSMichael S. Tsirkin                 apic_set_bit(deliver_bitmask, idx);
457d3e9db93Sbellard         }
458d592d303Sbellard     } else {
459d592d303Sbellard         /* XXX: cluster mode */
460d3e9db93Sbellard         memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));
461d3e9db93Sbellard         for(i = 0; i < MAX_APICS; i++) {
462d3e9db93Sbellard             apic_iter = local_apics[i];
463d3e9db93Sbellard             if (apic_iter) {
464d3e9db93Sbellard                 if (apic_iter->dest_mode == 0xf) {
465d592d303Sbellard                     if (dest & apic_iter->log_dest)
466edf9735eSMichael S. Tsirkin                         apic_set_bit(deliver_bitmask, i);
467d3e9db93Sbellard                 } else if (apic_iter->dest_mode == 0x0) {
468d3e9db93Sbellard                     if ((dest & 0xf0) == (apic_iter->log_dest & 0xf0) &&
469d3e9db93Sbellard                         (dest & apic_iter->log_dest & 0x0f)) {
470edf9735eSMichael S. Tsirkin                         apic_set_bit(deliver_bitmask, i);
471d592d303Sbellard                     }
472d592d303Sbellard                 }
473b538e53eSAlex Williamson             } else {
474b538e53eSAlex Williamson                 break;
475d3e9db93Sbellard             }
476d3e9db93Sbellard         }
477d3e9db93Sbellard     }
478d592d303Sbellard }
479d592d303Sbellard 
480dae01685SJan Kiszka static void apic_startup(APICCommonState *s, int vector_num)
481e0fd8781Sbellard {
482b09ea7d5SGleb Natapov     s->sipi_vector = vector_num;
483c3affe56SAndreas Färber     cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_SIPI);
484b09ea7d5SGleb Natapov }
485b09ea7d5SGleb Natapov 
486d3b0c9e9Sxiaoqiang zhao void apic_sipi(DeviceState *dev)
487b09ea7d5SGleb Natapov {
488d3b0c9e9Sxiaoqiang zhao     APICCommonState *s = APIC_COMMON(dev);
48992a16d7aSBlue Swirl 
490d8ed887bSAndreas Färber     cpu_reset_interrupt(CPU(s->cpu), CPU_INTERRUPT_SIPI);
491b09ea7d5SGleb Natapov 
492b09ea7d5SGleb Natapov     if (!s->wait_for_sipi)
493e0fd8781Sbellard         return;
494e9f9d6b1SAndreas Färber     cpu_x86_load_seg_cache_sipi(s->cpu, s->sipi_vector);
495b09ea7d5SGleb Natapov     s->wait_for_sipi = 0;
496e0fd8781Sbellard }
497e0fd8781Sbellard 
498d3b0c9e9Sxiaoqiang zhao static void apic_deliver(DeviceState *dev, uint8_t dest, uint8_t dest_mode,
499d592d303Sbellard                          uint8_t delivery_mode, uint8_t vector_num,
5001f6f408cSJan Kiszka                          uint8_t trigger_mode)
501d592d303Sbellard {
502d3b0c9e9Sxiaoqiang zhao     APICCommonState *s = APIC_COMMON(dev);
503d3e9db93Sbellard     uint32_t deliver_bitmask[MAX_APIC_WORDS];
504d592d303Sbellard     int dest_shorthand = (s->icr[0] >> 18) & 3;
505dae01685SJan Kiszka     APICCommonState *apic_iter;
506d592d303Sbellard 
507e0fd8781Sbellard     switch (dest_shorthand) {
508e0fd8781Sbellard     case 0:
509d3e9db93Sbellard         apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);
510e0fd8781Sbellard         break;
511e0fd8781Sbellard     case 1:
512d3e9db93Sbellard         memset(deliver_bitmask, 0x00, sizeof(deliver_bitmask));
513edf9735eSMichael S. Tsirkin         apic_set_bit(deliver_bitmask, s->idx);
514e0fd8781Sbellard         break;
515e0fd8781Sbellard     case 2:
516d3e9db93Sbellard         memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));
517e0fd8781Sbellard         break;
518e0fd8781Sbellard     case 3:
519d3e9db93Sbellard         memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));
520edf9735eSMichael S. Tsirkin         apic_reset_bit(deliver_bitmask, s->idx);
521e0fd8781Sbellard         break;
522e0fd8781Sbellard     }
523e0fd8781Sbellard 
524d592d303Sbellard     switch (delivery_mode) {
525d592d303Sbellard         case APIC_DM_INIT:
526d592d303Sbellard             {
527d592d303Sbellard                 int trig_mode = (s->icr[0] >> 15) & 1;
528d592d303Sbellard                 int level = (s->icr[0] >> 14) & 1;
529d592d303Sbellard                 if (level == 0 && trig_mode == 1) {
530d3e9db93Sbellard                     foreach_apic(apic_iter, deliver_bitmask,
531d3e9db93Sbellard                                  apic_iter->arb_id = apic_iter->id );
532d592d303Sbellard                     return;
533d592d303Sbellard                 }
534d592d303Sbellard             }
535d592d303Sbellard             break;
536d592d303Sbellard 
537d592d303Sbellard         case APIC_DM_SIPI:
538d3e9db93Sbellard             foreach_apic(apic_iter, deliver_bitmask,
539d3e9db93Sbellard                          apic_startup(apic_iter, vector_num) );
540d592d303Sbellard             return;
541d592d303Sbellard     }
542d592d303Sbellard 
5431f6f408cSJan Kiszka     apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode);
544d592d303Sbellard }
545d592d303Sbellard 
546a94820ddSJan Kiszka static bool apic_check_pic(APICCommonState *s)
547a94820ddSJan Kiszka {
548a94820ddSJan Kiszka     if (!apic_accept_pic_intr(&s->busdev.qdev) || !pic_get_output(isa_pic)) {
549a94820ddSJan Kiszka         return false;
550a94820ddSJan Kiszka     }
551a94820ddSJan Kiszka     apic_deliver_pic_intr(&s->busdev.qdev, 1);
552a94820ddSJan Kiszka     return true;
553a94820ddSJan Kiszka }
554a94820ddSJan Kiszka 
555d3b0c9e9Sxiaoqiang zhao int apic_get_interrupt(DeviceState *dev)
556574bbf7bSbellard {
557d3b0c9e9Sxiaoqiang zhao     APICCommonState *s = APIC_COMMON(dev);
558574bbf7bSbellard     int intno;
559574bbf7bSbellard 
560574bbf7bSbellard     /* if the APIC is installed or enabled, we let the 8259 handle the
561574bbf7bSbellard        IRQs */
562574bbf7bSbellard     if (!s)
563574bbf7bSbellard         return -1;
564574bbf7bSbellard     if (!(s->spurious_vec & APIC_SV_ENABLE))
565574bbf7bSbellard         return -1;
566574bbf7bSbellard 
567e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC);
5680fbfbb59SGleb Natapov     intno = apic_irq_pending(s);
5690fbfbb59SGleb Natapov 
5700fbfbb59SGleb Natapov     if (intno == 0) {
571e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_TO_VAPIC);
572574bbf7bSbellard         return -1;
5730fbfbb59SGleb Natapov     } else if (intno < 0) {
574e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_TO_VAPIC);
575d592d303Sbellard         return s->spurious_vec & 0xff;
5760fbfbb59SGleb Natapov     }
577edf9735eSMichael S. Tsirkin     apic_reset_bit(s->irr, intno);
578edf9735eSMichael S. Tsirkin     apic_set_bit(s->isr, intno);
579e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_TO_VAPIC);
5803db3659bSJan Kiszka 
5813db3659bSJan Kiszka     /* re-inject if there is still a pending PIC interrupt */
582a94820ddSJan Kiszka     apic_check_pic(s);
5833db3659bSJan Kiszka 
584574bbf7bSbellard     apic_update_irq(s);
5853db3659bSJan Kiszka 
586574bbf7bSbellard     return intno;
587574bbf7bSbellard }
588574bbf7bSbellard 
589d3b0c9e9Sxiaoqiang zhao int apic_accept_pic_intr(DeviceState *dev)
5900e21e12bSths {
591d3b0c9e9Sxiaoqiang zhao     APICCommonState *s = APIC_COMMON(dev);
5920e21e12bSths     uint32_t lvt0;
5930e21e12bSths 
5940e21e12bSths     if (!s)
5950e21e12bSths         return -1;
5960e21e12bSths 
5970e21e12bSths     lvt0 = s->lvt[APIC_LVT_LINT0];
5980e21e12bSths 
599a5b38b51Saurel32     if ((s->apicbase & MSR_IA32_APICBASE_ENABLE) == 0 ||
600a5b38b51Saurel32         (lvt0 & APIC_LVT_MASKED) == 0)
6010e21e12bSths         return 1;
6020e21e12bSths 
6030e21e12bSths     return 0;
6040e21e12bSths }
6050e21e12bSths 
606dae01685SJan Kiszka static uint32_t apic_get_current_count(APICCommonState *s)
607574bbf7bSbellard {
608574bbf7bSbellard     int64_t d;
609574bbf7bSbellard     uint32_t val;
610bc72ad67SAlex Bligh     d = (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - s->initial_count_load_time) >>
611574bbf7bSbellard         s->count_shift;
612574bbf7bSbellard     if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) {
613574bbf7bSbellard         /* periodic */
614d592d303Sbellard         val = s->initial_count - (d % ((uint64_t)s->initial_count + 1));
615574bbf7bSbellard     } else {
616574bbf7bSbellard         if (d >= s->initial_count)
617574bbf7bSbellard             val = 0;
618574bbf7bSbellard         else
619574bbf7bSbellard             val = s->initial_count - d;
620574bbf7bSbellard     }
621574bbf7bSbellard     return val;
622574bbf7bSbellard }
623574bbf7bSbellard 
624dae01685SJan Kiszka static void apic_timer_update(APICCommonState *s, int64_t current_time)
625574bbf7bSbellard {
6267a380ca3SJan Kiszka     if (apic_next_timer(s, current_time)) {
627bc72ad67SAlex Bligh         timer_mod(s->timer, s->next_time);
628574bbf7bSbellard     } else {
629bc72ad67SAlex Bligh         timer_del(s->timer);
630574bbf7bSbellard     }
631574bbf7bSbellard }
632574bbf7bSbellard 
633574bbf7bSbellard static void apic_timer(void *opaque)
634574bbf7bSbellard {
635dae01685SJan Kiszka     APICCommonState *s = opaque;
636574bbf7bSbellard 
637cf6d64bfSBlue Swirl     apic_local_deliver(s, APIC_LVT_TIMER);
638574bbf7bSbellard     apic_timer_update(s, s->next_time);
639574bbf7bSbellard }
640574bbf7bSbellard 
641a8170e5eSAvi Kivity static uint32_t apic_mem_readb(void *opaque, hwaddr addr)
642574bbf7bSbellard {
643574bbf7bSbellard     return 0;
644574bbf7bSbellard }
645574bbf7bSbellard 
646a8170e5eSAvi Kivity static uint32_t apic_mem_readw(void *opaque, hwaddr addr)
647574bbf7bSbellard {
648574bbf7bSbellard     return 0;
649574bbf7bSbellard }
650574bbf7bSbellard 
651a8170e5eSAvi Kivity static void apic_mem_writeb(void *opaque, hwaddr addr, uint32_t val)
652574bbf7bSbellard {
653574bbf7bSbellard }
654574bbf7bSbellard 
655a8170e5eSAvi Kivity static void apic_mem_writew(void *opaque, hwaddr addr, uint32_t val)
656574bbf7bSbellard {
657574bbf7bSbellard }
658574bbf7bSbellard 
659a8170e5eSAvi Kivity static uint32_t apic_mem_readl(void *opaque, hwaddr addr)
660574bbf7bSbellard {
661d3b0c9e9Sxiaoqiang zhao     DeviceState *dev;
662dae01685SJan Kiszka     APICCommonState *s;
663574bbf7bSbellard     uint32_t val;
664574bbf7bSbellard     int index;
665574bbf7bSbellard 
666d3b0c9e9Sxiaoqiang zhao     dev = cpu_get_current_apic();
667d3b0c9e9Sxiaoqiang zhao     if (!dev) {
668574bbf7bSbellard         return 0;
6690e26b7b8SBlue Swirl     }
670d3b0c9e9Sxiaoqiang zhao     s = APIC_COMMON(dev);
671574bbf7bSbellard 
672574bbf7bSbellard     index = (addr >> 4) & 0xff;
673574bbf7bSbellard     switch(index) {
674574bbf7bSbellard     case 0x02: /* id */
675574bbf7bSbellard         val = s->id << 24;
676574bbf7bSbellard         break;
677574bbf7bSbellard     case 0x03: /* version */
678aa93200bSGabriel L. Somlo         val = s->version | ((APIC_LVT_NB - 1) << 16);
679574bbf7bSbellard         break;
680574bbf7bSbellard     case 0x08:
681e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_FROM_VAPIC);
682e5ad936bSJan Kiszka         if (apic_report_tpr_access) {
68360671e58SAndreas Färber             cpu_report_tpr_access(&s->cpu->env, TPR_ACCESS_READ);
684e5ad936bSJan Kiszka         }
685574bbf7bSbellard         val = s->tpr;
686574bbf7bSbellard         break;
687d592d303Sbellard     case 0x09:
688d592d303Sbellard         val = apic_get_arb_pri(s);
689d592d303Sbellard         break;
690574bbf7bSbellard     case 0x0a:
691574bbf7bSbellard         /* ppr */
692574bbf7bSbellard         val = apic_get_ppr(s);
693574bbf7bSbellard         break;
694b237db36Saurel32     case 0x0b:
695b237db36Saurel32         val = 0;
696b237db36Saurel32         break;
697d592d303Sbellard     case 0x0d:
698d592d303Sbellard         val = s->log_dest << 24;
699d592d303Sbellard         break;
700d592d303Sbellard     case 0x0e:
701*d6c140a7SJan Kiszka         val = (s->dest_mode << 28) | 0xfffffff;
702d592d303Sbellard         break;
703574bbf7bSbellard     case 0x0f:
704574bbf7bSbellard         val = s->spurious_vec;
705574bbf7bSbellard         break;
706574bbf7bSbellard     case 0x10 ... 0x17:
707574bbf7bSbellard         val = s->isr[index & 7];
708574bbf7bSbellard         break;
709574bbf7bSbellard     case 0x18 ... 0x1f:
710574bbf7bSbellard         val = s->tmr[index & 7];
711574bbf7bSbellard         break;
712574bbf7bSbellard     case 0x20 ... 0x27:
713574bbf7bSbellard         val = s->irr[index & 7];
714574bbf7bSbellard         break;
715574bbf7bSbellard     case 0x28:
716574bbf7bSbellard         val = s->esr;
717574bbf7bSbellard         break;
718574bbf7bSbellard     case 0x30:
719574bbf7bSbellard     case 0x31:
720574bbf7bSbellard         val = s->icr[index & 1];
721574bbf7bSbellard         break;
722e0fd8781Sbellard     case 0x32 ... 0x37:
723e0fd8781Sbellard         val = s->lvt[index - 0x32];
724e0fd8781Sbellard         break;
725574bbf7bSbellard     case 0x38:
726574bbf7bSbellard         val = s->initial_count;
727574bbf7bSbellard         break;
728574bbf7bSbellard     case 0x39:
729574bbf7bSbellard         val = apic_get_current_count(s);
730574bbf7bSbellard         break;
731574bbf7bSbellard     case 0x3e:
732574bbf7bSbellard         val = s->divide_conf;
733574bbf7bSbellard         break;
734574bbf7bSbellard     default:
735574bbf7bSbellard         s->esr |= ESR_ILLEGAL_ADDRESS;
736574bbf7bSbellard         val = 0;
737574bbf7bSbellard         break;
738574bbf7bSbellard     }
739d8023f31SBlue Swirl     trace_apic_mem_readl(addr, val);
740574bbf7bSbellard     return val;
741574bbf7bSbellard }
742574bbf7bSbellard 
743a8170e5eSAvi Kivity static void apic_send_msi(hwaddr addr, uint32_t data)
74454c96da7SMichael S. Tsirkin {
74554c96da7SMichael S. Tsirkin     uint8_t dest = (addr & MSI_ADDR_DEST_ID_MASK) >> MSI_ADDR_DEST_ID_SHIFT;
74654c96da7SMichael S. Tsirkin     uint8_t vector = (data & MSI_DATA_VECTOR_MASK) >> MSI_DATA_VECTOR_SHIFT;
74754c96da7SMichael S. Tsirkin     uint8_t dest_mode = (addr >> MSI_ADDR_DEST_MODE_SHIFT) & 0x1;
74854c96da7SMichael S. Tsirkin     uint8_t trigger_mode = (data >> MSI_DATA_TRIGGER_SHIFT) & 0x1;
74954c96da7SMichael S. Tsirkin     uint8_t delivery = (data >> MSI_DATA_DELIVERY_MODE_SHIFT) & 0x7;
75054c96da7SMichael S. Tsirkin     /* XXX: Ignore redirection hint. */
7511f6f408cSJan Kiszka     apic_deliver_irq(dest, dest_mode, delivery, vector, trigger_mode);
75254c96da7SMichael S. Tsirkin }
75354c96da7SMichael S. Tsirkin 
754a8170e5eSAvi Kivity static void apic_mem_writel(void *opaque, hwaddr addr, uint32_t val)
755574bbf7bSbellard {
756d3b0c9e9Sxiaoqiang zhao     DeviceState *dev;
757dae01685SJan Kiszka     APICCommonState *s;
75854c96da7SMichael S. Tsirkin     int index = (addr >> 4) & 0xff;
75954c96da7SMichael S. Tsirkin     if (addr > 0xfff || !index) {
76054c96da7SMichael S. Tsirkin         /* MSI and MMIO APIC are at the same memory location,
76154c96da7SMichael S. Tsirkin          * but actually not on the global bus: MSI is on PCI bus
76254c96da7SMichael S. Tsirkin          * APIC is connected directly to the CPU.
76354c96da7SMichael S. Tsirkin          * Mapping them on the global bus happens to work because
76454c96da7SMichael S. Tsirkin          * MSI registers are reserved in APIC MMIO and vice versa. */
76554c96da7SMichael S. Tsirkin         apic_send_msi(addr, val);
76654c96da7SMichael S. Tsirkin         return;
76754c96da7SMichael S. Tsirkin     }
768574bbf7bSbellard 
769d3b0c9e9Sxiaoqiang zhao     dev = cpu_get_current_apic();
770d3b0c9e9Sxiaoqiang zhao     if (!dev) {
771574bbf7bSbellard         return;
7720e26b7b8SBlue Swirl     }
773d3b0c9e9Sxiaoqiang zhao     s = APIC_COMMON(dev);
774574bbf7bSbellard 
775d8023f31SBlue Swirl     trace_apic_mem_writel(addr, val);
776574bbf7bSbellard 
777574bbf7bSbellard     switch(index) {
778574bbf7bSbellard     case 0x02:
779574bbf7bSbellard         s->id = (val >> 24);
780574bbf7bSbellard         break;
781e0fd8781Sbellard     case 0x03:
782e0fd8781Sbellard         break;
783574bbf7bSbellard     case 0x08:
784e5ad936bSJan Kiszka         if (apic_report_tpr_access) {
78560671e58SAndreas Färber             cpu_report_tpr_access(&s->cpu->env, TPR_ACCESS_WRITE);
786e5ad936bSJan Kiszka         }
787574bbf7bSbellard         s->tpr = val;
788e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_TO_VAPIC);
789d592d303Sbellard         apic_update_irq(s);
790574bbf7bSbellard         break;
791e0fd8781Sbellard     case 0x09:
792e0fd8781Sbellard     case 0x0a:
793e0fd8781Sbellard         break;
794574bbf7bSbellard     case 0x0b: /* EOI */
795574bbf7bSbellard         apic_eoi(s);
796574bbf7bSbellard         break;
797d592d303Sbellard     case 0x0d:
798d592d303Sbellard         s->log_dest = val >> 24;
799d592d303Sbellard         break;
800d592d303Sbellard     case 0x0e:
801d592d303Sbellard         s->dest_mode = val >> 28;
802d592d303Sbellard         break;
803574bbf7bSbellard     case 0x0f:
804574bbf7bSbellard         s->spurious_vec = val & 0x1ff;
805d592d303Sbellard         apic_update_irq(s);
806574bbf7bSbellard         break;
807e0fd8781Sbellard     case 0x10 ... 0x17:
808e0fd8781Sbellard     case 0x18 ... 0x1f:
809e0fd8781Sbellard     case 0x20 ... 0x27:
810e0fd8781Sbellard     case 0x28:
811e0fd8781Sbellard         break;
812574bbf7bSbellard     case 0x30:
813d592d303Sbellard         s->icr[0] = val;
814d3b0c9e9Sxiaoqiang zhao         apic_deliver(dev, (s->icr[1] >> 24) & 0xff, (s->icr[0] >> 11) & 1,
815d592d303Sbellard                      (s->icr[0] >> 8) & 7, (s->icr[0] & 0xff),
8161f6f408cSJan Kiszka                      (s->icr[0] >> 15) & 1);
817d592d303Sbellard         break;
818574bbf7bSbellard     case 0x31:
819d592d303Sbellard         s->icr[1] = val;
820574bbf7bSbellard         break;
821574bbf7bSbellard     case 0x32 ... 0x37:
822574bbf7bSbellard         {
823574bbf7bSbellard             int n = index - 0x32;
824574bbf7bSbellard             s->lvt[n] = val;
825a94820ddSJan Kiszka             if (n == APIC_LVT_TIMER) {
826bc72ad67SAlex Bligh                 apic_timer_update(s, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
827a94820ddSJan Kiszka             } else if (n == APIC_LVT_LINT0 && apic_check_pic(s)) {
828a94820ddSJan Kiszka                 apic_update_irq(s);
829a94820ddSJan Kiszka             }
830574bbf7bSbellard         }
831574bbf7bSbellard         break;
832574bbf7bSbellard     case 0x38:
833574bbf7bSbellard         s->initial_count = val;
834bc72ad67SAlex Bligh         s->initial_count_load_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
835574bbf7bSbellard         apic_timer_update(s, s->initial_count_load_time);
836574bbf7bSbellard         break;
837e0fd8781Sbellard     case 0x39:
838e0fd8781Sbellard         break;
839574bbf7bSbellard     case 0x3e:
840574bbf7bSbellard         {
841574bbf7bSbellard             int v;
842574bbf7bSbellard             s->divide_conf = val & 0xb;
843574bbf7bSbellard             v = (s->divide_conf & 3) | ((s->divide_conf >> 1) & 4);
844574bbf7bSbellard             s->count_shift = (v + 1) & 7;
845574bbf7bSbellard         }
846574bbf7bSbellard         break;
847574bbf7bSbellard     default:
848574bbf7bSbellard         s->esr |= ESR_ILLEGAL_ADDRESS;
849574bbf7bSbellard         break;
850574bbf7bSbellard     }
851574bbf7bSbellard }
852574bbf7bSbellard 
853e5ad936bSJan Kiszka static void apic_pre_save(APICCommonState *s)
854e5ad936bSJan Kiszka {
855e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC);
856e5ad936bSJan Kiszka }
857e5ad936bSJan Kiszka 
8587a380ca3SJan Kiszka static void apic_post_load(APICCommonState *s)
8597a380ca3SJan Kiszka {
8607a380ca3SJan Kiszka     if (s->timer_expiry != -1) {
861bc72ad67SAlex Bligh         timer_mod(s->timer, s->timer_expiry);
8627a380ca3SJan Kiszka     } else {
863bc72ad67SAlex Bligh         timer_del(s->timer);
8647a380ca3SJan Kiszka     }
8657a380ca3SJan Kiszka }
8667a380ca3SJan Kiszka 
867312b4234SAvi Kivity static const MemoryRegionOps apic_io_ops = {
868312b4234SAvi Kivity     .old_mmio = {
869312b4234SAvi Kivity         .read = { apic_mem_readb, apic_mem_readw, apic_mem_readl, },
870312b4234SAvi Kivity         .write = { apic_mem_writeb, apic_mem_writew, apic_mem_writel, },
871312b4234SAvi Kivity     },
872312b4234SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
873574bbf7bSbellard };
874574bbf7bSbellard 
875ff6986ceSxiaoqiang zhao static void apic_realize(DeviceState *dev, Error **errp)
8768546b099SBlue Swirl {
877ff6986ceSxiaoqiang zhao     APICCommonState *s = APIC_COMMON(dev);
878ff6986ceSxiaoqiang zhao 
8791437c94bSPaolo Bonzini     memory_region_init_io(&s->io_memory, OBJECT(s), &apic_io_ops, s, "apic-msi",
880baaeda08SIgor Mammedov                           APIC_SPACE_SIZE);
8818546b099SBlue Swirl 
882bc72ad67SAlex Bligh     s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, apic_timer, s);
8838546b099SBlue Swirl     local_apics[s->idx] = s;
88408a82ac0SJan Kiszka 
88508a82ac0SJan Kiszka     msi_supported = true;
8868546b099SBlue Swirl }
8878546b099SBlue Swirl 
888999e12bbSAnthony Liguori static void apic_class_init(ObjectClass *klass, void *data)
889999e12bbSAnthony Liguori {
890999e12bbSAnthony Liguori     APICCommonClass *k = APIC_COMMON_CLASS(klass);
891999e12bbSAnthony Liguori 
892ff6986ceSxiaoqiang zhao     k->realize = apic_realize;
893999e12bbSAnthony Liguori     k->set_base = apic_set_base;
894999e12bbSAnthony Liguori     k->set_tpr = apic_set_tpr;
895e5ad936bSJan Kiszka     k->get_tpr = apic_get_tpr;
896e5ad936bSJan Kiszka     k->vapic_base_update = apic_vapic_base_update;
897999e12bbSAnthony Liguori     k->external_nmi = apic_external_nmi;
898e5ad936bSJan Kiszka     k->pre_save = apic_pre_save;
899999e12bbSAnthony Liguori     k->post_load = apic_post_load;
900999e12bbSAnthony Liguori }
901999e12bbSAnthony Liguori 
9028c43a6f0SAndreas Färber static const TypeInfo apic_info = {
903999e12bbSAnthony Liguori     .name          = "apic",
90439bffca2SAnthony Liguori     .instance_size = sizeof(APICCommonState),
90539bffca2SAnthony Liguori     .parent        = TYPE_APIC_COMMON,
906999e12bbSAnthony Liguori     .class_init    = apic_class_init,
9078546b099SBlue Swirl };
9088546b099SBlue Swirl 
90983f7d43aSAndreas Färber static void apic_register_types(void)
9108546b099SBlue Swirl {
91139bffca2SAnthony Liguori     type_register_static(&apic_info);
9128546b099SBlue Swirl }
9138546b099SBlue Swirl 
91483f7d43aSAndreas Färber type_init(apic_register_types)
915