xref: /qemu/hw/intc/apic.c (revision b2101358e591c9f0a93739dd3aee72935a79af80)
1574bbf7bSbellard /*
2574bbf7bSbellard  *  APIC support
3574bbf7bSbellard  *
4574bbf7bSbellard  *  Copyright (c) 2004-2005 Fabrice Bellard
5574bbf7bSbellard  *
6574bbf7bSbellard  * This library is free software; you can redistribute it and/or
7574bbf7bSbellard  * modify it under the terms of the GNU Lesser General Public
8574bbf7bSbellard  * License as published by the Free Software Foundation; either
961f3c91aSChetan Pant  * version 2.1 of the License, or (at your option) any later version.
10574bbf7bSbellard  *
11574bbf7bSbellard  * This library is distributed in the hope that it will be useful,
12574bbf7bSbellard  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13574bbf7bSbellard  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14574bbf7bSbellard  * Lesser General Public License for more details.
15574bbf7bSbellard  *
16574bbf7bSbellard  * You should have received a copy of the GNU Lesser General Public
178167ee88SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>
18574bbf7bSbellard  */
19b6a0aa05SPeter Maydell #include "qemu/osdep.h"
201de7afc9SPaolo Bonzini #include "qemu/thread.h"
21cc37d98bSRichard Henderson #include "qemu/error-report.h"
220d09e41aSPaolo Bonzini #include "hw/i386/apic_internal.h"
230d09e41aSPaolo Bonzini #include "hw/i386/apic.h"
247f54640bSBernhard Beschow #include "hw/intc/ioapic.h"
25852c27e2SPaolo Bonzini #include "hw/intc/i8259.h"
262b85e0cdSThomas Huth #include "hw/intc/kvm_irqcount.h"
2783c9f4caSPaolo Bonzini #include "hw/pci/msi.h"
281de7afc9SPaolo Bonzini #include "qemu/host-utils.h"
292c933ac6SPaolo Bonzini #include "sysemu/kvm.h"
30d8023f31SBlue Swirl #include "trace.h"
310d09e41aSPaolo Bonzini #include "hw/i386/apic-msidef.h"
32889211b1SIgor Mammedov #include "qapi/error.h"
33db1015e9SEduardo Habkost #include "qom/object.h"
34574bbf7bSbellard 
35889211b1SIgor Mammedov #define MAX_APICS 255
36d3e9db93Sbellard #define MAX_APIC_WORDS 8
37d3e9db93Sbellard 
38e5ad936bSJan Kiszka #define SYNC_FROM_VAPIC                 0x1
39e5ad936bSJan Kiszka #define SYNC_TO_VAPIC                   0x2
40e5ad936bSJan Kiszka #define SYNC_ISR_IRR_TO_VAPIC           0x4
41e5ad936bSJan Kiszka 
42dae01685SJan Kiszka static APICCommonState *local_apics[MAX_APICS + 1];
4354c96da7SMichael S. Tsirkin 
44927d5a1dSWanpeng Li #define TYPE_APIC "apic"
45fa34a3c5SEduardo Habkost /*This is reusing the APICCommonState typedef from APIC_COMMON */
46fa34a3c5SEduardo Habkost DECLARE_INSTANCE_CHECKER(APICCommonState, APIC,
47fa34a3c5SEduardo Habkost                          TYPE_APIC)
48927d5a1dSWanpeng Li 
49dae01685SJan Kiszka static void apic_set_irq(APICCommonState *s, int vector_num, int trigger_mode);
50dae01685SJan Kiszka static void apic_update_irq(APICCommonState *s);
51610626afSaliguori static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask,
52610626afSaliguori                                       uint8_t dest, uint8_t dest_mode);
53d592d303Sbellard 
543b63c04eSaurel32 /* Find first bit starting from msb */
55edf9735eSMichael S. Tsirkin static int apic_fls_bit(uint32_t value)
563b63c04eSaurel32 {
573b63c04eSaurel32     return 31 - clz32(value);
583b63c04eSaurel32 }
593b63c04eSaurel32 
60e95f5491Saurel32 /* Find first bit starting from lsb */
61edf9735eSMichael S. Tsirkin static int apic_ffs_bit(uint32_t value)
62d3e9db93Sbellard {
63bb7e7293Saurel32     return ctz32(value);
64d3e9db93Sbellard }
65d3e9db93Sbellard 
66edf9735eSMichael S. Tsirkin static inline void apic_reset_bit(uint32_t *tab, int index)
67d3e9db93Sbellard {
68d3e9db93Sbellard     int i, mask;
69d3e9db93Sbellard     i = index >> 5;
70d3e9db93Sbellard     mask = 1 << (index & 0x1f);
71d3e9db93Sbellard     tab[i] &= ~mask;
72d3e9db93Sbellard }
73d3e9db93Sbellard 
74e5ad936bSJan Kiszka /* return -1 if no bit is set */
75e5ad936bSJan Kiszka static int get_highest_priority_int(uint32_t *tab)
76e5ad936bSJan Kiszka {
77e5ad936bSJan Kiszka     int i;
78e5ad936bSJan Kiszka     for (i = 7; i >= 0; i--) {
79e5ad936bSJan Kiszka         if (tab[i] != 0) {
80edf9735eSMichael S. Tsirkin             return i * 32 + apic_fls_bit(tab[i]);
81e5ad936bSJan Kiszka         }
82e5ad936bSJan Kiszka     }
83e5ad936bSJan Kiszka     return -1;
84e5ad936bSJan Kiszka }
85e5ad936bSJan Kiszka 
86e5ad936bSJan Kiszka static void apic_sync_vapic(APICCommonState *s, int sync_type)
87e5ad936bSJan Kiszka {
88e5ad936bSJan Kiszka     VAPICState vapic_state;
89e5ad936bSJan Kiszka     size_t length;
90e5ad936bSJan Kiszka     off_t start;
91e5ad936bSJan Kiszka     int vector;
92e5ad936bSJan Kiszka 
93e5ad936bSJan Kiszka     if (!s->vapic_paddr) {
94e5ad936bSJan Kiszka         return;
95e5ad936bSJan Kiszka     }
96e5ad936bSJan Kiszka     if (sync_type & SYNC_FROM_VAPIC) {
97eb6282f2SStefan Weil         cpu_physical_memory_read(s->vapic_paddr, &vapic_state,
98eb6282f2SStefan Weil                                  sizeof(vapic_state));
99e5ad936bSJan Kiszka         s->tpr = vapic_state.tpr;
100e5ad936bSJan Kiszka     }
101e5ad936bSJan Kiszka     if (sync_type & (SYNC_TO_VAPIC | SYNC_ISR_IRR_TO_VAPIC)) {
102e5ad936bSJan Kiszka         start = offsetof(VAPICState, isr);
103e5ad936bSJan Kiszka         length = offsetof(VAPICState, enabled) - offsetof(VAPICState, isr);
104e5ad936bSJan Kiszka 
105e5ad936bSJan Kiszka         if (sync_type & SYNC_TO_VAPIC) {
10660e82579SAndreas Färber             assert(qemu_cpu_is_self(CPU(s->cpu)));
107e5ad936bSJan Kiszka 
108e5ad936bSJan Kiszka             vapic_state.tpr = s->tpr;
109e5ad936bSJan Kiszka             vapic_state.enabled = 1;
110e5ad936bSJan Kiszka             start = 0;
111e5ad936bSJan Kiszka             length = sizeof(VAPICState);
112e5ad936bSJan Kiszka         }
113e5ad936bSJan Kiszka 
114e5ad936bSJan Kiszka         vector = get_highest_priority_int(s->isr);
115e5ad936bSJan Kiszka         if (vector < 0) {
116e5ad936bSJan Kiszka             vector = 0;
117e5ad936bSJan Kiszka         }
118e5ad936bSJan Kiszka         vapic_state.isr = vector & 0xf0;
119e5ad936bSJan Kiszka 
120e5ad936bSJan Kiszka         vapic_state.zero = 0;
121e5ad936bSJan Kiszka 
122e5ad936bSJan Kiszka         vector = get_highest_priority_int(s->irr);
123e5ad936bSJan Kiszka         if (vector < 0) {
124e5ad936bSJan Kiszka             vector = 0;
125e5ad936bSJan Kiszka         }
126e5ad936bSJan Kiszka         vapic_state.irr = vector & 0xff;
127e5ad936bSJan Kiszka 
1283c8133f9SPeter Maydell         address_space_write_rom(&address_space_memory,
1292a221651SEdgar E. Iglesias                                 s->vapic_paddr + start,
1303c8133f9SPeter Maydell                                 MEMTXATTRS_UNSPECIFIED,
131e5ad936bSJan Kiszka                                 ((void *)&vapic_state) + start, length);
132e5ad936bSJan Kiszka     }
133e5ad936bSJan Kiszka }
134e5ad936bSJan Kiszka 
135e5ad936bSJan Kiszka static void apic_vapic_base_update(APICCommonState *s)
136e5ad936bSJan Kiszka {
137e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_TO_VAPIC);
138e5ad936bSJan Kiszka }
139e5ad936bSJan Kiszka 
140dae01685SJan Kiszka static void apic_local_deliver(APICCommonState *s, int vector)
141a5b38b51Saurel32 {
142a5b38b51Saurel32     uint32_t lvt = s->lvt[vector];
143a5b38b51Saurel32     int trigger_mode;
144a5b38b51Saurel32 
145d8023f31SBlue Swirl     trace_apic_local_deliver(vector, (lvt >> 8) & 7);
146d8023f31SBlue Swirl 
147a5b38b51Saurel32     if (lvt & APIC_LVT_MASKED)
148a5b38b51Saurel32         return;
149a5b38b51Saurel32 
150a5b38b51Saurel32     switch ((lvt >> 8) & 7) {
151a5b38b51Saurel32     case APIC_DM_SMI:
152c3affe56SAndreas Färber         cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_SMI);
153a5b38b51Saurel32         break;
154a5b38b51Saurel32 
155a5b38b51Saurel32     case APIC_DM_NMI:
156c3affe56SAndreas Färber         cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_NMI);
157a5b38b51Saurel32         break;
158a5b38b51Saurel32 
159a5b38b51Saurel32     case APIC_DM_EXTINT:
160c3affe56SAndreas Färber         cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HARD);
161a5b38b51Saurel32         break;
162a5b38b51Saurel32 
163a5b38b51Saurel32     case APIC_DM_FIXED:
164a5b38b51Saurel32         trigger_mode = APIC_TRIGGER_EDGE;
165a5b38b51Saurel32         if ((vector == APIC_LVT_LINT0 || vector == APIC_LVT_LINT1) &&
166a5b38b51Saurel32             (lvt & APIC_LVT_LEVEL_TRIGGER))
167a5b38b51Saurel32             trigger_mode = APIC_TRIGGER_LEVEL;
168a5b38b51Saurel32         apic_set_irq(s, lvt & 0xff, trigger_mode);
169a5b38b51Saurel32     }
170a5b38b51Saurel32 }
171a5b38b51Saurel32 
172d3b0c9e9Sxiaoqiang zhao void apic_deliver_pic_intr(DeviceState *dev, int level)
1731a7de94aSaurel32 {
174927d5a1dSWanpeng Li     APICCommonState *s = APIC(dev);
17592a16d7aSBlue Swirl 
176cf6d64bfSBlue Swirl     if (level) {
177cf6d64bfSBlue Swirl         apic_local_deliver(s, APIC_LVT_LINT0);
178cf6d64bfSBlue Swirl     } else {
1791a7de94aSaurel32         uint32_t lvt = s->lvt[APIC_LVT_LINT0];
1801a7de94aSaurel32 
1811a7de94aSaurel32         switch ((lvt >> 8) & 7) {
1821a7de94aSaurel32         case APIC_DM_FIXED:
1831a7de94aSaurel32             if (!(lvt & APIC_LVT_LEVEL_TRIGGER))
1841a7de94aSaurel32                 break;
185edf9735eSMichael S. Tsirkin             apic_reset_bit(s->irr, lvt & 0xff);
1861a7de94aSaurel32             /* fall through */
1871a7de94aSaurel32         case APIC_DM_EXTINT:
1888092cb71SPaolo Bonzini             apic_update_irq(s);
1891a7de94aSaurel32             break;
1901a7de94aSaurel32         }
1911a7de94aSaurel32     }
1921a7de94aSaurel32 }
1931a7de94aSaurel32 
194dae01685SJan Kiszka static void apic_external_nmi(APICCommonState *s)
19502c09195SJan Kiszka {
19602c09195SJan Kiszka     apic_local_deliver(s, APIC_LVT_LINT1);
19702c09195SJan Kiszka }
19802c09195SJan Kiszka 
199d3e9db93Sbellard #define foreach_apic(apic, deliver_bitmask, code) \
200d3e9db93Sbellard {\
2016d55574aSPeter Maydell     int __i, __j;\
202d3e9db93Sbellard     for(__i = 0; __i < MAX_APIC_WORDS; __i++) {\
2036d55574aSPeter Maydell         uint32_t __mask = deliver_bitmask[__i];\
204d3e9db93Sbellard         if (__mask) {\
205d3e9db93Sbellard             for(__j = 0; __j < 32; __j++) {\
2066d55574aSPeter Maydell                 if (__mask & (1U << __j)) {\
207d3e9db93Sbellard                     apic = local_apics[__i * 32 + __j];\
208d3e9db93Sbellard                     if (apic) {\
209d3e9db93Sbellard                         code;\
210d3e9db93Sbellard                     }\
211d3e9db93Sbellard                 }\
212d3e9db93Sbellard             }\
213d3e9db93Sbellard         }\
214d3e9db93Sbellard     }\
215d3e9db93Sbellard }
216d3e9db93Sbellard 
217d3e9db93Sbellard static void apic_bus_deliver(const uint32_t *deliver_bitmask,
2181f6f408cSJan Kiszka                              uint8_t delivery_mode, uint8_t vector_num,
219d592d303Sbellard                              uint8_t trigger_mode)
220d592d303Sbellard {
221dae01685SJan Kiszka     APICCommonState *apic_iter;
222d592d303Sbellard 
223d592d303Sbellard     switch (delivery_mode) {
224d592d303Sbellard         case APIC_DM_LOWPRI:
2258dd69b8fSbellard             /* XXX: search for focus processor, arbitration */
226d3e9db93Sbellard             {
227d3e9db93Sbellard                 int i, d;
228d3e9db93Sbellard                 d = -1;
229d3e9db93Sbellard                 for(i = 0; i < MAX_APIC_WORDS; i++) {
230d3e9db93Sbellard                     if (deliver_bitmask[i]) {
231edf9735eSMichael S. Tsirkin                         d = i * 32 + apic_ffs_bit(deliver_bitmask[i]);
2328dd69b8fSbellard                         break;
233d3e9db93Sbellard                     }
234d3e9db93Sbellard                 }
235d3e9db93Sbellard                 if (d >= 0) {
236d3e9db93Sbellard                     apic_iter = local_apics[d];
237d3e9db93Sbellard                     if (apic_iter) {
238d3e9db93Sbellard                         apic_set_irq(apic_iter, vector_num, trigger_mode);
239d3e9db93Sbellard                     }
240d3e9db93Sbellard                 }
241d3e9db93Sbellard             }
242d3e9db93Sbellard             return;
2438dd69b8fSbellard 
244d592d303Sbellard         case APIC_DM_FIXED:
245d592d303Sbellard             break;
246d592d303Sbellard 
247d592d303Sbellard         case APIC_DM_SMI:
248e2eb9d3eSaurel32             foreach_apic(apic_iter, deliver_bitmask,
249c3affe56SAndreas Färber                 cpu_interrupt(CPU(apic_iter->cpu), CPU_INTERRUPT_SMI)
25060671e58SAndreas Färber             );
251e2eb9d3eSaurel32             return;
252e2eb9d3eSaurel32 
253d592d303Sbellard         case APIC_DM_NMI:
254e2eb9d3eSaurel32             foreach_apic(apic_iter, deliver_bitmask,
255c3affe56SAndreas Färber                 cpu_interrupt(CPU(apic_iter->cpu), CPU_INTERRUPT_NMI)
25660671e58SAndreas Färber             );
257e2eb9d3eSaurel32             return;
258d592d303Sbellard 
259d592d303Sbellard         case APIC_DM_INIT:
260d592d303Sbellard             /* normal INIT IPI sent to processors */
261d3e9db93Sbellard             foreach_apic(apic_iter, deliver_bitmask,
262c3affe56SAndreas Färber                          cpu_interrupt(CPU(apic_iter->cpu),
26360671e58SAndreas Färber                                        CPU_INTERRUPT_INIT)
26460671e58SAndreas Färber             );
265d592d303Sbellard             return;
266d592d303Sbellard 
267d592d303Sbellard         case APIC_DM_EXTINT:
268b1fc0348Sbellard             /* handled in I/O APIC code */
269d592d303Sbellard             break;
270d592d303Sbellard 
271d592d303Sbellard         default:
272d592d303Sbellard             return;
273d592d303Sbellard     }
274d592d303Sbellard 
275d3e9db93Sbellard     foreach_apic(apic_iter, deliver_bitmask,
276d3e9db93Sbellard                  apic_set_irq(apic_iter, vector_num, trigger_mode) );
277d592d303Sbellard }
278574bbf7bSbellard 
2791f6f408cSJan Kiszka void apic_deliver_irq(uint8_t dest, uint8_t dest_mode, uint8_t delivery_mode,
2801f6f408cSJan Kiszka                       uint8_t vector_num, uint8_t trigger_mode)
281610626afSaliguori {
282610626afSaliguori     uint32_t deliver_bitmask[MAX_APIC_WORDS];
283610626afSaliguori 
284d8023f31SBlue Swirl     trace_apic_deliver_irq(dest, dest_mode, delivery_mode, vector_num,
2851f6f408cSJan Kiszka                            trigger_mode);
286d8023f31SBlue Swirl 
287610626afSaliguori     apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);
2881f6f408cSJan Kiszka     apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode);
289610626afSaliguori }
290610626afSaliguori 
291*b2101358SBui Quang Minh bool is_x2apic_mode(DeviceState *dev)
292*b2101358SBui Quang Minh {
293*b2101358SBui Quang Minh     APICCommonState *s = APIC(dev);
294*b2101358SBui Quang Minh 
295*b2101358SBui Quang Minh     return s->apicbase & MSR_IA32_APICBASE_EXTD;
296*b2101358SBui Quang Minh }
297*b2101358SBui Quang Minh 
298dae01685SJan Kiszka static void apic_set_base(APICCommonState *s, uint64_t val)
299574bbf7bSbellard {
300574bbf7bSbellard     s->apicbase = (val & 0xfffff000) |
301574bbf7bSbellard         (s->apicbase & (MSR_IA32_APICBASE_BSP | MSR_IA32_APICBASE_ENABLE));
302574bbf7bSbellard     /* if disabled, cannot be enabled again */
303574bbf7bSbellard     if (!(val & MSR_IA32_APICBASE_ENABLE)) {
304574bbf7bSbellard         s->apicbase &= ~MSR_IA32_APICBASE_ENABLE;
30560671e58SAndreas Färber         cpu_clear_apic_feature(&s->cpu->env);
306574bbf7bSbellard         s->spurious_vec &= ~APIC_SV_ENABLE;
307574bbf7bSbellard     }
308574bbf7bSbellard }
309574bbf7bSbellard 
310dae01685SJan Kiszka static void apic_set_tpr(APICCommonState *s, uint8_t val)
311574bbf7bSbellard {
312e5ad936bSJan Kiszka     /* Updates from cr8 are ignored while the VAPIC is active */
313e5ad936bSJan Kiszka     if (!s->vapic_paddr) {
314e5ad936bSJan Kiszka         s->tpr = val << 4;
315d592d303Sbellard         apic_update_irq(s);
3169230e66eSbellard     }
317e5ad936bSJan Kiszka }
3189230e66eSbellard 
3192cb9f06eSSergio Andres Gomez Del Real int apic_get_highest_priority_irr(DeviceState *dev)
3202cb9f06eSSergio Andres Gomez Del Real {
3212cb9f06eSSergio Andres Gomez Del Real     APICCommonState *s;
3222cb9f06eSSergio Andres Gomez Del Real 
3232cb9f06eSSergio Andres Gomez Del Real     if (!dev) {
3242cb9f06eSSergio Andres Gomez Del Real         /* no interrupts */
3252cb9f06eSSergio Andres Gomez Del Real         return -1;
3262cb9f06eSSergio Andres Gomez Del Real     }
3272cb9f06eSSergio Andres Gomez Del Real     s = APIC_COMMON(dev);
3282cb9f06eSSergio Andres Gomez Del Real     return get_highest_priority_int(s->irr);
3292cb9f06eSSergio Andres Gomez Del Real }
3302cb9f06eSSergio Andres Gomez Del Real 
331e5ad936bSJan Kiszka static uint8_t apic_get_tpr(APICCommonState *s)
332d592d303Sbellard {
333e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC);
334e5ad936bSJan Kiszka     return s->tpr >> 4;
335d592d303Sbellard }
336d592d303Sbellard 
33782a5e042SPavel Butsykin int apic_get_ppr(APICCommonState *s)
338574bbf7bSbellard {
339574bbf7bSbellard     int tpr, isrv, ppr;
340574bbf7bSbellard 
341574bbf7bSbellard     tpr = (s->tpr >> 4);
342574bbf7bSbellard     isrv = get_highest_priority_int(s->isr);
343574bbf7bSbellard     if (isrv < 0)
344574bbf7bSbellard         isrv = 0;
345574bbf7bSbellard     isrv >>= 4;
346574bbf7bSbellard     if (tpr >= isrv)
347574bbf7bSbellard         ppr = s->tpr;
348574bbf7bSbellard     else
349574bbf7bSbellard         ppr = isrv << 4;
350574bbf7bSbellard     return ppr;
351574bbf7bSbellard }
352574bbf7bSbellard 
353dae01685SJan Kiszka static int apic_get_arb_pri(APICCommonState *s)
354d592d303Sbellard {
355d592d303Sbellard     /* XXX: arbitration */
356d592d303Sbellard     return 0;
357d592d303Sbellard }
358d592d303Sbellard 
3590fbfbb59SGleb Natapov 
3600fbfbb59SGleb Natapov /*
3610fbfbb59SGleb Natapov  * <0 - low prio interrupt,
3620fbfbb59SGleb Natapov  * 0  - no interrupt,
3630fbfbb59SGleb Natapov  * >0 - interrupt number
3640fbfbb59SGleb Natapov  */
365dae01685SJan Kiszka static int apic_irq_pending(APICCommonState *s)
3660fbfbb59SGleb Natapov {
3670fbfbb59SGleb Natapov     int irrv, ppr;
36860e68042SPaolo Bonzini 
36960e68042SPaolo Bonzini     if (!(s->spurious_vec & APIC_SV_ENABLE)) {
37060e68042SPaolo Bonzini         return 0;
37160e68042SPaolo Bonzini     }
37260e68042SPaolo Bonzini 
3730fbfbb59SGleb Natapov     irrv = get_highest_priority_int(s->irr);
3740fbfbb59SGleb Natapov     if (irrv < 0) {
3750fbfbb59SGleb Natapov         return 0;
3760fbfbb59SGleb Natapov     }
3770fbfbb59SGleb Natapov     ppr = apic_get_ppr(s);
3780fbfbb59SGleb Natapov     if (ppr && (irrv & 0xf0) <= (ppr & 0xf0)) {
3790fbfbb59SGleb Natapov         return -1;
3800fbfbb59SGleb Natapov     }
3810fbfbb59SGleb Natapov 
3820fbfbb59SGleb Natapov     return irrv;
3830fbfbb59SGleb Natapov }
3840fbfbb59SGleb Natapov 
385574bbf7bSbellard /* signal the CPU if an irq is pending */
386dae01685SJan Kiszka static void apic_update_irq(APICCommonState *s)
387574bbf7bSbellard {
388c3affe56SAndreas Färber     CPUState *cpu;
389be9f8a08SZhu Guihua     DeviceState *dev = (DeviceState *)s;
39060e82579SAndreas Färber 
391c3affe56SAndreas Färber     cpu = CPU(s->cpu);
39260e82579SAndreas Färber     if (!qemu_cpu_is_self(cpu)) {
393c3affe56SAndreas Färber         cpu_interrupt(cpu, CPU_INTERRUPT_POLL);
3945d62c43aSJan Kiszka     } else if (apic_irq_pending(s) > 0) {
395c3affe56SAndreas Färber         cpu_interrupt(cpu, CPU_INTERRUPT_HARD);
396be9f8a08SZhu Guihua     } else if (!apic_accept_pic_intr(dev) || !pic_get_output(isa_pic)) {
3978092cb71SPaolo Bonzini         cpu_reset_interrupt(cpu, CPU_INTERRUPT_HARD);
398574bbf7bSbellard     }
3990fbfbb59SGleb Natapov }
400574bbf7bSbellard 
401d3b0c9e9Sxiaoqiang zhao void apic_poll_irq(DeviceState *dev)
402e5ad936bSJan Kiszka {
403927d5a1dSWanpeng Li     APICCommonState *s = APIC(dev);
404e5ad936bSJan Kiszka 
405e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC);
406e5ad936bSJan Kiszka     apic_update_irq(s);
407e5ad936bSJan Kiszka }
408e5ad936bSJan Kiszka 
409dae01685SJan Kiszka static void apic_set_irq(APICCommonState *s, int vector_num, int trigger_mode)
410574bbf7bSbellard {
4112b85e0cdSThomas Huth     kvm_report_irq_delivered(!apic_get_bit(s->irr, vector_num));
41273822ec8Saliguori 
413edf9735eSMichael S. Tsirkin     apic_set_bit(s->irr, vector_num);
414574bbf7bSbellard     if (trigger_mode)
415edf9735eSMichael S. Tsirkin         apic_set_bit(s->tmr, vector_num);
416574bbf7bSbellard     else
417edf9735eSMichael S. Tsirkin         apic_reset_bit(s->tmr, vector_num);
418e5ad936bSJan Kiszka     if (s->vapic_paddr) {
419e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_ISR_IRR_TO_VAPIC);
420e5ad936bSJan Kiszka         /*
421e5ad936bSJan Kiszka          * The vcpu thread needs to see the new IRR before we pull its current
422e5ad936bSJan Kiszka          * TPR value. That way, if we miss a lowering of the TRP, the guest
423e5ad936bSJan Kiszka          * has the chance to notice the new IRR and poll for IRQs on its own.
424e5ad936bSJan Kiszka          */
425e5ad936bSJan Kiszka         smp_wmb();
426e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_FROM_VAPIC);
427e5ad936bSJan Kiszka     }
428574bbf7bSbellard     apic_update_irq(s);
429574bbf7bSbellard }
430574bbf7bSbellard 
431dae01685SJan Kiszka static void apic_eoi(APICCommonState *s)
432574bbf7bSbellard {
433574bbf7bSbellard     int isrv;
434574bbf7bSbellard     isrv = get_highest_priority_int(s->isr);
435574bbf7bSbellard     if (isrv < 0)
436574bbf7bSbellard         return;
437edf9735eSMichael S. Tsirkin     apic_reset_bit(s->isr, isrv);
438edf9735eSMichael S. Tsirkin     if (!(s->spurious_vec & APIC_SV_DIRECTED_IO) && apic_get_bit(s->tmr, isrv)) {
4390280b571SJan Kiszka         ioapic_eoi_broadcast(isrv);
4400280b571SJan Kiszka     }
441e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC | SYNC_TO_VAPIC);
442574bbf7bSbellard     apic_update_irq(s);
443574bbf7bSbellard }
444574bbf7bSbellard 
445678e12ccSGleb Natapov static int apic_find_dest(uint8_t dest)
446678e12ccSGleb Natapov {
447dae01685SJan Kiszka     APICCommonState *apic = local_apics[dest];
448678e12ccSGleb Natapov     int i;
449678e12ccSGleb Natapov 
450678e12ccSGleb Natapov     if (apic && apic->id == dest)
4511dfe3282SIgor Mammedov         return dest;  /* shortcut in case apic->id == local_apics[dest]->id */
452678e12ccSGleb Natapov 
453678e12ccSGleb Natapov     for (i = 0; i < MAX_APICS; i++) {
454678e12ccSGleb Natapov         apic = local_apics[i];
455678e12ccSGleb Natapov         if (apic && apic->id == dest)
456678e12ccSGleb Natapov             return i;
457b538e53eSAlex Williamson         if (!apic)
458b538e53eSAlex Williamson             break;
459678e12ccSGleb Natapov     }
460678e12ccSGleb Natapov 
461678e12ccSGleb Natapov     return -1;
462678e12ccSGleb Natapov }
463678e12ccSGleb Natapov 
464d3e9db93Sbellard static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask,
465d3e9db93Sbellard                                       uint8_t dest, uint8_t dest_mode)
466d592d303Sbellard {
467dae01685SJan Kiszka     APICCommonState *apic_iter;
468d3e9db93Sbellard     int i;
469d592d303Sbellard 
470d592d303Sbellard     if (dest_mode == 0) {
471d3e9db93Sbellard         if (dest == 0xff) {
472d3e9db93Sbellard             memset(deliver_bitmask, 0xff, MAX_APIC_WORDS * sizeof(uint32_t));
473d3e9db93Sbellard         } else {
474678e12ccSGleb Natapov             int idx = apic_find_dest(dest);
475d3e9db93Sbellard             memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));
476678e12ccSGleb Natapov             if (idx >= 0)
477edf9735eSMichael S. Tsirkin                 apic_set_bit(deliver_bitmask, idx);
478d3e9db93Sbellard         }
479d592d303Sbellard     } else {
480d592d303Sbellard         /* XXX: cluster mode */
481d3e9db93Sbellard         memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));
482d3e9db93Sbellard         for(i = 0; i < MAX_APICS; i++) {
483d3e9db93Sbellard             apic_iter = local_apics[i];
484d3e9db93Sbellard             if (apic_iter) {
485d3e9db93Sbellard                 if (apic_iter->dest_mode == 0xf) {
486d592d303Sbellard                     if (dest & apic_iter->log_dest)
487edf9735eSMichael S. Tsirkin                         apic_set_bit(deliver_bitmask, i);
488d3e9db93Sbellard                 } else if (apic_iter->dest_mode == 0x0) {
489d3e9db93Sbellard                     if ((dest & 0xf0) == (apic_iter->log_dest & 0xf0) &&
490d3e9db93Sbellard                         (dest & apic_iter->log_dest & 0x0f)) {
491edf9735eSMichael S. Tsirkin                         apic_set_bit(deliver_bitmask, i);
492d592d303Sbellard                     }
493d592d303Sbellard                 }
494b538e53eSAlex Williamson             } else {
495b538e53eSAlex Williamson                 break;
496d3e9db93Sbellard             }
497d3e9db93Sbellard         }
498d3e9db93Sbellard     }
499d592d303Sbellard }
500d592d303Sbellard 
501dae01685SJan Kiszka static void apic_startup(APICCommonState *s, int vector_num)
502e0fd8781Sbellard {
503b09ea7d5SGleb Natapov     s->sipi_vector = vector_num;
504c3affe56SAndreas Färber     cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_SIPI);
505b09ea7d5SGleb Natapov }
506b09ea7d5SGleb Natapov 
507d3b0c9e9Sxiaoqiang zhao void apic_sipi(DeviceState *dev)
508b09ea7d5SGleb Natapov {
509927d5a1dSWanpeng Li     APICCommonState *s = APIC(dev);
51092a16d7aSBlue Swirl 
511d8ed887bSAndreas Färber     cpu_reset_interrupt(CPU(s->cpu), CPU_INTERRUPT_SIPI);
512b09ea7d5SGleb Natapov 
513b09ea7d5SGleb Natapov     if (!s->wait_for_sipi)
514e0fd8781Sbellard         return;
515e9f9d6b1SAndreas Färber     cpu_x86_load_seg_cache_sipi(s->cpu, s->sipi_vector);
516b09ea7d5SGleb Natapov     s->wait_for_sipi = 0;
517e0fd8781Sbellard }
518e0fd8781Sbellard 
519d3b0c9e9Sxiaoqiang zhao static void apic_deliver(DeviceState *dev, uint8_t dest, uint8_t dest_mode,
520d592d303Sbellard                          uint8_t delivery_mode, uint8_t vector_num,
5211f6f408cSJan Kiszka                          uint8_t trigger_mode)
522d592d303Sbellard {
523927d5a1dSWanpeng Li     APICCommonState *s = APIC(dev);
524d3e9db93Sbellard     uint32_t deliver_bitmask[MAX_APIC_WORDS];
525d592d303Sbellard     int dest_shorthand = (s->icr[0] >> 18) & 3;
526dae01685SJan Kiszka     APICCommonState *apic_iter;
527d592d303Sbellard 
528e0fd8781Sbellard     switch (dest_shorthand) {
529e0fd8781Sbellard     case 0:
530d3e9db93Sbellard         apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);
531e0fd8781Sbellard         break;
532e0fd8781Sbellard     case 1:
533d3e9db93Sbellard         memset(deliver_bitmask, 0x00, sizeof(deliver_bitmask));
5341dfe3282SIgor Mammedov         apic_set_bit(deliver_bitmask, s->id);
535e0fd8781Sbellard         break;
536e0fd8781Sbellard     case 2:
537d3e9db93Sbellard         memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));
538e0fd8781Sbellard         break;
539e0fd8781Sbellard     case 3:
540d3e9db93Sbellard         memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));
5411dfe3282SIgor Mammedov         apic_reset_bit(deliver_bitmask, s->id);
542e0fd8781Sbellard         break;
543e0fd8781Sbellard     }
544e0fd8781Sbellard 
545d592d303Sbellard     switch (delivery_mode) {
546d592d303Sbellard         case APIC_DM_INIT:
547d592d303Sbellard             {
548d592d303Sbellard                 int trig_mode = (s->icr[0] >> 15) & 1;
549d592d303Sbellard                 int level = (s->icr[0] >> 14) & 1;
550d592d303Sbellard                 if (level == 0 && trig_mode == 1) {
551d3e9db93Sbellard                     foreach_apic(apic_iter, deliver_bitmask,
552d3e9db93Sbellard                                  apic_iter->arb_id = apic_iter->id );
553d592d303Sbellard                     return;
554d592d303Sbellard                 }
555d592d303Sbellard             }
556d592d303Sbellard             break;
557d592d303Sbellard 
558d592d303Sbellard         case APIC_DM_SIPI:
559d3e9db93Sbellard             foreach_apic(apic_iter, deliver_bitmask,
560d3e9db93Sbellard                          apic_startup(apic_iter, vector_num) );
561d592d303Sbellard             return;
562d592d303Sbellard     }
563d592d303Sbellard 
5641f6f408cSJan Kiszka     apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode);
565d592d303Sbellard }
566d592d303Sbellard 
567a94820ddSJan Kiszka static bool apic_check_pic(APICCommonState *s)
568a94820ddSJan Kiszka {
569be9f8a08SZhu Guihua     DeviceState *dev = (DeviceState *)s;
570be9f8a08SZhu Guihua 
571be9f8a08SZhu Guihua     if (!apic_accept_pic_intr(dev) || !pic_get_output(isa_pic)) {
572a94820ddSJan Kiszka         return false;
573a94820ddSJan Kiszka     }
574be9f8a08SZhu Guihua     apic_deliver_pic_intr(dev, 1);
575a94820ddSJan Kiszka     return true;
576a94820ddSJan Kiszka }
577a94820ddSJan Kiszka 
578d3b0c9e9Sxiaoqiang zhao int apic_get_interrupt(DeviceState *dev)
579574bbf7bSbellard {
580927d5a1dSWanpeng Li     APICCommonState *s = APIC(dev);
581574bbf7bSbellard     int intno;
582574bbf7bSbellard 
583574bbf7bSbellard     /* if the APIC is installed or enabled, we let the 8259 handle the
584574bbf7bSbellard        IRQs */
585574bbf7bSbellard     if (!s)
586574bbf7bSbellard         return -1;
587574bbf7bSbellard     if (!(s->spurious_vec & APIC_SV_ENABLE))
588574bbf7bSbellard         return -1;
589574bbf7bSbellard 
590e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC);
5910fbfbb59SGleb Natapov     intno = apic_irq_pending(s);
5920fbfbb59SGleb Natapov 
5935224c88dSPaolo Bonzini     /* if there is an interrupt from the 8259, let the caller handle
5945224c88dSPaolo Bonzini      * that first since ExtINT interrupts ignore the priority.
5955224c88dSPaolo Bonzini      */
5965224c88dSPaolo Bonzini     if (intno == 0 || apic_check_pic(s)) {
597e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_TO_VAPIC);
598574bbf7bSbellard         return -1;
5990fbfbb59SGleb Natapov     } else if (intno < 0) {
600e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_TO_VAPIC);
601d592d303Sbellard         return s->spurious_vec & 0xff;
6020fbfbb59SGleb Natapov     }
603edf9735eSMichael S. Tsirkin     apic_reset_bit(s->irr, intno);
604edf9735eSMichael S. Tsirkin     apic_set_bit(s->isr, intno);
605e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_TO_VAPIC);
6063db3659bSJan Kiszka 
607574bbf7bSbellard     apic_update_irq(s);
6083db3659bSJan Kiszka 
609574bbf7bSbellard     return intno;
610574bbf7bSbellard }
611574bbf7bSbellard 
612d3b0c9e9Sxiaoqiang zhao int apic_accept_pic_intr(DeviceState *dev)
6130e21e12bSths {
614927d5a1dSWanpeng Li     APICCommonState *s = APIC(dev);
6150e21e12bSths     uint32_t lvt0;
6160e21e12bSths 
6170e21e12bSths     if (!s)
6180e21e12bSths         return -1;
6190e21e12bSths 
6200e21e12bSths     lvt0 = s->lvt[APIC_LVT_LINT0];
6210e21e12bSths 
622a5b38b51Saurel32     if ((s->apicbase & MSR_IA32_APICBASE_ENABLE) == 0 ||
623a5b38b51Saurel32         (lvt0 & APIC_LVT_MASKED) == 0)
62478cafff8SSergio Lopez         return isa_pic != NULL;
6250e21e12bSths 
6260e21e12bSths     return 0;
6270e21e12bSths }
6280e21e12bSths 
629dae01685SJan Kiszka static void apic_timer_update(APICCommonState *s, int64_t current_time)
630574bbf7bSbellard {
6317a380ca3SJan Kiszka     if (apic_next_timer(s, current_time)) {
632bc72ad67SAlex Bligh         timer_mod(s->timer, s->next_time);
633574bbf7bSbellard     } else {
634bc72ad67SAlex Bligh         timer_del(s->timer);
635574bbf7bSbellard     }
636574bbf7bSbellard }
637574bbf7bSbellard 
638574bbf7bSbellard static void apic_timer(void *opaque)
639574bbf7bSbellard {
640dae01685SJan Kiszka     APICCommonState *s = opaque;
641574bbf7bSbellard 
642cf6d64bfSBlue Swirl     apic_local_deliver(s, APIC_LVT_TIMER);
643574bbf7bSbellard     apic_timer_update(s, s->next_time);
644574bbf7bSbellard }
645574bbf7bSbellard 
646*b2101358SBui Quang Minh static int apic_register_read(int index, uint64_t *value)
647574bbf7bSbellard {
648d3b0c9e9Sxiaoqiang zhao     DeviceState *dev;
649dae01685SJan Kiszka     APICCommonState *s;
650574bbf7bSbellard     uint32_t val;
651*b2101358SBui Quang Minh     int ret = 0;
65221f80e8fSPeter Maydell 
653d3b0c9e9Sxiaoqiang zhao     dev = cpu_get_current_apic();
654d3b0c9e9Sxiaoqiang zhao     if (!dev) {
655*b2101358SBui Quang Minh         return -1;
6560e26b7b8SBlue Swirl     }
657927d5a1dSWanpeng Li     s = APIC(dev);
658574bbf7bSbellard 
659574bbf7bSbellard     switch(index) {
660574bbf7bSbellard     case 0x02: /* id */
661574bbf7bSbellard         val = s->id << 24;
662574bbf7bSbellard         break;
663574bbf7bSbellard     case 0x03: /* version */
664aa93200bSGabriel L. Somlo         val = s->version | ((APIC_LVT_NB - 1) << 16);
665574bbf7bSbellard         break;
666574bbf7bSbellard     case 0x08:
667e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_FROM_VAPIC);
668e5ad936bSJan Kiszka         if (apic_report_tpr_access) {
66960671e58SAndreas Färber             cpu_report_tpr_access(&s->cpu->env, TPR_ACCESS_READ);
670e5ad936bSJan Kiszka         }
671574bbf7bSbellard         val = s->tpr;
672574bbf7bSbellard         break;
673d592d303Sbellard     case 0x09:
674d592d303Sbellard         val = apic_get_arb_pri(s);
675d592d303Sbellard         break;
676574bbf7bSbellard     case 0x0a:
677574bbf7bSbellard         /* ppr */
678574bbf7bSbellard         val = apic_get_ppr(s);
679574bbf7bSbellard         break;
680b237db36Saurel32     case 0x0b:
681b237db36Saurel32         val = 0;
682b237db36Saurel32         break;
683d592d303Sbellard     case 0x0d:
684d592d303Sbellard         val = s->log_dest << 24;
685d592d303Sbellard         break;
686d592d303Sbellard     case 0x0e:
687d6c140a7SJan Kiszka         val = (s->dest_mode << 28) | 0xfffffff;
688d592d303Sbellard         break;
689574bbf7bSbellard     case 0x0f:
690574bbf7bSbellard         val = s->spurious_vec;
691574bbf7bSbellard         break;
692574bbf7bSbellard     case 0x10 ... 0x17:
693574bbf7bSbellard         val = s->isr[index & 7];
694574bbf7bSbellard         break;
695574bbf7bSbellard     case 0x18 ... 0x1f:
696574bbf7bSbellard         val = s->tmr[index & 7];
697574bbf7bSbellard         break;
698574bbf7bSbellard     case 0x20 ... 0x27:
699574bbf7bSbellard         val = s->irr[index & 7];
700574bbf7bSbellard         break;
701574bbf7bSbellard     case 0x28:
702574bbf7bSbellard         val = s->esr;
703574bbf7bSbellard         break;
704574bbf7bSbellard     case 0x30:
705574bbf7bSbellard     case 0x31:
706574bbf7bSbellard         val = s->icr[index & 1];
707574bbf7bSbellard         break;
708e0fd8781Sbellard     case 0x32 ... 0x37:
709e0fd8781Sbellard         val = s->lvt[index - 0x32];
710e0fd8781Sbellard         break;
711574bbf7bSbellard     case 0x38:
712574bbf7bSbellard         val = s->initial_count;
713574bbf7bSbellard         break;
714574bbf7bSbellard     case 0x39:
715574bbf7bSbellard         val = apic_get_current_count(s);
716574bbf7bSbellard         break;
717574bbf7bSbellard     case 0x3e:
718574bbf7bSbellard         val = s->divide_conf;
719574bbf7bSbellard         break;
720574bbf7bSbellard     default:
721a22bf99cSPavel Butsykin         s->esr |= APIC_ESR_ILLEGAL_ADDRESS;
722574bbf7bSbellard         val = 0;
723*b2101358SBui Quang Minh         ret = -1;
724574bbf7bSbellard         break;
725574bbf7bSbellard     }
726*b2101358SBui Quang Minh 
727*b2101358SBui Quang Minh     trace_apic_register_read(index, val);
728*b2101358SBui Quang Minh     *value = val;
729*b2101358SBui Quang Minh     return ret;
730*b2101358SBui Quang Minh }
731*b2101358SBui Quang Minh 
732*b2101358SBui Quang Minh static uint64_t apic_mem_read(void *opaque, hwaddr addr, unsigned size)
733*b2101358SBui Quang Minh {
734*b2101358SBui Quang Minh     uint64_t val;
735*b2101358SBui Quang Minh     int index;
736*b2101358SBui Quang Minh 
737*b2101358SBui Quang Minh     if (size < 4) {
738*b2101358SBui Quang Minh         return 0;
739*b2101358SBui Quang Minh     }
740*b2101358SBui Quang Minh 
741*b2101358SBui Quang Minh     index = (addr >> 4) & 0xff;
742*b2101358SBui Quang Minh     apic_register_read(index, &val);
743*b2101358SBui Quang Minh 
744574bbf7bSbellard     return val;
745574bbf7bSbellard }
746574bbf7bSbellard 
747*b2101358SBui Quang Minh int apic_msr_read(int index, uint64_t *val)
748*b2101358SBui Quang Minh {
749*b2101358SBui Quang Minh     DeviceState *dev;
750*b2101358SBui Quang Minh 
751*b2101358SBui Quang Minh     dev = cpu_get_current_apic();
752*b2101358SBui Quang Minh     if (!dev) {
753*b2101358SBui Quang Minh         return -1;
754*b2101358SBui Quang Minh     }
755*b2101358SBui Quang Minh 
756*b2101358SBui Quang Minh     if (!is_x2apic_mode(dev)) {
757*b2101358SBui Quang Minh         return -1;
758*b2101358SBui Quang Minh     }
759*b2101358SBui Quang Minh 
760*b2101358SBui Quang Minh     return apic_register_read(index, val);
761*b2101358SBui Quang Minh }
762*b2101358SBui Quang Minh 
763267ee357SRadim Krčmář static void apic_send_msi(MSIMessage *msi)
76454c96da7SMichael S. Tsirkin {
765267ee357SRadim Krčmář     uint64_t addr = msi->address;
766267ee357SRadim Krčmář     uint32_t data = msi->data;
76754c96da7SMichael S. Tsirkin     uint8_t dest = (addr & MSI_ADDR_DEST_ID_MASK) >> MSI_ADDR_DEST_ID_SHIFT;
76854c96da7SMichael S. Tsirkin     uint8_t vector = (data & MSI_DATA_VECTOR_MASK) >> MSI_DATA_VECTOR_SHIFT;
76954c96da7SMichael S. Tsirkin     uint8_t dest_mode = (addr >> MSI_ADDR_DEST_MODE_SHIFT) & 0x1;
77054c96da7SMichael S. Tsirkin     uint8_t trigger_mode = (data >> MSI_DATA_TRIGGER_SHIFT) & 0x1;
77154c96da7SMichael S. Tsirkin     uint8_t delivery = (data >> MSI_DATA_DELIVERY_MODE_SHIFT) & 0x7;
77254c96da7SMichael S. Tsirkin     /* XXX: Ignore redirection hint. */
7731f6f408cSJan Kiszka     apic_deliver_irq(dest, dest_mode, delivery, vector, trigger_mode);
77454c96da7SMichael S. Tsirkin }
77554c96da7SMichael S. Tsirkin 
776*b2101358SBui Quang Minh static int apic_register_write(int index, uint64_t val)
777574bbf7bSbellard {
778d3b0c9e9Sxiaoqiang zhao     DeviceState *dev;
779dae01685SJan Kiszka     APICCommonState *s;
780574bbf7bSbellard 
781d3b0c9e9Sxiaoqiang zhao     dev = cpu_get_current_apic();
782d3b0c9e9Sxiaoqiang zhao     if (!dev) {
783*b2101358SBui Quang Minh         return -1;
7840e26b7b8SBlue Swirl     }
785927d5a1dSWanpeng Li     s = APIC(dev);
786574bbf7bSbellard 
787*b2101358SBui Quang Minh     trace_apic_register_write(index, val);
788574bbf7bSbellard 
789574bbf7bSbellard     switch(index) {
790574bbf7bSbellard     case 0x02:
791574bbf7bSbellard         s->id = (val >> 24);
792574bbf7bSbellard         break;
793e0fd8781Sbellard     case 0x03:
794e0fd8781Sbellard         break;
795574bbf7bSbellard     case 0x08:
796e5ad936bSJan Kiszka         if (apic_report_tpr_access) {
79760671e58SAndreas Färber             cpu_report_tpr_access(&s->cpu->env, TPR_ACCESS_WRITE);
798e5ad936bSJan Kiszka         }
799574bbf7bSbellard         s->tpr = val;
800e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_TO_VAPIC);
801d592d303Sbellard         apic_update_irq(s);
802574bbf7bSbellard         break;
803e0fd8781Sbellard     case 0x09:
804e0fd8781Sbellard     case 0x0a:
805e0fd8781Sbellard         break;
806574bbf7bSbellard     case 0x0b: /* EOI */
807574bbf7bSbellard         apic_eoi(s);
808574bbf7bSbellard         break;
809d592d303Sbellard     case 0x0d:
810d592d303Sbellard         s->log_dest = val >> 24;
811d592d303Sbellard         break;
812d592d303Sbellard     case 0x0e:
813d592d303Sbellard         s->dest_mode = val >> 28;
814d592d303Sbellard         break;
815574bbf7bSbellard     case 0x0f:
816574bbf7bSbellard         s->spurious_vec = val & 0x1ff;
817d592d303Sbellard         apic_update_irq(s);
818574bbf7bSbellard         break;
819e0fd8781Sbellard     case 0x10 ... 0x17:
820e0fd8781Sbellard     case 0x18 ... 0x1f:
821e0fd8781Sbellard     case 0x20 ... 0x27:
822e0fd8781Sbellard     case 0x28:
823e0fd8781Sbellard         break;
824574bbf7bSbellard     case 0x30:
825d592d303Sbellard         s->icr[0] = val;
826d3b0c9e9Sxiaoqiang zhao         apic_deliver(dev, (s->icr[1] >> 24) & 0xff, (s->icr[0] >> 11) & 1,
827d592d303Sbellard                      (s->icr[0] >> 8) & 7, (s->icr[0] & 0xff),
8281f6f408cSJan Kiszka                      (s->icr[0] >> 15) & 1);
829d592d303Sbellard         break;
830574bbf7bSbellard     case 0x31:
831d592d303Sbellard         s->icr[1] = val;
832574bbf7bSbellard         break;
833574bbf7bSbellard     case 0x32 ... 0x37:
834574bbf7bSbellard         {
835574bbf7bSbellard             int n = index - 0x32;
836574bbf7bSbellard             s->lvt[n] = val;
837a94820ddSJan Kiszka             if (n == APIC_LVT_TIMER) {
838bc72ad67SAlex Bligh                 apic_timer_update(s, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
839a94820ddSJan Kiszka             } else if (n == APIC_LVT_LINT0 && apic_check_pic(s)) {
840a94820ddSJan Kiszka                 apic_update_irq(s);
841a94820ddSJan Kiszka             }
842574bbf7bSbellard         }
843574bbf7bSbellard         break;
844574bbf7bSbellard     case 0x38:
845574bbf7bSbellard         s->initial_count = val;
846bc72ad67SAlex Bligh         s->initial_count_load_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
847574bbf7bSbellard         apic_timer_update(s, s->initial_count_load_time);
848574bbf7bSbellard         break;
849e0fd8781Sbellard     case 0x39:
850e0fd8781Sbellard         break;
851574bbf7bSbellard     case 0x3e:
852574bbf7bSbellard         {
853574bbf7bSbellard             int v;
854574bbf7bSbellard             s->divide_conf = val & 0xb;
855574bbf7bSbellard             v = (s->divide_conf & 3) | ((s->divide_conf >> 1) & 4);
856574bbf7bSbellard             s->count_shift = (v + 1) & 7;
857574bbf7bSbellard         }
858574bbf7bSbellard         break;
859574bbf7bSbellard     default:
860a22bf99cSPavel Butsykin         s->esr |= APIC_ESR_ILLEGAL_ADDRESS;
861*b2101358SBui Quang Minh         return -1;
862574bbf7bSbellard     }
863*b2101358SBui Quang Minh 
864*b2101358SBui Quang Minh     return 0;
865*b2101358SBui Quang Minh }
866*b2101358SBui Quang Minh 
867*b2101358SBui Quang Minh static void apic_mem_write(void *opaque, hwaddr addr, uint64_t val,
868*b2101358SBui Quang Minh                            unsigned size)
869*b2101358SBui Quang Minh {
870*b2101358SBui Quang Minh     int index = (addr >> 4) & 0xff;
871*b2101358SBui Quang Minh 
872*b2101358SBui Quang Minh     if (size < 4) {
873*b2101358SBui Quang Minh         return;
874*b2101358SBui Quang Minh     }
875*b2101358SBui Quang Minh 
876*b2101358SBui Quang Minh     if (addr > 0xfff || !index) {
877*b2101358SBui Quang Minh         /*
878*b2101358SBui Quang Minh          * MSI and MMIO APIC are at the same memory location,
879*b2101358SBui Quang Minh          * but actually not on the global bus: MSI is on PCI bus
880*b2101358SBui Quang Minh          * APIC is connected directly to the CPU.
881*b2101358SBui Quang Minh          * Mapping them on the global bus happens to work because
882*b2101358SBui Quang Minh          * MSI registers are reserved in APIC MMIO and vice versa.
883*b2101358SBui Quang Minh          */
884*b2101358SBui Quang Minh         MSIMessage msi = { .address = addr, .data = val };
885*b2101358SBui Quang Minh         apic_send_msi(&msi);
886*b2101358SBui Quang Minh         return;
887*b2101358SBui Quang Minh     }
888*b2101358SBui Quang Minh 
889*b2101358SBui Quang Minh     apic_register_write(index, val);
890*b2101358SBui Quang Minh }
891*b2101358SBui Quang Minh 
892*b2101358SBui Quang Minh int apic_msr_write(int index, uint64_t val)
893*b2101358SBui Quang Minh {
894*b2101358SBui Quang Minh     DeviceState *dev;
895*b2101358SBui Quang Minh 
896*b2101358SBui Quang Minh     dev = cpu_get_current_apic();
897*b2101358SBui Quang Minh     if (!dev) {
898*b2101358SBui Quang Minh         return -1;
899*b2101358SBui Quang Minh     }
900*b2101358SBui Quang Minh 
901*b2101358SBui Quang Minh     if (!is_x2apic_mode(dev)) {
902*b2101358SBui Quang Minh         return -1;
903*b2101358SBui Quang Minh     }
904*b2101358SBui Quang Minh 
905*b2101358SBui Quang Minh     return apic_register_write(index, val);
906574bbf7bSbellard }
907574bbf7bSbellard 
908e5ad936bSJan Kiszka static void apic_pre_save(APICCommonState *s)
909e5ad936bSJan Kiszka {
910e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC);
911e5ad936bSJan Kiszka }
912e5ad936bSJan Kiszka 
9137a380ca3SJan Kiszka static void apic_post_load(APICCommonState *s)
9147a380ca3SJan Kiszka {
9157a380ca3SJan Kiszka     if (s->timer_expiry != -1) {
916bc72ad67SAlex Bligh         timer_mod(s->timer, s->timer_expiry);
9177a380ca3SJan Kiszka     } else {
918bc72ad67SAlex Bligh         timer_del(s->timer);
9197a380ca3SJan Kiszka     }
9207a380ca3SJan Kiszka }
9217a380ca3SJan Kiszka 
922312b4234SAvi Kivity static const MemoryRegionOps apic_io_ops = {
92321f80e8fSPeter Maydell     .read = apic_mem_read,
92421f80e8fSPeter Maydell     .write = apic_mem_write,
92521f80e8fSPeter Maydell     .impl.min_access_size = 1,
92621f80e8fSPeter Maydell     .impl.max_access_size = 4,
92721f80e8fSPeter Maydell     .valid.min_access_size = 1,
92821f80e8fSPeter Maydell     .valid.max_access_size = 4,
929312b4234SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
930574bbf7bSbellard };
931574bbf7bSbellard 
932ff6986ceSxiaoqiang zhao static void apic_realize(DeviceState *dev, Error **errp)
9338546b099SBlue Swirl {
934927d5a1dSWanpeng Li     APICCommonState *s = APIC(dev);
935889211b1SIgor Mammedov 
9361dfe3282SIgor Mammedov     if (s->id >= MAX_APICS) {
9371dfe3282SIgor Mammedov         error_setg(errp, "%s initialization failed. APIC ID %d is invalid",
9381dfe3282SIgor Mammedov                    object_get_typename(OBJECT(dev)), s->id);
939889211b1SIgor Mammedov         return;
940889211b1SIgor Mammedov     }
941ff6986ceSxiaoqiang zhao 
9422c933ac6SPaolo Bonzini     if (kvm_enabled()) {
9432c933ac6SPaolo Bonzini         warn_report("Userspace local APIC is deprecated for KVM.");
9442c933ac6SPaolo Bonzini         warn_report("Do not use kernel-irqchip except for the -M isapc machine type.");
9452c933ac6SPaolo Bonzini     }
9462c933ac6SPaolo Bonzini 
9471437c94bSPaolo Bonzini     memory_region_init_io(&s->io_memory, OBJECT(s), &apic_io_ops, s, "apic-msi",
948baaeda08SIgor Mammedov                           APIC_SPACE_SIZE);
9498546b099SBlue Swirl 
95050795ee0SAlexander Bulekov     /*
95150795ee0SAlexander Bulekov      * apic-msi's apic_mem_write can call into ioapic_eoi_broadcast, which can
95250795ee0SAlexander Bulekov      * write back to apic-msi. As such mark the apic-msi region re-entrancy
95350795ee0SAlexander Bulekov      * safe.
95450795ee0SAlexander Bulekov      */
95550795ee0SAlexander Bulekov     s->io_memory.disable_reentrancy_guard = true;
95650795ee0SAlexander Bulekov 
957bc72ad67SAlex Bligh     s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, apic_timer, s);
9581dfe3282SIgor Mammedov     local_apics[s->id] = s;
95908a82ac0SJan Kiszka 
960226419d6SMichael S. Tsirkin     msi_nonbroken = true;
9618546b099SBlue Swirl }
9628546b099SBlue Swirl 
963b69c3c21SMarkus Armbruster static void apic_unrealize(DeviceState *dev)
9649c156f9dSIgor Mammedov {
965927d5a1dSWanpeng Li     APICCommonState *s = APIC(dev);
9669c156f9dSIgor Mammedov 
9679c156f9dSIgor Mammedov     timer_free(s->timer);
9689c156f9dSIgor Mammedov     local_apics[s->id] = NULL;
9699c156f9dSIgor Mammedov }
9709c156f9dSIgor Mammedov 
971999e12bbSAnthony Liguori static void apic_class_init(ObjectClass *klass, void *data)
972999e12bbSAnthony Liguori {
973999e12bbSAnthony Liguori     APICCommonClass *k = APIC_COMMON_CLASS(klass);
974999e12bbSAnthony Liguori 
975ff6986ceSxiaoqiang zhao     k->realize = apic_realize;
9769c156f9dSIgor Mammedov     k->unrealize = apic_unrealize;
977999e12bbSAnthony Liguori     k->set_base = apic_set_base;
978999e12bbSAnthony Liguori     k->set_tpr = apic_set_tpr;
979e5ad936bSJan Kiszka     k->get_tpr = apic_get_tpr;
980e5ad936bSJan Kiszka     k->vapic_base_update = apic_vapic_base_update;
981999e12bbSAnthony Liguori     k->external_nmi = apic_external_nmi;
982e5ad936bSJan Kiszka     k->pre_save = apic_pre_save;
983999e12bbSAnthony Liguori     k->post_load = apic_post_load;
984267ee357SRadim Krčmář     k->send_msi = apic_send_msi;
985999e12bbSAnthony Liguori }
986999e12bbSAnthony Liguori 
9878c43a6f0SAndreas Färber static const TypeInfo apic_info = {
988927d5a1dSWanpeng Li     .name          = TYPE_APIC,
98939bffca2SAnthony Liguori     .instance_size = sizeof(APICCommonState),
99039bffca2SAnthony Liguori     .parent        = TYPE_APIC_COMMON,
991999e12bbSAnthony Liguori     .class_init    = apic_class_init,
9928546b099SBlue Swirl };
9938546b099SBlue Swirl 
99483f7d43aSAndreas Färber static void apic_register_types(void)
9958546b099SBlue Swirl {
99639bffca2SAnthony Liguori     type_register_static(&apic_info);
9978546b099SBlue Swirl }
9988546b099SBlue Swirl 
99983f7d43aSAndreas Färber type_init(apic_register_types)
1000