xref: /qemu/hw/intc/apic.c (revision 9c156f9de52b75510d3951dfede2cf96773b6626)
1574bbf7bSbellard /*
2574bbf7bSbellard  *  APIC support
3574bbf7bSbellard  *
4574bbf7bSbellard  *  Copyright (c) 2004-2005 Fabrice Bellard
5574bbf7bSbellard  *
6574bbf7bSbellard  * This library is free software; you can redistribute it and/or
7574bbf7bSbellard  * modify it under the terms of the GNU Lesser General Public
8574bbf7bSbellard  * License as published by the Free Software Foundation; either
9574bbf7bSbellard  * version 2 of the License, or (at your option) any later version.
10574bbf7bSbellard  *
11574bbf7bSbellard  * This library is distributed in the hope that it will be useful,
12574bbf7bSbellard  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13574bbf7bSbellard  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14574bbf7bSbellard  * Lesser General Public License for more details.
15574bbf7bSbellard  *
16574bbf7bSbellard  * You should have received a copy of the GNU Lesser General Public
178167ee88SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>
18574bbf7bSbellard  */
19b6a0aa05SPeter Maydell #include "qemu/osdep.h"
2033c11879SPaolo Bonzini #include "qemu-common.h"
2133c11879SPaolo Bonzini #include "cpu.h"
221de7afc9SPaolo Bonzini #include "qemu/thread.h"
230d09e41aSPaolo Bonzini #include "hw/i386/apic_internal.h"
240d09e41aSPaolo Bonzini #include "hw/i386/apic.h"
250d09e41aSPaolo Bonzini #include "hw/i386/ioapic.h"
2683c9f4caSPaolo Bonzini #include "hw/pci/msi.h"
271de7afc9SPaolo Bonzini #include "qemu/host-utils.h"
28d8023f31SBlue Swirl #include "trace.h"
290d09e41aSPaolo Bonzini #include "hw/i386/pc.h"
300d09e41aSPaolo Bonzini #include "hw/i386/apic-msidef.h"
31889211b1SIgor Mammedov #include "qapi/error.h"
32574bbf7bSbellard 
33889211b1SIgor Mammedov #define MAX_APICS 255
34d3e9db93Sbellard #define MAX_APIC_WORDS 8
35d3e9db93Sbellard 
36e5ad936bSJan Kiszka #define SYNC_FROM_VAPIC                 0x1
37e5ad936bSJan Kiszka #define SYNC_TO_VAPIC                   0x2
38e5ad936bSJan Kiszka #define SYNC_ISR_IRR_TO_VAPIC           0x4
39e5ad936bSJan Kiszka 
40dae01685SJan Kiszka static APICCommonState *local_apics[MAX_APICS + 1];
4154c96da7SMichael S. Tsirkin 
42dae01685SJan Kiszka static void apic_set_irq(APICCommonState *s, int vector_num, int trigger_mode);
43dae01685SJan Kiszka static void apic_update_irq(APICCommonState *s);
44610626afSaliguori static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask,
45610626afSaliguori                                       uint8_t dest, uint8_t dest_mode);
46d592d303Sbellard 
473b63c04eSaurel32 /* Find first bit starting from msb */
48edf9735eSMichael S. Tsirkin static int apic_fls_bit(uint32_t value)
493b63c04eSaurel32 {
503b63c04eSaurel32     return 31 - clz32(value);
513b63c04eSaurel32 }
523b63c04eSaurel32 
53e95f5491Saurel32 /* Find first bit starting from lsb */
54edf9735eSMichael S. Tsirkin static int apic_ffs_bit(uint32_t value)
55d3e9db93Sbellard {
56bb7e7293Saurel32     return ctz32(value);
57d3e9db93Sbellard }
58d3e9db93Sbellard 
59edf9735eSMichael S. Tsirkin static inline void apic_reset_bit(uint32_t *tab, int index)
60d3e9db93Sbellard {
61d3e9db93Sbellard     int i, mask;
62d3e9db93Sbellard     i = index >> 5;
63d3e9db93Sbellard     mask = 1 << (index & 0x1f);
64d3e9db93Sbellard     tab[i] &= ~mask;
65d3e9db93Sbellard }
66d3e9db93Sbellard 
67e5ad936bSJan Kiszka /* return -1 if no bit is set */
68e5ad936bSJan Kiszka static int get_highest_priority_int(uint32_t *tab)
69e5ad936bSJan Kiszka {
70e5ad936bSJan Kiszka     int i;
71e5ad936bSJan Kiszka     for (i = 7; i >= 0; i--) {
72e5ad936bSJan Kiszka         if (tab[i] != 0) {
73edf9735eSMichael S. Tsirkin             return i * 32 + apic_fls_bit(tab[i]);
74e5ad936bSJan Kiszka         }
75e5ad936bSJan Kiszka     }
76e5ad936bSJan Kiszka     return -1;
77e5ad936bSJan Kiszka }
78e5ad936bSJan Kiszka 
79e5ad936bSJan Kiszka static void apic_sync_vapic(APICCommonState *s, int sync_type)
80e5ad936bSJan Kiszka {
81e5ad936bSJan Kiszka     VAPICState vapic_state;
82e5ad936bSJan Kiszka     size_t length;
83e5ad936bSJan Kiszka     off_t start;
84e5ad936bSJan Kiszka     int vector;
85e5ad936bSJan Kiszka 
86e5ad936bSJan Kiszka     if (!s->vapic_paddr) {
87e5ad936bSJan Kiszka         return;
88e5ad936bSJan Kiszka     }
89e5ad936bSJan Kiszka     if (sync_type & SYNC_FROM_VAPIC) {
90eb6282f2SStefan Weil         cpu_physical_memory_read(s->vapic_paddr, &vapic_state,
91eb6282f2SStefan Weil                                  sizeof(vapic_state));
92e5ad936bSJan Kiszka         s->tpr = vapic_state.tpr;
93e5ad936bSJan Kiszka     }
94e5ad936bSJan Kiszka     if (sync_type & (SYNC_TO_VAPIC | SYNC_ISR_IRR_TO_VAPIC)) {
95e5ad936bSJan Kiszka         start = offsetof(VAPICState, isr);
96e5ad936bSJan Kiszka         length = offsetof(VAPICState, enabled) - offsetof(VAPICState, isr);
97e5ad936bSJan Kiszka 
98e5ad936bSJan Kiszka         if (sync_type & SYNC_TO_VAPIC) {
9960e82579SAndreas Färber             assert(qemu_cpu_is_self(CPU(s->cpu)));
100e5ad936bSJan Kiszka 
101e5ad936bSJan Kiszka             vapic_state.tpr = s->tpr;
102e5ad936bSJan Kiszka             vapic_state.enabled = 1;
103e5ad936bSJan Kiszka             start = 0;
104e5ad936bSJan Kiszka             length = sizeof(VAPICState);
105e5ad936bSJan Kiszka         }
106e5ad936bSJan Kiszka 
107e5ad936bSJan Kiszka         vector = get_highest_priority_int(s->isr);
108e5ad936bSJan Kiszka         if (vector < 0) {
109e5ad936bSJan Kiszka             vector = 0;
110e5ad936bSJan Kiszka         }
111e5ad936bSJan Kiszka         vapic_state.isr = vector & 0xf0;
112e5ad936bSJan Kiszka 
113e5ad936bSJan Kiszka         vapic_state.zero = 0;
114e5ad936bSJan Kiszka 
115e5ad936bSJan Kiszka         vector = get_highest_priority_int(s->irr);
116e5ad936bSJan Kiszka         if (vector < 0) {
117e5ad936bSJan Kiszka             vector = 0;
118e5ad936bSJan Kiszka         }
119e5ad936bSJan Kiszka         vapic_state.irr = vector & 0xff;
120e5ad936bSJan Kiszka 
1212a221651SEdgar E. Iglesias         cpu_physical_memory_write_rom(&address_space_memory,
1222a221651SEdgar E. Iglesias                                       s->vapic_paddr + start,
123e5ad936bSJan Kiszka                                       ((void *)&vapic_state) + start, length);
124e5ad936bSJan Kiszka     }
125e5ad936bSJan Kiszka }
126e5ad936bSJan Kiszka 
127e5ad936bSJan Kiszka static void apic_vapic_base_update(APICCommonState *s)
128e5ad936bSJan Kiszka {
129e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_TO_VAPIC);
130e5ad936bSJan Kiszka }
131e5ad936bSJan Kiszka 
132dae01685SJan Kiszka static void apic_local_deliver(APICCommonState *s, int vector)
133a5b38b51Saurel32 {
134a5b38b51Saurel32     uint32_t lvt = s->lvt[vector];
135a5b38b51Saurel32     int trigger_mode;
136a5b38b51Saurel32 
137d8023f31SBlue Swirl     trace_apic_local_deliver(vector, (lvt >> 8) & 7);
138d8023f31SBlue Swirl 
139a5b38b51Saurel32     if (lvt & APIC_LVT_MASKED)
140a5b38b51Saurel32         return;
141a5b38b51Saurel32 
142a5b38b51Saurel32     switch ((lvt >> 8) & 7) {
143a5b38b51Saurel32     case APIC_DM_SMI:
144c3affe56SAndreas Färber         cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_SMI);
145a5b38b51Saurel32         break;
146a5b38b51Saurel32 
147a5b38b51Saurel32     case APIC_DM_NMI:
148c3affe56SAndreas Färber         cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_NMI);
149a5b38b51Saurel32         break;
150a5b38b51Saurel32 
151a5b38b51Saurel32     case APIC_DM_EXTINT:
152c3affe56SAndreas Färber         cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HARD);
153a5b38b51Saurel32         break;
154a5b38b51Saurel32 
155a5b38b51Saurel32     case APIC_DM_FIXED:
156a5b38b51Saurel32         trigger_mode = APIC_TRIGGER_EDGE;
157a5b38b51Saurel32         if ((vector == APIC_LVT_LINT0 || vector == APIC_LVT_LINT1) &&
158a5b38b51Saurel32             (lvt & APIC_LVT_LEVEL_TRIGGER))
159a5b38b51Saurel32             trigger_mode = APIC_TRIGGER_LEVEL;
160a5b38b51Saurel32         apic_set_irq(s, lvt & 0xff, trigger_mode);
161a5b38b51Saurel32     }
162a5b38b51Saurel32 }
163a5b38b51Saurel32 
164d3b0c9e9Sxiaoqiang zhao void apic_deliver_pic_intr(DeviceState *dev, int level)
1651a7de94aSaurel32 {
166d3b0c9e9Sxiaoqiang zhao     APICCommonState *s = APIC_COMMON(dev);
16792a16d7aSBlue Swirl 
168cf6d64bfSBlue Swirl     if (level) {
169cf6d64bfSBlue Swirl         apic_local_deliver(s, APIC_LVT_LINT0);
170cf6d64bfSBlue Swirl     } else {
1711a7de94aSaurel32         uint32_t lvt = s->lvt[APIC_LVT_LINT0];
1721a7de94aSaurel32 
1731a7de94aSaurel32         switch ((lvt >> 8) & 7) {
1741a7de94aSaurel32         case APIC_DM_FIXED:
1751a7de94aSaurel32             if (!(lvt & APIC_LVT_LEVEL_TRIGGER))
1761a7de94aSaurel32                 break;
177edf9735eSMichael S. Tsirkin             apic_reset_bit(s->irr, lvt & 0xff);
1781a7de94aSaurel32             /* fall through */
1791a7de94aSaurel32         case APIC_DM_EXTINT:
1808092cb71SPaolo Bonzini             apic_update_irq(s);
1811a7de94aSaurel32             break;
1821a7de94aSaurel32         }
1831a7de94aSaurel32     }
1841a7de94aSaurel32 }
1851a7de94aSaurel32 
186dae01685SJan Kiszka static void apic_external_nmi(APICCommonState *s)
18702c09195SJan Kiszka {
18802c09195SJan Kiszka     apic_local_deliver(s, APIC_LVT_LINT1);
18902c09195SJan Kiszka }
19002c09195SJan Kiszka 
191d3e9db93Sbellard #define foreach_apic(apic, deliver_bitmask, code) \
192d3e9db93Sbellard {\
1936d55574aSPeter Maydell     int __i, __j;\
194d3e9db93Sbellard     for(__i = 0; __i < MAX_APIC_WORDS; __i++) {\
1956d55574aSPeter Maydell         uint32_t __mask = deliver_bitmask[__i];\
196d3e9db93Sbellard         if (__mask) {\
197d3e9db93Sbellard             for(__j = 0; __j < 32; __j++) {\
1986d55574aSPeter Maydell                 if (__mask & (1U << __j)) {\
199d3e9db93Sbellard                     apic = local_apics[__i * 32 + __j];\
200d3e9db93Sbellard                     if (apic) {\
201d3e9db93Sbellard                         code;\
202d3e9db93Sbellard                     }\
203d3e9db93Sbellard                 }\
204d3e9db93Sbellard             }\
205d3e9db93Sbellard         }\
206d3e9db93Sbellard     }\
207d3e9db93Sbellard }
208d3e9db93Sbellard 
209d3e9db93Sbellard static void apic_bus_deliver(const uint32_t *deliver_bitmask,
2101f6f408cSJan Kiszka                              uint8_t delivery_mode, uint8_t vector_num,
211d592d303Sbellard                              uint8_t trigger_mode)
212d592d303Sbellard {
213dae01685SJan Kiszka     APICCommonState *apic_iter;
214d592d303Sbellard 
215d592d303Sbellard     switch (delivery_mode) {
216d592d303Sbellard         case APIC_DM_LOWPRI:
2178dd69b8fSbellard             /* XXX: search for focus processor, arbitration */
218d3e9db93Sbellard             {
219d3e9db93Sbellard                 int i, d;
220d3e9db93Sbellard                 d = -1;
221d3e9db93Sbellard                 for(i = 0; i < MAX_APIC_WORDS; i++) {
222d3e9db93Sbellard                     if (deliver_bitmask[i]) {
223edf9735eSMichael S. Tsirkin                         d = i * 32 + apic_ffs_bit(deliver_bitmask[i]);
2248dd69b8fSbellard                         break;
225d3e9db93Sbellard                     }
226d3e9db93Sbellard                 }
227d3e9db93Sbellard                 if (d >= 0) {
228d3e9db93Sbellard                     apic_iter = local_apics[d];
229d3e9db93Sbellard                     if (apic_iter) {
230d3e9db93Sbellard                         apic_set_irq(apic_iter, vector_num, trigger_mode);
231d3e9db93Sbellard                     }
232d3e9db93Sbellard                 }
233d3e9db93Sbellard             }
234d3e9db93Sbellard             return;
2358dd69b8fSbellard 
236d592d303Sbellard         case APIC_DM_FIXED:
237d592d303Sbellard             break;
238d592d303Sbellard 
239d592d303Sbellard         case APIC_DM_SMI:
240e2eb9d3eSaurel32             foreach_apic(apic_iter, deliver_bitmask,
241c3affe56SAndreas Färber                 cpu_interrupt(CPU(apic_iter->cpu), CPU_INTERRUPT_SMI)
24260671e58SAndreas Färber             );
243e2eb9d3eSaurel32             return;
244e2eb9d3eSaurel32 
245d592d303Sbellard         case APIC_DM_NMI:
246e2eb9d3eSaurel32             foreach_apic(apic_iter, deliver_bitmask,
247c3affe56SAndreas Färber                 cpu_interrupt(CPU(apic_iter->cpu), CPU_INTERRUPT_NMI)
24860671e58SAndreas Färber             );
249e2eb9d3eSaurel32             return;
250d592d303Sbellard 
251d592d303Sbellard         case APIC_DM_INIT:
252d592d303Sbellard             /* normal INIT IPI sent to processors */
253d3e9db93Sbellard             foreach_apic(apic_iter, deliver_bitmask,
254c3affe56SAndreas Färber                          cpu_interrupt(CPU(apic_iter->cpu),
25560671e58SAndreas Färber                                        CPU_INTERRUPT_INIT)
25660671e58SAndreas Färber             );
257d592d303Sbellard             return;
258d592d303Sbellard 
259d592d303Sbellard         case APIC_DM_EXTINT:
260b1fc0348Sbellard             /* handled in I/O APIC code */
261d592d303Sbellard             break;
262d592d303Sbellard 
263d592d303Sbellard         default:
264d592d303Sbellard             return;
265d592d303Sbellard     }
266d592d303Sbellard 
267d3e9db93Sbellard     foreach_apic(apic_iter, deliver_bitmask,
268d3e9db93Sbellard                  apic_set_irq(apic_iter, vector_num, trigger_mode) );
269d592d303Sbellard }
270574bbf7bSbellard 
2711f6f408cSJan Kiszka void apic_deliver_irq(uint8_t dest, uint8_t dest_mode, uint8_t delivery_mode,
2721f6f408cSJan Kiszka                       uint8_t vector_num, uint8_t trigger_mode)
273610626afSaliguori {
274610626afSaliguori     uint32_t deliver_bitmask[MAX_APIC_WORDS];
275610626afSaliguori 
276d8023f31SBlue Swirl     trace_apic_deliver_irq(dest, dest_mode, delivery_mode, vector_num,
2771f6f408cSJan Kiszka                            trigger_mode);
278d8023f31SBlue Swirl 
279610626afSaliguori     apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);
2801f6f408cSJan Kiszka     apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode);
281610626afSaliguori }
282610626afSaliguori 
283dae01685SJan Kiszka static void apic_set_base(APICCommonState *s, uint64_t val)
284574bbf7bSbellard {
285574bbf7bSbellard     s->apicbase = (val & 0xfffff000) |
286574bbf7bSbellard         (s->apicbase & (MSR_IA32_APICBASE_BSP | MSR_IA32_APICBASE_ENABLE));
287574bbf7bSbellard     /* if disabled, cannot be enabled again */
288574bbf7bSbellard     if (!(val & MSR_IA32_APICBASE_ENABLE)) {
289574bbf7bSbellard         s->apicbase &= ~MSR_IA32_APICBASE_ENABLE;
29060671e58SAndreas Färber         cpu_clear_apic_feature(&s->cpu->env);
291574bbf7bSbellard         s->spurious_vec &= ~APIC_SV_ENABLE;
292574bbf7bSbellard     }
293574bbf7bSbellard }
294574bbf7bSbellard 
295dae01685SJan Kiszka static void apic_set_tpr(APICCommonState *s, uint8_t val)
296574bbf7bSbellard {
297e5ad936bSJan Kiszka     /* Updates from cr8 are ignored while the VAPIC is active */
298e5ad936bSJan Kiszka     if (!s->vapic_paddr) {
299e5ad936bSJan Kiszka         s->tpr = val << 4;
300d592d303Sbellard         apic_update_irq(s);
3019230e66eSbellard     }
302e5ad936bSJan Kiszka }
3039230e66eSbellard 
304e5ad936bSJan Kiszka static uint8_t apic_get_tpr(APICCommonState *s)
305d592d303Sbellard {
306e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC);
307e5ad936bSJan Kiszka     return s->tpr >> 4;
308d592d303Sbellard }
309d592d303Sbellard 
31082a5e042SPavel Butsykin int apic_get_ppr(APICCommonState *s)
311574bbf7bSbellard {
312574bbf7bSbellard     int tpr, isrv, ppr;
313574bbf7bSbellard 
314574bbf7bSbellard     tpr = (s->tpr >> 4);
315574bbf7bSbellard     isrv = get_highest_priority_int(s->isr);
316574bbf7bSbellard     if (isrv < 0)
317574bbf7bSbellard         isrv = 0;
318574bbf7bSbellard     isrv >>= 4;
319574bbf7bSbellard     if (tpr >= isrv)
320574bbf7bSbellard         ppr = s->tpr;
321574bbf7bSbellard     else
322574bbf7bSbellard         ppr = isrv << 4;
323574bbf7bSbellard     return ppr;
324574bbf7bSbellard }
325574bbf7bSbellard 
326dae01685SJan Kiszka static int apic_get_arb_pri(APICCommonState *s)
327d592d303Sbellard {
328d592d303Sbellard     /* XXX: arbitration */
329d592d303Sbellard     return 0;
330d592d303Sbellard }
331d592d303Sbellard 
3320fbfbb59SGleb Natapov 
3330fbfbb59SGleb Natapov /*
3340fbfbb59SGleb Natapov  * <0 - low prio interrupt,
3350fbfbb59SGleb Natapov  * 0  - no interrupt,
3360fbfbb59SGleb Natapov  * >0 - interrupt number
3370fbfbb59SGleb Natapov  */
338dae01685SJan Kiszka static int apic_irq_pending(APICCommonState *s)
3390fbfbb59SGleb Natapov {
3400fbfbb59SGleb Natapov     int irrv, ppr;
34160e68042SPaolo Bonzini 
34260e68042SPaolo Bonzini     if (!(s->spurious_vec & APIC_SV_ENABLE)) {
34360e68042SPaolo Bonzini         return 0;
34460e68042SPaolo Bonzini     }
34560e68042SPaolo Bonzini 
3460fbfbb59SGleb Natapov     irrv = get_highest_priority_int(s->irr);
3470fbfbb59SGleb Natapov     if (irrv < 0) {
3480fbfbb59SGleb Natapov         return 0;
3490fbfbb59SGleb Natapov     }
3500fbfbb59SGleb Natapov     ppr = apic_get_ppr(s);
3510fbfbb59SGleb Natapov     if (ppr && (irrv & 0xf0) <= (ppr & 0xf0)) {
3520fbfbb59SGleb Natapov         return -1;
3530fbfbb59SGleb Natapov     }
3540fbfbb59SGleb Natapov 
3550fbfbb59SGleb Natapov     return irrv;
3560fbfbb59SGleb Natapov }
3570fbfbb59SGleb Natapov 
358574bbf7bSbellard /* signal the CPU if an irq is pending */
359dae01685SJan Kiszka static void apic_update_irq(APICCommonState *s)
360574bbf7bSbellard {
361c3affe56SAndreas Färber     CPUState *cpu;
362be9f8a08SZhu Guihua     DeviceState *dev = (DeviceState *)s;
36360e82579SAndreas Färber 
364c3affe56SAndreas Färber     cpu = CPU(s->cpu);
36560e82579SAndreas Färber     if (!qemu_cpu_is_self(cpu)) {
366c3affe56SAndreas Färber         cpu_interrupt(cpu, CPU_INTERRUPT_POLL);
3675d62c43aSJan Kiszka     } else if (apic_irq_pending(s) > 0) {
368c3affe56SAndreas Färber         cpu_interrupt(cpu, CPU_INTERRUPT_HARD);
369be9f8a08SZhu Guihua     } else if (!apic_accept_pic_intr(dev) || !pic_get_output(isa_pic)) {
3708092cb71SPaolo Bonzini         cpu_reset_interrupt(cpu, CPU_INTERRUPT_HARD);
371574bbf7bSbellard     }
3720fbfbb59SGleb Natapov }
373574bbf7bSbellard 
374d3b0c9e9Sxiaoqiang zhao void apic_poll_irq(DeviceState *dev)
375e5ad936bSJan Kiszka {
376d3b0c9e9Sxiaoqiang zhao     APICCommonState *s = APIC_COMMON(dev);
377e5ad936bSJan Kiszka 
378e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC);
379e5ad936bSJan Kiszka     apic_update_irq(s);
380e5ad936bSJan Kiszka }
381e5ad936bSJan Kiszka 
382dae01685SJan Kiszka static void apic_set_irq(APICCommonState *s, int vector_num, int trigger_mode)
383574bbf7bSbellard {
384edf9735eSMichael S. Tsirkin     apic_report_irq_delivered(!apic_get_bit(s->irr, vector_num));
38573822ec8Saliguori 
386edf9735eSMichael S. Tsirkin     apic_set_bit(s->irr, vector_num);
387574bbf7bSbellard     if (trigger_mode)
388edf9735eSMichael S. Tsirkin         apic_set_bit(s->tmr, vector_num);
389574bbf7bSbellard     else
390edf9735eSMichael S. Tsirkin         apic_reset_bit(s->tmr, vector_num);
391e5ad936bSJan Kiszka     if (s->vapic_paddr) {
392e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_ISR_IRR_TO_VAPIC);
393e5ad936bSJan Kiszka         /*
394e5ad936bSJan Kiszka          * The vcpu thread needs to see the new IRR before we pull its current
395e5ad936bSJan Kiszka          * TPR value. That way, if we miss a lowering of the TRP, the guest
396e5ad936bSJan Kiszka          * has the chance to notice the new IRR and poll for IRQs on its own.
397e5ad936bSJan Kiszka          */
398e5ad936bSJan Kiszka         smp_wmb();
399e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_FROM_VAPIC);
400e5ad936bSJan Kiszka     }
401574bbf7bSbellard     apic_update_irq(s);
402574bbf7bSbellard }
403574bbf7bSbellard 
404dae01685SJan Kiszka static void apic_eoi(APICCommonState *s)
405574bbf7bSbellard {
406574bbf7bSbellard     int isrv;
407574bbf7bSbellard     isrv = get_highest_priority_int(s->isr);
408574bbf7bSbellard     if (isrv < 0)
409574bbf7bSbellard         return;
410edf9735eSMichael S. Tsirkin     apic_reset_bit(s->isr, isrv);
411edf9735eSMichael S. Tsirkin     if (!(s->spurious_vec & APIC_SV_DIRECTED_IO) && apic_get_bit(s->tmr, isrv)) {
4120280b571SJan Kiszka         ioapic_eoi_broadcast(isrv);
4130280b571SJan Kiszka     }
414e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC | SYNC_TO_VAPIC);
415574bbf7bSbellard     apic_update_irq(s);
416574bbf7bSbellard }
417574bbf7bSbellard 
418678e12ccSGleb Natapov static int apic_find_dest(uint8_t dest)
419678e12ccSGleb Natapov {
420dae01685SJan Kiszka     APICCommonState *apic = local_apics[dest];
421678e12ccSGleb Natapov     int i;
422678e12ccSGleb Natapov 
423678e12ccSGleb Natapov     if (apic && apic->id == dest)
4241dfe3282SIgor Mammedov         return dest;  /* shortcut in case apic->id == local_apics[dest]->id */
425678e12ccSGleb Natapov 
426678e12ccSGleb Natapov     for (i = 0; i < MAX_APICS; i++) {
427678e12ccSGleb Natapov         apic = local_apics[i];
428678e12ccSGleb Natapov 	if (apic && apic->id == dest)
429678e12ccSGleb Natapov             return i;
430b538e53eSAlex Williamson         if (!apic)
431b538e53eSAlex Williamson             break;
432678e12ccSGleb Natapov     }
433678e12ccSGleb Natapov 
434678e12ccSGleb Natapov     return -1;
435678e12ccSGleb Natapov }
436678e12ccSGleb Natapov 
437d3e9db93Sbellard static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask,
438d3e9db93Sbellard                                       uint8_t dest, uint8_t dest_mode)
439d592d303Sbellard {
440dae01685SJan Kiszka     APICCommonState *apic_iter;
441d3e9db93Sbellard     int i;
442d592d303Sbellard 
443d592d303Sbellard     if (dest_mode == 0) {
444d3e9db93Sbellard         if (dest == 0xff) {
445d3e9db93Sbellard             memset(deliver_bitmask, 0xff, MAX_APIC_WORDS * sizeof(uint32_t));
446d3e9db93Sbellard         } else {
447678e12ccSGleb Natapov             int idx = apic_find_dest(dest);
448d3e9db93Sbellard             memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));
449678e12ccSGleb Natapov             if (idx >= 0)
450edf9735eSMichael S. Tsirkin                 apic_set_bit(deliver_bitmask, idx);
451d3e9db93Sbellard         }
452d592d303Sbellard     } else {
453d592d303Sbellard         /* XXX: cluster mode */
454d3e9db93Sbellard         memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));
455d3e9db93Sbellard         for(i = 0; i < MAX_APICS; i++) {
456d3e9db93Sbellard             apic_iter = local_apics[i];
457d3e9db93Sbellard             if (apic_iter) {
458d3e9db93Sbellard                 if (apic_iter->dest_mode == 0xf) {
459d592d303Sbellard                     if (dest & apic_iter->log_dest)
460edf9735eSMichael S. Tsirkin                         apic_set_bit(deliver_bitmask, i);
461d3e9db93Sbellard                 } else if (apic_iter->dest_mode == 0x0) {
462d3e9db93Sbellard                     if ((dest & 0xf0) == (apic_iter->log_dest & 0xf0) &&
463d3e9db93Sbellard                         (dest & apic_iter->log_dest & 0x0f)) {
464edf9735eSMichael S. Tsirkin                         apic_set_bit(deliver_bitmask, i);
465d592d303Sbellard                     }
466d592d303Sbellard                 }
467b538e53eSAlex Williamson             } else {
468b538e53eSAlex Williamson                 break;
469d3e9db93Sbellard             }
470d3e9db93Sbellard         }
471d3e9db93Sbellard     }
472d592d303Sbellard }
473d592d303Sbellard 
474dae01685SJan Kiszka static void apic_startup(APICCommonState *s, int vector_num)
475e0fd8781Sbellard {
476b09ea7d5SGleb Natapov     s->sipi_vector = vector_num;
477c3affe56SAndreas Färber     cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_SIPI);
478b09ea7d5SGleb Natapov }
479b09ea7d5SGleb Natapov 
480d3b0c9e9Sxiaoqiang zhao void apic_sipi(DeviceState *dev)
481b09ea7d5SGleb Natapov {
482d3b0c9e9Sxiaoqiang zhao     APICCommonState *s = APIC_COMMON(dev);
48392a16d7aSBlue Swirl 
484d8ed887bSAndreas Färber     cpu_reset_interrupt(CPU(s->cpu), CPU_INTERRUPT_SIPI);
485b09ea7d5SGleb Natapov 
486b09ea7d5SGleb Natapov     if (!s->wait_for_sipi)
487e0fd8781Sbellard         return;
488e9f9d6b1SAndreas Färber     cpu_x86_load_seg_cache_sipi(s->cpu, s->sipi_vector);
489b09ea7d5SGleb Natapov     s->wait_for_sipi = 0;
490e0fd8781Sbellard }
491e0fd8781Sbellard 
492d3b0c9e9Sxiaoqiang zhao static void apic_deliver(DeviceState *dev, uint8_t dest, uint8_t dest_mode,
493d592d303Sbellard                          uint8_t delivery_mode, uint8_t vector_num,
4941f6f408cSJan Kiszka                          uint8_t trigger_mode)
495d592d303Sbellard {
496d3b0c9e9Sxiaoqiang zhao     APICCommonState *s = APIC_COMMON(dev);
497d3e9db93Sbellard     uint32_t deliver_bitmask[MAX_APIC_WORDS];
498d592d303Sbellard     int dest_shorthand = (s->icr[0] >> 18) & 3;
499dae01685SJan Kiszka     APICCommonState *apic_iter;
500d592d303Sbellard 
501e0fd8781Sbellard     switch (dest_shorthand) {
502e0fd8781Sbellard     case 0:
503d3e9db93Sbellard         apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);
504e0fd8781Sbellard         break;
505e0fd8781Sbellard     case 1:
506d3e9db93Sbellard         memset(deliver_bitmask, 0x00, sizeof(deliver_bitmask));
5071dfe3282SIgor Mammedov         apic_set_bit(deliver_bitmask, s->id);
508e0fd8781Sbellard         break;
509e0fd8781Sbellard     case 2:
510d3e9db93Sbellard         memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));
511e0fd8781Sbellard         break;
512e0fd8781Sbellard     case 3:
513d3e9db93Sbellard         memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));
5141dfe3282SIgor Mammedov         apic_reset_bit(deliver_bitmask, s->id);
515e0fd8781Sbellard         break;
516e0fd8781Sbellard     }
517e0fd8781Sbellard 
518d592d303Sbellard     switch (delivery_mode) {
519d592d303Sbellard         case APIC_DM_INIT:
520d592d303Sbellard             {
521d592d303Sbellard                 int trig_mode = (s->icr[0] >> 15) & 1;
522d592d303Sbellard                 int level = (s->icr[0] >> 14) & 1;
523d592d303Sbellard                 if (level == 0 && trig_mode == 1) {
524d3e9db93Sbellard                     foreach_apic(apic_iter, deliver_bitmask,
525d3e9db93Sbellard                                  apic_iter->arb_id = apic_iter->id );
526d592d303Sbellard                     return;
527d592d303Sbellard                 }
528d592d303Sbellard             }
529d592d303Sbellard             break;
530d592d303Sbellard 
531d592d303Sbellard         case APIC_DM_SIPI:
532d3e9db93Sbellard             foreach_apic(apic_iter, deliver_bitmask,
533d3e9db93Sbellard                          apic_startup(apic_iter, vector_num) );
534d592d303Sbellard             return;
535d592d303Sbellard     }
536d592d303Sbellard 
5371f6f408cSJan Kiszka     apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode);
538d592d303Sbellard }
539d592d303Sbellard 
540a94820ddSJan Kiszka static bool apic_check_pic(APICCommonState *s)
541a94820ddSJan Kiszka {
542be9f8a08SZhu Guihua     DeviceState *dev = (DeviceState *)s;
543be9f8a08SZhu Guihua 
544be9f8a08SZhu Guihua     if (!apic_accept_pic_intr(dev) || !pic_get_output(isa_pic)) {
545a94820ddSJan Kiszka         return false;
546a94820ddSJan Kiszka     }
547be9f8a08SZhu Guihua     apic_deliver_pic_intr(dev, 1);
548a94820ddSJan Kiszka     return true;
549a94820ddSJan Kiszka }
550a94820ddSJan Kiszka 
551d3b0c9e9Sxiaoqiang zhao int apic_get_interrupt(DeviceState *dev)
552574bbf7bSbellard {
553d3b0c9e9Sxiaoqiang zhao     APICCommonState *s = APIC_COMMON(dev);
554574bbf7bSbellard     int intno;
555574bbf7bSbellard 
556574bbf7bSbellard     /* if the APIC is installed or enabled, we let the 8259 handle the
557574bbf7bSbellard        IRQs */
558574bbf7bSbellard     if (!s)
559574bbf7bSbellard         return -1;
560574bbf7bSbellard     if (!(s->spurious_vec & APIC_SV_ENABLE))
561574bbf7bSbellard         return -1;
562574bbf7bSbellard 
563e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC);
5640fbfbb59SGleb Natapov     intno = apic_irq_pending(s);
5650fbfbb59SGleb Natapov 
5665224c88dSPaolo Bonzini     /* if there is an interrupt from the 8259, let the caller handle
5675224c88dSPaolo Bonzini      * that first since ExtINT interrupts ignore the priority.
5685224c88dSPaolo Bonzini      */
5695224c88dSPaolo Bonzini     if (intno == 0 || apic_check_pic(s)) {
570e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_TO_VAPIC);
571574bbf7bSbellard         return -1;
5720fbfbb59SGleb Natapov     } else if (intno < 0) {
573e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_TO_VAPIC);
574d592d303Sbellard         return s->spurious_vec & 0xff;
5750fbfbb59SGleb Natapov     }
576edf9735eSMichael S. Tsirkin     apic_reset_bit(s->irr, intno);
577edf9735eSMichael S. Tsirkin     apic_set_bit(s->isr, intno);
578e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_TO_VAPIC);
5793db3659bSJan Kiszka 
580574bbf7bSbellard     apic_update_irq(s);
5813db3659bSJan Kiszka 
582574bbf7bSbellard     return intno;
583574bbf7bSbellard }
584574bbf7bSbellard 
585d3b0c9e9Sxiaoqiang zhao int apic_accept_pic_intr(DeviceState *dev)
5860e21e12bSths {
587d3b0c9e9Sxiaoqiang zhao     APICCommonState *s = APIC_COMMON(dev);
5880e21e12bSths     uint32_t lvt0;
5890e21e12bSths 
5900e21e12bSths     if (!s)
5910e21e12bSths         return -1;
5920e21e12bSths 
5930e21e12bSths     lvt0 = s->lvt[APIC_LVT_LINT0];
5940e21e12bSths 
595a5b38b51Saurel32     if ((s->apicbase & MSR_IA32_APICBASE_ENABLE) == 0 ||
596a5b38b51Saurel32         (lvt0 & APIC_LVT_MASKED) == 0)
5970e21e12bSths         return 1;
5980e21e12bSths 
5990e21e12bSths     return 0;
6000e21e12bSths }
6010e21e12bSths 
602dae01685SJan Kiszka static uint32_t apic_get_current_count(APICCommonState *s)
603574bbf7bSbellard {
604574bbf7bSbellard     int64_t d;
605574bbf7bSbellard     uint32_t val;
606bc72ad67SAlex Bligh     d = (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - s->initial_count_load_time) >>
607574bbf7bSbellard         s->count_shift;
608574bbf7bSbellard     if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) {
609574bbf7bSbellard         /* periodic */
610d592d303Sbellard         val = s->initial_count - (d % ((uint64_t)s->initial_count + 1));
611574bbf7bSbellard     } else {
612574bbf7bSbellard         if (d >= s->initial_count)
613574bbf7bSbellard             val = 0;
614574bbf7bSbellard         else
615574bbf7bSbellard             val = s->initial_count - d;
616574bbf7bSbellard     }
617574bbf7bSbellard     return val;
618574bbf7bSbellard }
619574bbf7bSbellard 
620dae01685SJan Kiszka static void apic_timer_update(APICCommonState *s, int64_t current_time)
621574bbf7bSbellard {
6227a380ca3SJan Kiszka     if (apic_next_timer(s, current_time)) {
623bc72ad67SAlex Bligh         timer_mod(s->timer, s->next_time);
624574bbf7bSbellard     } else {
625bc72ad67SAlex Bligh         timer_del(s->timer);
626574bbf7bSbellard     }
627574bbf7bSbellard }
628574bbf7bSbellard 
629574bbf7bSbellard static void apic_timer(void *opaque)
630574bbf7bSbellard {
631dae01685SJan Kiszka     APICCommonState *s = opaque;
632574bbf7bSbellard 
633cf6d64bfSBlue Swirl     apic_local_deliver(s, APIC_LVT_TIMER);
634574bbf7bSbellard     apic_timer_update(s, s->next_time);
635574bbf7bSbellard }
636574bbf7bSbellard 
637a8170e5eSAvi Kivity static uint32_t apic_mem_readb(void *opaque, hwaddr addr)
638574bbf7bSbellard {
639574bbf7bSbellard     return 0;
640574bbf7bSbellard }
641574bbf7bSbellard 
642a8170e5eSAvi Kivity static uint32_t apic_mem_readw(void *opaque, hwaddr addr)
643574bbf7bSbellard {
644574bbf7bSbellard     return 0;
645574bbf7bSbellard }
646574bbf7bSbellard 
647a8170e5eSAvi Kivity static void apic_mem_writeb(void *opaque, hwaddr addr, uint32_t val)
648574bbf7bSbellard {
649574bbf7bSbellard }
650574bbf7bSbellard 
651a8170e5eSAvi Kivity static void apic_mem_writew(void *opaque, hwaddr addr, uint32_t val)
652574bbf7bSbellard {
653574bbf7bSbellard }
654574bbf7bSbellard 
655a8170e5eSAvi Kivity static uint32_t apic_mem_readl(void *opaque, hwaddr addr)
656574bbf7bSbellard {
657d3b0c9e9Sxiaoqiang zhao     DeviceState *dev;
658dae01685SJan Kiszka     APICCommonState *s;
659574bbf7bSbellard     uint32_t val;
660574bbf7bSbellard     int index;
661574bbf7bSbellard 
662d3b0c9e9Sxiaoqiang zhao     dev = cpu_get_current_apic();
663d3b0c9e9Sxiaoqiang zhao     if (!dev) {
664574bbf7bSbellard         return 0;
6650e26b7b8SBlue Swirl     }
666d3b0c9e9Sxiaoqiang zhao     s = APIC_COMMON(dev);
667574bbf7bSbellard 
668574bbf7bSbellard     index = (addr >> 4) & 0xff;
669574bbf7bSbellard     switch(index) {
670574bbf7bSbellard     case 0x02: /* id */
671574bbf7bSbellard         val = s->id << 24;
672574bbf7bSbellard         break;
673574bbf7bSbellard     case 0x03: /* version */
674aa93200bSGabriel L. Somlo         val = s->version | ((APIC_LVT_NB - 1) << 16);
675574bbf7bSbellard         break;
676574bbf7bSbellard     case 0x08:
677e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_FROM_VAPIC);
678e5ad936bSJan Kiszka         if (apic_report_tpr_access) {
67960671e58SAndreas Färber             cpu_report_tpr_access(&s->cpu->env, TPR_ACCESS_READ);
680e5ad936bSJan Kiszka         }
681574bbf7bSbellard         val = s->tpr;
682574bbf7bSbellard         break;
683d592d303Sbellard     case 0x09:
684d592d303Sbellard         val = apic_get_arb_pri(s);
685d592d303Sbellard         break;
686574bbf7bSbellard     case 0x0a:
687574bbf7bSbellard         /* ppr */
688574bbf7bSbellard         val = apic_get_ppr(s);
689574bbf7bSbellard         break;
690b237db36Saurel32     case 0x0b:
691b237db36Saurel32         val = 0;
692b237db36Saurel32         break;
693d592d303Sbellard     case 0x0d:
694d592d303Sbellard         val = s->log_dest << 24;
695d592d303Sbellard         break;
696d592d303Sbellard     case 0x0e:
697d6c140a7SJan Kiszka         val = (s->dest_mode << 28) | 0xfffffff;
698d592d303Sbellard         break;
699574bbf7bSbellard     case 0x0f:
700574bbf7bSbellard         val = s->spurious_vec;
701574bbf7bSbellard         break;
702574bbf7bSbellard     case 0x10 ... 0x17:
703574bbf7bSbellard         val = s->isr[index & 7];
704574bbf7bSbellard         break;
705574bbf7bSbellard     case 0x18 ... 0x1f:
706574bbf7bSbellard         val = s->tmr[index & 7];
707574bbf7bSbellard         break;
708574bbf7bSbellard     case 0x20 ... 0x27:
709574bbf7bSbellard         val = s->irr[index & 7];
710574bbf7bSbellard         break;
711574bbf7bSbellard     case 0x28:
712574bbf7bSbellard         val = s->esr;
713574bbf7bSbellard         break;
714574bbf7bSbellard     case 0x30:
715574bbf7bSbellard     case 0x31:
716574bbf7bSbellard         val = s->icr[index & 1];
717574bbf7bSbellard         break;
718e0fd8781Sbellard     case 0x32 ... 0x37:
719e0fd8781Sbellard         val = s->lvt[index - 0x32];
720e0fd8781Sbellard         break;
721574bbf7bSbellard     case 0x38:
722574bbf7bSbellard         val = s->initial_count;
723574bbf7bSbellard         break;
724574bbf7bSbellard     case 0x39:
725574bbf7bSbellard         val = apic_get_current_count(s);
726574bbf7bSbellard         break;
727574bbf7bSbellard     case 0x3e:
728574bbf7bSbellard         val = s->divide_conf;
729574bbf7bSbellard         break;
730574bbf7bSbellard     default:
731a22bf99cSPavel Butsykin         s->esr |= APIC_ESR_ILLEGAL_ADDRESS;
732574bbf7bSbellard         val = 0;
733574bbf7bSbellard         break;
734574bbf7bSbellard     }
735d8023f31SBlue Swirl     trace_apic_mem_readl(addr, val);
736574bbf7bSbellard     return val;
737574bbf7bSbellard }
738574bbf7bSbellard 
739a8170e5eSAvi Kivity static void apic_send_msi(hwaddr addr, uint32_t data)
74054c96da7SMichael S. Tsirkin {
74154c96da7SMichael S. Tsirkin     uint8_t dest = (addr & MSI_ADDR_DEST_ID_MASK) >> MSI_ADDR_DEST_ID_SHIFT;
74254c96da7SMichael S. Tsirkin     uint8_t vector = (data & MSI_DATA_VECTOR_MASK) >> MSI_DATA_VECTOR_SHIFT;
74354c96da7SMichael S. Tsirkin     uint8_t dest_mode = (addr >> MSI_ADDR_DEST_MODE_SHIFT) & 0x1;
74454c96da7SMichael S. Tsirkin     uint8_t trigger_mode = (data >> MSI_DATA_TRIGGER_SHIFT) & 0x1;
74554c96da7SMichael S. Tsirkin     uint8_t delivery = (data >> MSI_DATA_DELIVERY_MODE_SHIFT) & 0x7;
74654c96da7SMichael S. Tsirkin     /* XXX: Ignore redirection hint. */
7471f6f408cSJan Kiszka     apic_deliver_irq(dest, dest_mode, delivery, vector, trigger_mode);
74854c96da7SMichael S. Tsirkin }
74954c96da7SMichael S. Tsirkin 
750a8170e5eSAvi Kivity static void apic_mem_writel(void *opaque, hwaddr addr, uint32_t val)
751574bbf7bSbellard {
752d3b0c9e9Sxiaoqiang zhao     DeviceState *dev;
753dae01685SJan Kiszka     APICCommonState *s;
75454c96da7SMichael S. Tsirkin     int index = (addr >> 4) & 0xff;
75554c96da7SMichael S. Tsirkin     if (addr > 0xfff || !index) {
75654c96da7SMichael S. Tsirkin         /* MSI and MMIO APIC are at the same memory location,
75754c96da7SMichael S. Tsirkin          * but actually not on the global bus: MSI is on PCI bus
75854c96da7SMichael S. Tsirkin          * APIC is connected directly to the CPU.
75954c96da7SMichael S. Tsirkin          * Mapping them on the global bus happens to work because
76054c96da7SMichael S. Tsirkin          * MSI registers are reserved in APIC MMIO and vice versa. */
76154c96da7SMichael S. Tsirkin         apic_send_msi(addr, val);
76254c96da7SMichael S. Tsirkin         return;
76354c96da7SMichael S. Tsirkin     }
764574bbf7bSbellard 
765d3b0c9e9Sxiaoqiang zhao     dev = cpu_get_current_apic();
766d3b0c9e9Sxiaoqiang zhao     if (!dev) {
767574bbf7bSbellard         return;
7680e26b7b8SBlue Swirl     }
769d3b0c9e9Sxiaoqiang zhao     s = APIC_COMMON(dev);
770574bbf7bSbellard 
771d8023f31SBlue Swirl     trace_apic_mem_writel(addr, val);
772574bbf7bSbellard 
773574bbf7bSbellard     switch(index) {
774574bbf7bSbellard     case 0x02:
775574bbf7bSbellard         s->id = (val >> 24);
776574bbf7bSbellard         break;
777e0fd8781Sbellard     case 0x03:
778e0fd8781Sbellard         break;
779574bbf7bSbellard     case 0x08:
780e5ad936bSJan Kiszka         if (apic_report_tpr_access) {
78160671e58SAndreas Färber             cpu_report_tpr_access(&s->cpu->env, TPR_ACCESS_WRITE);
782e5ad936bSJan Kiszka         }
783574bbf7bSbellard         s->tpr = val;
784e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_TO_VAPIC);
785d592d303Sbellard         apic_update_irq(s);
786574bbf7bSbellard         break;
787e0fd8781Sbellard     case 0x09:
788e0fd8781Sbellard     case 0x0a:
789e0fd8781Sbellard         break;
790574bbf7bSbellard     case 0x0b: /* EOI */
791574bbf7bSbellard         apic_eoi(s);
792574bbf7bSbellard         break;
793d592d303Sbellard     case 0x0d:
794d592d303Sbellard         s->log_dest = val >> 24;
795d592d303Sbellard         break;
796d592d303Sbellard     case 0x0e:
797d592d303Sbellard         s->dest_mode = val >> 28;
798d592d303Sbellard         break;
799574bbf7bSbellard     case 0x0f:
800574bbf7bSbellard         s->spurious_vec = val & 0x1ff;
801d592d303Sbellard         apic_update_irq(s);
802574bbf7bSbellard         break;
803e0fd8781Sbellard     case 0x10 ... 0x17:
804e0fd8781Sbellard     case 0x18 ... 0x1f:
805e0fd8781Sbellard     case 0x20 ... 0x27:
806e0fd8781Sbellard     case 0x28:
807e0fd8781Sbellard         break;
808574bbf7bSbellard     case 0x30:
809d592d303Sbellard         s->icr[0] = val;
810d3b0c9e9Sxiaoqiang zhao         apic_deliver(dev, (s->icr[1] >> 24) & 0xff, (s->icr[0] >> 11) & 1,
811d592d303Sbellard                      (s->icr[0] >> 8) & 7, (s->icr[0] & 0xff),
8121f6f408cSJan Kiszka                      (s->icr[0] >> 15) & 1);
813d592d303Sbellard         break;
814574bbf7bSbellard     case 0x31:
815d592d303Sbellard         s->icr[1] = val;
816574bbf7bSbellard         break;
817574bbf7bSbellard     case 0x32 ... 0x37:
818574bbf7bSbellard         {
819574bbf7bSbellard             int n = index - 0x32;
820574bbf7bSbellard             s->lvt[n] = val;
821a94820ddSJan Kiszka             if (n == APIC_LVT_TIMER) {
822bc72ad67SAlex Bligh                 apic_timer_update(s, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
823a94820ddSJan Kiszka             } else if (n == APIC_LVT_LINT0 && apic_check_pic(s)) {
824a94820ddSJan Kiszka                 apic_update_irq(s);
825a94820ddSJan Kiszka             }
826574bbf7bSbellard         }
827574bbf7bSbellard         break;
828574bbf7bSbellard     case 0x38:
829574bbf7bSbellard         s->initial_count = val;
830bc72ad67SAlex Bligh         s->initial_count_load_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
831574bbf7bSbellard         apic_timer_update(s, s->initial_count_load_time);
832574bbf7bSbellard         break;
833e0fd8781Sbellard     case 0x39:
834e0fd8781Sbellard         break;
835574bbf7bSbellard     case 0x3e:
836574bbf7bSbellard         {
837574bbf7bSbellard             int v;
838574bbf7bSbellard             s->divide_conf = val & 0xb;
839574bbf7bSbellard             v = (s->divide_conf & 3) | ((s->divide_conf >> 1) & 4);
840574bbf7bSbellard             s->count_shift = (v + 1) & 7;
841574bbf7bSbellard         }
842574bbf7bSbellard         break;
843574bbf7bSbellard     default:
844a22bf99cSPavel Butsykin         s->esr |= APIC_ESR_ILLEGAL_ADDRESS;
845574bbf7bSbellard         break;
846574bbf7bSbellard     }
847574bbf7bSbellard }
848574bbf7bSbellard 
849e5ad936bSJan Kiszka static void apic_pre_save(APICCommonState *s)
850e5ad936bSJan Kiszka {
851e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC);
852e5ad936bSJan Kiszka }
853e5ad936bSJan Kiszka 
8547a380ca3SJan Kiszka static void apic_post_load(APICCommonState *s)
8557a380ca3SJan Kiszka {
8567a380ca3SJan Kiszka     if (s->timer_expiry != -1) {
857bc72ad67SAlex Bligh         timer_mod(s->timer, s->timer_expiry);
8587a380ca3SJan Kiszka     } else {
859bc72ad67SAlex Bligh         timer_del(s->timer);
8607a380ca3SJan Kiszka     }
8617a380ca3SJan Kiszka }
8627a380ca3SJan Kiszka 
863312b4234SAvi Kivity static const MemoryRegionOps apic_io_ops = {
864312b4234SAvi Kivity     .old_mmio = {
865312b4234SAvi Kivity         .read = { apic_mem_readb, apic_mem_readw, apic_mem_readl, },
866312b4234SAvi Kivity         .write = { apic_mem_writeb, apic_mem_writew, apic_mem_writel, },
867312b4234SAvi Kivity     },
868312b4234SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
869574bbf7bSbellard };
870574bbf7bSbellard 
871ff6986ceSxiaoqiang zhao static void apic_realize(DeviceState *dev, Error **errp)
8728546b099SBlue Swirl {
873ff6986ceSxiaoqiang zhao     APICCommonState *s = APIC_COMMON(dev);
874889211b1SIgor Mammedov 
8751dfe3282SIgor Mammedov     if (s->id >= MAX_APICS) {
8761dfe3282SIgor Mammedov         error_setg(errp, "%s initialization failed. APIC ID %d is invalid",
8771dfe3282SIgor Mammedov                    object_get_typename(OBJECT(dev)), s->id);
878889211b1SIgor Mammedov         return;
879889211b1SIgor Mammedov     }
880ff6986ceSxiaoqiang zhao 
8811437c94bSPaolo Bonzini     memory_region_init_io(&s->io_memory, OBJECT(s), &apic_io_ops, s, "apic-msi",
882baaeda08SIgor Mammedov                           APIC_SPACE_SIZE);
8838546b099SBlue Swirl 
884bc72ad67SAlex Bligh     s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, apic_timer, s);
8851dfe3282SIgor Mammedov     local_apics[s->id] = s;
88608a82ac0SJan Kiszka 
887226419d6SMichael S. Tsirkin     msi_nonbroken = true;
8888546b099SBlue Swirl }
8898546b099SBlue Swirl 
890*9c156f9dSIgor Mammedov static void apic_unrealize(DeviceState *dev, Error **errp)
891*9c156f9dSIgor Mammedov {
892*9c156f9dSIgor Mammedov     APICCommonState *s = APIC_COMMON(dev);
893*9c156f9dSIgor Mammedov 
894*9c156f9dSIgor Mammedov     timer_del(s->timer);
895*9c156f9dSIgor Mammedov     timer_free(s->timer);
896*9c156f9dSIgor Mammedov     local_apics[s->id] = NULL;
897*9c156f9dSIgor Mammedov }
898*9c156f9dSIgor Mammedov 
899999e12bbSAnthony Liguori static void apic_class_init(ObjectClass *klass, void *data)
900999e12bbSAnthony Liguori {
901999e12bbSAnthony Liguori     APICCommonClass *k = APIC_COMMON_CLASS(klass);
902999e12bbSAnthony Liguori 
903ff6986ceSxiaoqiang zhao     k->realize = apic_realize;
904*9c156f9dSIgor Mammedov     k->unrealize = apic_unrealize;
905999e12bbSAnthony Liguori     k->set_base = apic_set_base;
906999e12bbSAnthony Liguori     k->set_tpr = apic_set_tpr;
907e5ad936bSJan Kiszka     k->get_tpr = apic_get_tpr;
908e5ad936bSJan Kiszka     k->vapic_base_update = apic_vapic_base_update;
909999e12bbSAnthony Liguori     k->external_nmi = apic_external_nmi;
910e5ad936bSJan Kiszka     k->pre_save = apic_pre_save;
911999e12bbSAnthony Liguori     k->post_load = apic_post_load;
912999e12bbSAnthony Liguori }
913999e12bbSAnthony Liguori 
9148c43a6f0SAndreas Färber static const TypeInfo apic_info = {
915999e12bbSAnthony Liguori     .name          = "apic",
91639bffca2SAnthony Liguori     .instance_size = sizeof(APICCommonState),
91739bffca2SAnthony Liguori     .parent        = TYPE_APIC_COMMON,
918999e12bbSAnthony Liguori     .class_init    = apic_class_init,
9198546b099SBlue Swirl };
9208546b099SBlue Swirl 
92183f7d43aSAndreas Färber static void apic_register_types(void)
9228546b099SBlue Swirl {
92339bffca2SAnthony Liguori     type_register_static(&apic_info);
9248546b099SBlue Swirl }
9258546b099SBlue Swirl 
92683f7d43aSAndreas Färber type_init(apic_register_types)
927