xref: /qemu/hw/intc/apic.c (revision 82a5e042fafe3def60380c847fa194220069f888)
1574bbf7bSbellard /*
2574bbf7bSbellard  *  APIC support
3574bbf7bSbellard  *
4574bbf7bSbellard  *  Copyright (c) 2004-2005 Fabrice Bellard
5574bbf7bSbellard  *
6574bbf7bSbellard  * This library is free software; you can redistribute it and/or
7574bbf7bSbellard  * modify it under the terms of the GNU Lesser General Public
8574bbf7bSbellard  * License as published by the Free Software Foundation; either
9574bbf7bSbellard  * version 2 of the License, or (at your option) any later version.
10574bbf7bSbellard  *
11574bbf7bSbellard  * This library is distributed in the hope that it will be useful,
12574bbf7bSbellard  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13574bbf7bSbellard  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14574bbf7bSbellard  * Lesser General Public License for more details.
15574bbf7bSbellard  *
16574bbf7bSbellard  * You should have received a copy of the GNU Lesser General Public
178167ee88SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>
18574bbf7bSbellard  */
191de7afc9SPaolo Bonzini #include "qemu/thread.h"
200d09e41aSPaolo Bonzini #include "hw/i386/apic_internal.h"
210d09e41aSPaolo Bonzini #include "hw/i386/apic.h"
220d09e41aSPaolo Bonzini #include "hw/i386/ioapic.h"
2383c9f4caSPaolo Bonzini #include "hw/pci/msi.h"
241de7afc9SPaolo Bonzini #include "qemu/host-utils.h"
25d8023f31SBlue Swirl #include "trace.h"
260d09e41aSPaolo Bonzini #include "hw/i386/pc.h"
270d09e41aSPaolo Bonzini #include "hw/i386/apic-msidef.h"
28574bbf7bSbellard 
29d3e9db93Sbellard #define MAX_APIC_WORDS 8
30d3e9db93Sbellard 
31e5ad936bSJan Kiszka #define SYNC_FROM_VAPIC                 0x1
32e5ad936bSJan Kiszka #define SYNC_TO_VAPIC                   0x2
33e5ad936bSJan Kiszka #define SYNC_ISR_IRR_TO_VAPIC           0x4
34e5ad936bSJan Kiszka 
35dae01685SJan Kiszka static APICCommonState *local_apics[MAX_APICS + 1];
3654c96da7SMichael S. Tsirkin 
37dae01685SJan Kiszka static void apic_set_irq(APICCommonState *s, int vector_num, int trigger_mode);
38dae01685SJan Kiszka static void apic_update_irq(APICCommonState *s);
39610626afSaliguori static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask,
40610626afSaliguori                                       uint8_t dest, uint8_t dest_mode);
41d592d303Sbellard 
423b63c04eSaurel32 /* Find first bit starting from msb */
43edf9735eSMichael S. Tsirkin static int apic_fls_bit(uint32_t value)
443b63c04eSaurel32 {
453b63c04eSaurel32     return 31 - clz32(value);
463b63c04eSaurel32 }
473b63c04eSaurel32 
48e95f5491Saurel32 /* Find first bit starting from lsb */
49edf9735eSMichael S. Tsirkin static int apic_ffs_bit(uint32_t value)
50d3e9db93Sbellard {
51bb7e7293Saurel32     return ctz32(value);
52d3e9db93Sbellard }
53d3e9db93Sbellard 
54edf9735eSMichael S. Tsirkin static inline void apic_reset_bit(uint32_t *tab, int index)
55d3e9db93Sbellard {
56d3e9db93Sbellard     int i, mask;
57d3e9db93Sbellard     i = index >> 5;
58d3e9db93Sbellard     mask = 1 << (index & 0x1f);
59d3e9db93Sbellard     tab[i] &= ~mask;
60d3e9db93Sbellard }
61d3e9db93Sbellard 
62e5ad936bSJan Kiszka /* return -1 if no bit is set */
63e5ad936bSJan Kiszka static int get_highest_priority_int(uint32_t *tab)
64e5ad936bSJan Kiszka {
65e5ad936bSJan Kiszka     int i;
66e5ad936bSJan Kiszka     for (i = 7; i >= 0; i--) {
67e5ad936bSJan Kiszka         if (tab[i] != 0) {
68edf9735eSMichael S. Tsirkin             return i * 32 + apic_fls_bit(tab[i]);
69e5ad936bSJan Kiszka         }
70e5ad936bSJan Kiszka     }
71e5ad936bSJan Kiszka     return -1;
72e5ad936bSJan Kiszka }
73e5ad936bSJan Kiszka 
74e5ad936bSJan Kiszka static void apic_sync_vapic(APICCommonState *s, int sync_type)
75e5ad936bSJan Kiszka {
76e5ad936bSJan Kiszka     VAPICState vapic_state;
77e5ad936bSJan Kiszka     size_t length;
78e5ad936bSJan Kiszka     off_t start;
79e5ad936bSJan Kiszka     int vector;
80e5ad936bSJan Kiszka 
81e5ad936bSJan Kiszka     if (!s->vapic_paddr) {
82e5ad936bSJan Kiszka         return;
83e5ad936bSJan Kiszka     }
84e5ad936bSJan Kiszka     if (sync_type & SYNC_FROM_VAPIC) {
85eb6282f2SStefan Weil         cpu_physical_memory_read(s->vapic_paddr, &vapic_state,
86eb6282f2SStefan Weil                                  sizeof(vapic_state));
87e5ad936bSJan Kiszka         s->tpr = vapic_state.tpr;
88e5ad936bSJan Kiszka     }
89e5ad936bSJan Kiszka     if (sync_type & (SYNC_TO_VAPIC | SYNC_ISR_IRR_TO_VAPIC)) {
90e5ad936bSJan Kiszka         start = offsetof(VAPICState, isr);
91e5ad936bSJan Kiszka         length = offsetof(VAPICState, enabled) - offsetof(VAPICState, isr);
92e5ad936bSJan Kiszka 
93e5ad936bSJan Kiszka         if (sync_type & SYNC_TO_VAPIC) {
9460e82579SAndreas Färber             assert(qemu_cpu_is_self(CPU(s->cpu)));
95e5ad936bSJan Kiszka 
96e5ad936bSJan Kiszka             vapic_state.tpr = s->tpr;
97e5ad936bSJan Kiszka             vapic_state.enabled = 1;
98e5ad936bSJan Kiszka             start = 0;
99e5ad936bSJan Kiszka             length = sizeof(VAPICState);
100e5ad936bSJan Kiszka         }
101e5ad936bSJan Kiszka 
102e5ad936bSJan Kiszka         vector = get_highest_priority_int(s->isr);
103e5ad936bSJan Kiszka         if (vector < 0) {
104e5ad936bSJan Kiszka             vector = 0;
105e5ad936bSJan Kiszka         }
106e5ad936bSJan Kiszka         vapic_state.isr = vector & 0xf0;
107e5ad936bSJan Kiszka 
108e5ad936bSJan Kiszka         vapic_state.zero = 0;
109e5ad936bSJan Kiszka 
110e5ad936bSJan Kiszka         vector = get_highest_priority_int(s->irr);
111e5ad936bSJan Kiszka         if (vector < 0) {
112e5ad936bSJan Kiszka             vector = 0;
113e5ad936bSJan Kiszka         }
114e5ad936bSJan Kiszka         vapic_state.irr = vector & 0xff;
115e5ad936bSJan Kiszka 
1162a221651SEdgar E. Iglesias         cpu_physical_memory_write_rom(&address_space_memory,
1172a221651SEdgar E. Iglesias                                       s->vapic_paddr + start,
118e5ad936bSJan Kiszka                                       ((void *)&vapic_state) + start, length);
119e5ad936bSJan Kiszka     }
120e5ad936bSJan Kiszka }
121e5ad936bSJan Kiszka 
122e5ad936bSJan Kiszka static void apic_vapic_base_update(APICCommonState *s)
123e5ad936bSJan Kiszka {
124e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_TO_VAPIC);
125e5ad936bSJan Kiszka }
126e5ad936bSJan Kiszka 
127dae01685SJan Kiszka static void apic_local_deliver(APICCommonState *s, int vector)
128a5b38b51Saurel32 {
129a5b38b51Saurel32     uint32_t lvt = s->lvt[vector];
130a5b38b51Saurel32     int trigger_mode;
131a5b38b51Saurel32 
132d8023f31SBlue Swirl     trace_apic_local_deliver(vector, (lvt >> 8) & 7);
133d8023f31SBlue Swirl 
134a5b38b51Saurel32     if (lvt & APIC_LVT_MASKED)
135a5b38b51Saurel32         return;
136a5b38b51Saurel32 
137a5b38b51Saurel32     switch ((lvt >> 8) & 7) {
138a5b38b51Saurel32     case APIC_DM_SMI:
139c3affe56SAndreas Färber         cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_SMI);
140a5b38b51Saurel32         break;
141a5b38b51Saurel32 
142a5b38b51Saurel32     case APIC_DM_NMI:
143c3affe56SAndreas Färber         cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_NMI);
144a5b38b51Saurel32         break;
145a5b38b51Saurel32 
146a5b38b51Saurel32     case APIC_DM_EXTINT:
147c3affe56SAndreas Färber         cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HARD);
148a5b38b51Saurel32         break;
149a5b38b51Saurel32 
150a5b38b51Saurel32     case APIC_DM_FIXED:
151a5b38b51Saurel32         trigger_mode = APIC_TRIGGER_EDGE;
152a5b38b51Saurel32         if ((vector == APIC_LVT_LINT0 || vector == APIC_LVT_LINT1) &&
153a5b38b51Saurel32             (lvt & APIC_LVT_LEVEL_TRIGGER))
154a5b38b51Saurel32             trigger_mode = APIC_TRIGGER_LEVEL;
155a5b38b51Saurel32         apic_set_irq(s, lvt & 0xff, trigger_mode);
156a5b38b51Saurel32     }
157a5b38b51Saurel32 }
158a5b38b51Saurel32 
159d3b0c9e9Sxiaoqiang zhao void apic_deliver_pic_intr(DeviceState *dev, int level)
1601a7de94aSaurel32 {
161d3b0c9e9Sxiaoqiang zhao     APICCommonState *s = APIC_COMMON(dev);
16292a16d7aSBlue Swirl 
163cf6d64bfSBlue Swirl     if (level) {
164cf6d64bfSBlue Swirl         apic_local_deliver(s, APIC_LVT_LINT0);
165cf6d64bfSBlue Swirl     } else {
1661a7de94aSaurel32         uint32_t lvt = s->lvt[APIC_LVT_LINT0];
1671a7de94aSaurel32 
1681a7de94aSaurel32         switch ((lvt >> 8) & 7) {
1691a7de94aSaurel32         case APIC_DM_FIXED:
1701a7de94aSaurel32             if (!(lvt & APIC_LVT_LEVEL_TRIGGER))
1711a7de94aSaurel32                 break;
172edf9735eSMichael S. Tsirkin             apic_reset_bit(s->irr, lvt & 0xff);
1731a7de94aSaurel32             /* fall through */
1741a7de94aSaurel32         case APIC_DM_EXTINT:
1758092cb71SPaolo Bonzini             apic_update_irq(s);
1761a7de94aSaurel32             break;
1771a7de94aSaurel32         }
1781a7de94aSaurel32     }
1791a7de94aSaurel32 }
1801a7de94aSaurel32 
181dae01685SJan Kiszka static void apic_external_nmi(APICCommonState *s)
18202c09195SJan Kiszka {
18302c09195SJan Kiszka     apic_local_deliver(s, APIC_LVT_LINT1);
18402c09195SJan Kiszka }
18502c09195SJan Kiszka 
186d3e9db93Sbellard #define foreach_apic(apic, deliver_bitmask, code) \
187d3e9db93Sbellard {\
1886d55574aSPeter Maydell     int __i, __j;\
189d3e9db93Sbellard     for(__i = 0; __i < MAX_APIC_WORDS; __i++) {\
1906d55574aSPeter Maydell         uint32_t __mask = deliver_bitmask[__i];\
191d3e9db93Sbellard         if (__mask) {\
192d3e9db93Sbellard             for(__j = 0; __j < 32; __j++) {\
1936d55574aSPeter Maydell                 if (__mask & (1U << __j)) {\
194d3e9db93Sbellard                     apic = local_apics[__i * 32 + __j];\
195d3e9db93Sbellard                     if (apic) {\
196d3e9db93Sbellard                         code;\
197d3e9db93Sbellard                     }\
198d3e9db93Sbellard                 }\
199d3e9db93Sbellard             }\
200d3e9db93Sbellard         }\
201d3e9db93Sbellard     }\
202d3e9db93Sbellard }
203d3e9db93Sbellard 
204d3e9db93Sbellard static void apic_bus_deliver(const uint32_t *deliver_bitmask,
2051f6f408cSJan Kiszka                              uint8_t delivery_mode, uint8_t vector_num,
206d592d303Sbellard                              uint8_t trigger_mode)
207d592d303Sbellard {
208dae01685SJan Kiszka     APICCommonState *apic_iter;
209d592d303Sbellard 
210d592d303Sbellard     switch (delivery_mode) {
211d592d303Sbellard         case APIC_DM_LOWPRI:
2128dd69b8fSbellard             /* XXX: search for focus processor, arbitration */
213d3e9db93Sbellard             {
214d3e9db93Sbellard                 int i, d;
215d3e9db93Sbellard                 d = -1;
216d3e9db93Sbellard                 for(i = 0; i < MAX_APIC_WORDS; i++) {
217d3e9db93Sbellard                     if (deliver_bitmask[i]) {
218edf9735eSMichael S. Tsirkin                         d = i * 32 + apic_ffs_bit(deliver_bitmask[i]);
2198dd69b8fSbellard                         break;
220d3e9db93Sbellard                     }
221d3e9db93Sbellard                 }
222d3e9db93Sbellard                 if (d >= 0) {
223d3e9db93Sbellard                     apic_iter = local_apics[d];
224d3e9db93Sbellard                     if (apic_iter) {
225d3e9db93Sbellard                         apic_set_irq(apic_iter, vector_num, trigger_mode);
226d3e9db93Sbellard                     }
227d3e9db93Sbellard                 }
228d3e9db93Sbellard             }
229d3e9db93Sbellard             return;
2308dd69b8fSbellard 
231d592d303Sbellard         case APIC_DM_FIXED:
232d592d303Sbellard             break;
233d592d303Sbellard 
234d592d303Sbellard         case APIC_DM_SMI:
235e2eb9d3eSaurel32             foreach_apic(apic_iter, deliver_bitmask,
236c3affe56SAndreas Färber                 cpu_interrupt(CPU(apic_iter->cpu), CPU_INTERRUPT_SMI)
23760671e58SAndreas Färber             );
238e2eb9d3eSaurel32             return;
239e2eb9d3eSaurel32 
240d592d303Sbellard         case APIC_DM_NMI:
241e2eb9d3eSaurel32             foreach_apic(apic_iter, deliver_bitmask,
242c3affe56SAndreas Färber                 cpu_interrupt(CPU(apic_iter->cpu), CPU_INTERRUPT_NMI)
24360671e58SAndreas Färber             );
244e2eb9d3eSaurel32             return;
245d592d303Sbellard 
246d592d303Sbellard         case APIC_DM_INIT:
247d592d303Sbellard             /* normal INIT IPI sent to processors */
248d3e9db93Sbellard             foreach_apic(apic_iter, deliver_bitmask,
249c3affe56SAndreas Färber                          cpu_interrupt(CPU(apic_iter->cpu),
25060671e58SAndreas Färber                                        CPU_INTERRUPT_INIT)
25160671e58SAndreas Färber             );
252d592d303Sbellard             return;
253d592d303Sbellard 
254d592d303Sbellard         case APIC_DM_EXTINT:
255b1fc0348Sbellard             /* handled in I/O APIC code */
256d592d303Sbellard             break;
257d592d303Sbellard 
258d592d303Sbellard         default:
259d592d303Sbellard             return;
260d592d303Sbellard     }
261d592d303Sbellard 
262d3e9db93Sbellard     foreach_apic(apic_iter, deliver_bitmask,
263d3e9db93Sbellard                  apic_set_irq(apic_iter, vector_num, trigger_mode) );
264d592d303Sbellard }
265574bbf7bSbellard 
2661f6f408cSJan Kiszka void apic_deliver_irq(uint8_t dest, uint8_t dest_mode, uint8_t delivery_mode,
2671f6f408cSJan Kiszka                       uint8_t vector_num, uint8_t trigger_mode)
268610626afSaliguori {
269610626afSaliguori     uint32_t deliver_bitmask[MAX_APIC_WORDS];
270610626afSaliguori 
271d8023f31SBlue Swirl     trace_apic_deliver_irq(dest, dest_mode, delivery_mode, vector_num,
2721f6f408cSJan Kiszka                            trigger_mode);
273d8023f31SBlue Swirl 
274610626afSaliguori     apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);
2751f6f408cSJan Kiszka     apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode);
276610626afSaliguori }
277610626afSaliguori 
278dae01685SJan Kiszka static void apic_set_base(APICCommonState *s, uint64_t val)
279574bbf7bSbellard {
280574bbf7bSbellard     s->apicbase = (val & 0xfffff000) |
281574bbf7bSbellard         (s->apicbase & (MSR_IA32_APICBASE_BSP | MSR_IA32_APICBASE_ENABLE));
282574bbf7bSbellard     /* if disabled, cannot be enabled again */
283574bbf7bSbellard     if (!(val & MSR_IA32_APICBASE_ENABLE)) {
284574bbf7bSbellard         s->apicbase &= ~MSR_IA32_APICBASE_ENABLE;
28560671e58SAndreas Färber         cpu_clear_apic_feature(&s->cpu->env);
286574bbf7bSbellard         s->spurious_vec &= ~APIC_SV_ENABLE;
287574bbf7bSbellard     }
288574bbf7bSbellard }
289574bbf7bSbellard 
290dae01685SJan Kiszka static void apic_set_tpr(APICCommonState *s, uint8_t val)
291574bbf7bSbellard {
292e5ad936bSJan Kiszka     /* Updates from cr8 are ignored while the VAPIC is active */
293e5ad936bSJan Kiszka     if (!s->vapic_paddr) {
294e5ad936bSJan Kiszka         s->tpr = val << 4;
295d592d303Sbellard         apic_update_irq(s);
2969230e66eSbellard     }
297e5ad936bSJan Kiszka }
2989230e66eSbellard 
299e5ad936bSJan Kiszka static uint8_t apic_get_tpr(APICCommonState *s)
300d592d303Sbellard {
301e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC);
302e5ad936bSJan Kiszka     return s->tpr >> 4;
303d592d303Sbellard }
304d592d303Sbellard 
305*82a5e042SPavel Butsykin int apic_get_ppr(APICCommonState *s)
306574bbf7bSbellard {
307574bbf7bSbellard     int tpr, isrv, ppr;
308574bbf7bSbellard 
309574bbf7bSbellard     tpr = (s->tpr >> 4);
310574bbf7bSbellard     isrv = get_highest_priority_int(s->isr);
311574bbf7bSbellard     if (isrv < 0)
312574bbf7bSbellard         isrv = 0;
313574bbf7bSbellard     isrv >>= 4;
314574bbf7bSbellard     if (tpr >= isrv)
315574bbf7bSbellard         ppr = s->tpr;
316574bbf7bSbellard     else
317574bbf7bSbellard         ppr = isrv << 4;
318574bbf7bSbellard     return ppr;
319574bbf7bSbellard }
320574bbf7bSbellard 
321dae01685SJan Kiszka static int apic_get_arb_pri(APICCommonState *s)
322d592d303Sbellard {
323d592d303Sbellard     /* XXX: arbitration */
324d592d303Sbellard     return 0;
325d592d303Sbellard }
326d592d303Sbellard 
3270fbfbb59SGleb Natapov 
3280fbfbb59SGleb Natapov /*
3290fbfbb59SGleb Natapov  * <0 - low prio interrupt,
3300fbfbb59SGleb Natapov  * 0  - no interrupt,
3310fbfbb59SGleb Natapov  * >0 - interrupt number
3320fbfbb59SGleb Natapov  */
333dae01685SJan Kiszka static int apic_irq_pending(APICCommonState *s)
3340fbfbb59SGleb Natapov {
3350fbfbb59SGleb Natapov     int irrv, ppr;
33660e68042SPaolo Bonzini 
33760e68042SPaolo Bonzini     if (!(s->spurious_vec & APIC_SV_ENABLE)) {
33860e68042SPaolo Bonzini         return 0;
33960e68042SPaolo Bonzini     }
34060e68042SPaolo Bonzini 
3410fbfbb59SGleb Natapov     irrv = get_highest_priority_int(s->irr);
3420fbfbb59SGleb Natapov     if (irrv < 0) {
3430fbfbb59SGleb Natapov         return 0;
3440fbfbb59SGleb Natapov     }
3450fbfbb59SGleb Natapov     ppr = apic_get_ppr(s);
3460fbfbb59SGleb Natapov     if (ppr && (irrv & 0xf0) <= (ppr & 0xf0)) {
3470fbfbb59SGleb Natapov         return -1;
3480fbfbb59SGleb Natapov     }
3490fbfbb59SGleb Natapov 
3500fbfbb59SGleb Natapov     return irrv;
3510fbfbb59SGleb Natapov }
3520fbfbb59SGleb Natapov 
353574bbf7bSbellard /* signal the CPU if an irq is pending */
354dae01685SJan Kiszka static void apic_update_irq(APICCommonState *s)
355574bbf7bSbellard {
356c3affe56SAndreas Färber     CPUState *cpu;
357be9f8a08SZhu Guihua     DeviceState *dev = (DeviceState *)s;
35860e82579SAndreas Färber 
359c3affe56SAndreas Färber     cpu = CPU(s->cpu);
36060e82579SAndreas Färber     if (!qemu_cpu_is_self(cpu)) {
361c3affe56SAndreas Färber         cpu_interrupt(cpu, CPU_INTERRUPT_POLL);
3625d62c43aSJan Kiszka     } else if (apic_irq_pending(s) > 0) {
363c3affe56SAndreas Färber         cpu_interrupt(cpu, CPU_INTERRUPT_HARD);
364be9f8a08SZhu Guihua     } else if (!apic_accept_pic_intr(dev) || !pic_get_output(isa_pic)) {
3658092cb71SPaolo Bonzini         cpu_reset_interrupt(cpu, CPU_INTERRUPT_HARD);
366574bbf7bSbellard     }
3670fbfbb59SGleb Natapov }
368574bbf7bSbellard 
369d3b0c9e9Sxiaoqiang zhao void apic_poll_irq(DeviceState *dev)
370e5ad936bSJan Kiszka {
371d3b0c9e9Sxiaoqiang zhao     APICCommonState *s = APIC_COMMON(dev);
372e5ad936bSJan Kiszka 
373e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC);
374e5ad936bSJan Kiszka     apic_update_irq(s);
375e5ad936bSJan Kiszka }
376e5ad936bSJan Kiszka 
377dae01685SJan Kiszka static void apic_set_irq(APICCommonState *s, int vector_num, int trigger_mode)
378574bbf7bSbellard {
379edf9735eSMichael S. Tsirkin     apic_report_irq_delivered(!apic_get_bit(s->irr, vector_num));
38073822ec8Saliguori 
381edf9735eSMichael S. Tsirkin     apic_set_bit(s->irr, vector_num);
382574bbf7bSbellard     if (trigger_mode)
383edf9735eSMichael S. Tsirkin         apic_set_bit(s->tmr, vector_num);
384574bbf7bSbellard     else
385edf9735eSMichael S. Tsirkin         apic_reset_bit(s->tmr, vector_num);
386e5ad936bSJan Kiszka     if (s->vapic_paddr) {
387e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_ISR_IRR_TO_VAPIC);
388e5ad936bSJan Kiszka         /*
389e5ad936bSJan Kiszka          * The vcpu thread needs to see the new IRR before we pull its current
390e5ad936bSJan Kiszka          * TPR value. That way, if we miss a lowering of the TRP, the guest
391e5ad936bSJan Kiszka          * has the chance to notice the new IRR and poll for IRQs on its own.
392e5ad936bSJan Kiszka          */
393e5ad936bSJan Kiszka         smp_wmb();
394e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_FROM_VAPIC);
395e5ad936bSJan Kiszka     }
396574bbf7bSbellard     apic_update_irq(s);
397574bbf7bSbellard }
398574bbf7bSbellard 
399dae01685SJan Kiszka static void apic_eoi(APICCommonState *s)
400574bbf7bSbellard {
401574bbf7bSbellard     int isrv;
402574bbf7bSbellard     isrv = get_highest_priority_int(s->isr);
403574bbf7bSbellard     if (isrv < 0)
404574bbf7bSbellard         return;
405edf9735eSMichael S. Tsirkin     apic_reset_bit(s->isr, isrv);
406edf9735eSMichael S. Tsirkin     if (!(s->spurious_vec & APIC_SV_DIRECTED_IO) && apic_get_bit(s->tmr, isrv)) {
4070280b571SJan Kiszka         ioapic_eoi_broadcast(isrv);
4080280b571SJan Kiszka     }
409e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC | SYNC_TO_VAPIC);
410574bbf7bSbellard     apic_update_irq(s);
411574bbf7bSbellard }
412574bbf7bSbellard 
413678e12ccSGleb Natapov static int apic_find_dest(uint8_t dest)
414678e12ccSGleb Natapov {
415dae01685SJan Kiszka     APICCommonState *apic = local_apics[dest];
416678e12ccSGleb Natapov     int i;
417678e12ccSGleb Natapov 
418678e12ccSGleb Natapov     if (apic && apic->id == dest)
419678e12ccSGleb Natapov         return dest;  /* shortcut in case apic->id == apic->idx */
420678e12ccSGleb Natapov 
421678e12ccSGleb Natapov     for (i = 0; i < MAX_APICS; i++) {
422678e12ccSGleb Natapov         apic = local_apics[i];
423678e12ccSGleb Natapov 	if (apic && apic->id == dest)
424678e12ccSGleb Natapov             return i;
425b538e53eSAlex Williamson         if (!apic)
426b538e53eSAlex Williamson             break;
427678e12ccSGleb Natapov     }
428678e12ccSGleb Natapov 
429678e12ccSGleb Natapov     return -1;
430678e12ccSGleb Natapov }
431678e12ccSGleb Natapov 
432d3e9db93Sbellard static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask,
433d3e9db93Sbellard                                       uint8_t dest, uint8_t dest_mode)
434d592d303Sbellard {
435dae01685SJan Kiszka     APICCommonState *apic_iter;
436d3e9db93Sbellard     int i;
437d592d303Sbellard 
438d592d303Sbellard     if (dest_mode == 0) {
439d3e9db93Sbellard         if (dest == 0xff) {
440d3e9db93Sbellard             memset(deliver_bitmask, 0xff, MAX_APIC_WORDS * sizeof(uint32_t));
441d3e9db93Sbellard         } else {
442678e12ccSGleb Natapov             int idx = apic_find_dest(dest);
443d3e9db93Sbellard             memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));
444678e12ccSGleb Natapov             if (idx >= 0)
445edf9735eSMichael S. Tsirkin                 apic_set_bit(deliver_bitmask, idx);
446d3e9db93Sbellard         }
447d592d303Sbellard     } else {
448d592d303Sbellard         /* XXX: cluster mode */
449d3e9db93Sbellard         memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));
450d3e9db93Sbellard         for(i = 0; i < MAX_APICS; i++) {
451d3e9db93Sbellard             apic_iter = local_apics[i];
452d3e9db93Sbellard             if (apic_iter) {
453d3e9db93Sbellard                 if (apic_iter->dest_mode == 0xf) {
454d592d303Sbellard                     if (dest & apic_iter->log_dest)
455edf9735eSMichael S. Tsirkin                         apic_set_bit(deliver_bitmask, i);
456d3e9db93Sbellard                 } else if (apic_iter->dest_mode == 0x0) {
457d3e9db93Sbellard                     if ((dest & 0xf0) == (apic_iter->log_dest & 0xf0) &&
458d3e9db93Sbellard                         (dest & apic_iter->log_dest & 0x0f)) {
459edf9735eSMichael S. Tsirkin                         apic_set_bit(deliver_bitmask, i);
460d592d303Sbellard                     }
461d592d303Sbellard                 }
462b538e53eSAlex Williamson             } else {
463b538e53eSAlex Williamson                 break;
464d3e9db93Sbellard             }
465d3e9db93Sbellard         }
466d3e9db93Sbellard     }
467d592d303Sbellard }
468d592d303Sbellard 
469dae01685SJan Kiszka static void apic_startup(APICCommonState *s, int vector_num)
470e0fd8781Sbellard {
471b09ea7d5SGleb Natapov     s->sipi_vector = vector_num;
472c3affe56SAndreas Färber     cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_SIPI);
473b09ea7d5SGleb Natapov }
474b09ea7d5SGleb Natapov 
475d3b0c9e9Sxiaoqiang zhao void apic_sipi(DeviceState *dev)
476b09ea7d5SGleb Natapov {
477d3b0c9e9Sxiaoqiang zhao     APICCommonState *s = APIC_COMMON(dev);
47892a16d7aSBlue Swirl 
479d8ed887bSAndreas Färber     cpu_reset_interrupt(CPU(s->cpu), CPU_INTERRUPT_SIPI);
480b09ea7d5SGleb Natapov 
481b09ea7d5SGleb Natapov     if (!s->wait_for_sipi)
482e0fd8781Sbellard         return;
483e9f9d6b1SAndreas Färber     cpu_x86_load_seg_cache_sipi(s->cpu, s->sipi_vector);
484b09ea7d5SGleb Natapov     s->wait_for_sipi = 0;
485e0fd8781Sbellard }
486e0fd8781Sbellard 
487d3b0c9e9Sxiaoqiang zhao static void apic_deliver(DeviceState *dev, uint8_t dest, uint8_t dest_mode,
488d592d303Sbellard                          uint8_t delivery_mode, uint8_t vector_num,
4891f6f408cSJan Kiszka                          uint8_t trigger_mode)
490d592d303Sbellard {
491d3b0c9e9Sxiaoqiang zhao     APICCommonState *s = APIC_COMMON(dev);
492d3e9db93Sbellard     uint32_t deliver_bitmask[MAX_APIC_WORDS];
493d592d303Sbellard     int dest_shorthand = (s->icr[0] >> 18) & 3;
494dae01685SJan Kiszka     APICCommonState *apic_iter;
495d592d303Sbellard 
496e0fd8781Sbellard     switch (dest_shorthand) {
497e0fd8781Sbellard     case 0:
498d3e9db93Sbellard         apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);
499e0fd8781Sbellard         break;
500e0fd8781Sbellard     case 1:
501d3e9db93Sbellard         memset(deliver_bitmask, 0x00, sizeof(deliver_bitmask));
502edf9735eSMichael S. Tsirkin         apic_set_bit(deliver_bitmask, s->idx);
503e0fd8781Sbellard         break;
504e0fd8781Sbellard     case 2:
505d3e9db93Sbellard         memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));
506e0fd8781Sbellard         break;
507e0fd8781Sbellard     case 3:
508d3e9db93Sbellard         memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));
509edf9735eSMichael S. Tsirkin         apic_reset_bit(deliver_bitmask, s->idx);
510e0fd8781Sbellard         break;
511e0fd8781Sbellard     }
512e0fd8781Sbellard 
513d592d303Sbellard     switch (delivery_mode) {
514d592d303Sbellard         case APIC_DM_INIT:
515d592d303Sbellard             {
516d592d303Sbellard                 int trig_mode = (s->icr[0] >> 15) & 1;
517d592d303Sbellard                 int level = (s->icr[0] >> 14) & 1;
518d592d303Sbellard                 if (level == 0 && trig_mode == 1) {
519d3e9db93Sbellard                     foreach_apic(apic_iter, deliver_bitmask,
520d3e9db93Sbellard                                  apic_iter->arb_id = apic_iter->id );
521d592d303Sbellard                     return;
522d592d303Sbellard                 }
523d592d303Sbellard             }
524d592d303Sbellard             break;
525d592d303Sbellard 
526d592d303Sbellard         case APIC_DM_SIPI:
527d3e9db93Sbellard             foreach_apic(apic_iter, deliver_bitmask,
528d3e9db93Sbellard                          apic_startup(apic_iter, vector_num) );
529d592d303Sbellard             return;
530d592d303Sbellard     }
531d592d303Sbellard 
5321f6f408cSJan Kiszka     apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode);
533d592d303Sbellard }
534d592d303Sbellard 
535a94820ddSJan Kiszka static bool apic_check_pic(APICCommonState *s)
536a94820ddSJan Kiszka {
537be9f8a08SZhu Guihua     DeviceState *dev = (DeviceState *)s;
538be9f8a08SZhu Guihua 
539be9f8a08SZhu Guihua     if (!apic_accept_pic_intr(dev) || !pic_get_output(isa_pic)) {
540a94820ddSJan Kiszka         return false;
541a94820ddSJan Kiszka     }
542be9f8a08SZhu Guihua     apic_deliver_pic_intr(dev, 1);
543a94820ddSJan Kiszka     return true;
544a94820ddSJan Kiszka }
545a94820ddSJan Kiszka 
546d3b0c9e9Sxiaoqiang zhao int apic_get_interrupt(DeviceState *dev)
547574bbf7bSbellard {
548d3b0c9e9Sxiaoqiang zhao     APICCommonState *s = APIC_COMMON(dev);
549574bbf7bSbellard     int intno;
550574bbf7bSbellard 
551574bbf7bSbellard     /* if the APIC is installed or enabled, we let the 8259 handle the
552574bbf7bSbellard        IRQs */
553574bbf7bSbellard     if (!s)
554574bbf7bSbellard         return -1;
555574bbf7bSbellard     if (!(s->spurious_vec & APIC_SV_ENABLE))
556574bbf7bSbellard         return -1;
557574bbf7bSbellard 
558e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC);
5590fbfbb59SGleb Natapov     intno = apic_irq_pending(s);
5600fbfbb59SGleb Natapov 
5615224c88dSPaolo Bonzini     /* if there is an interrupt from the 8259, let the caller handle
5625224c88dSPaolo Bonzini      * that first since ExtINT interrupts ignore the priority.
5635224c88dSPaolo Bonzini      */
5645224c88dSPaolo Bonzini     if (intno == 0 || apic_check_pic(s)) {
565e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_TO_VAPIC);
566574bbf7bSbellard         return -1;
5670fbfbb59SGleb Natapov     } else if (intno < 0) {
568e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_TO_VAPIC);
569d592d303Sbellard         return s->spurious_vec & 0xff;
5700fbfbb59SGleb Natapov     }
571edf9735eSMichael S. Tsirkin     apic_reset_bit(s->irr, intno);
572edf9735eSMichael S. Tsirkin     apic_set_bit(s->isr, intno);
573e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_TO_VAPIC);
5743db3659bSJan Kiszka 
575574bbf7bSbellard     apic_update_irq(s);
5763db3659bSJan Kiszka 
577574bbf7bSbellard     return intno;
578574bbf7bSbellard }
579574bbf7bSbellard 
580d3b0c9e9Sxiaoqiang zhao int apic_accept_pic_intr(DeviceState *dev)
5810e21e12bSths {
582d3b0c9e9Sxiaoqiang zhao     APICCommonState *s = APIC_COMMON(dev);
5830e21e12bSths     uint32_t lvt0;
5840e21e12bSths 
5850e21e12bSths     if (!s)
5860e21e12bSths         return -1;
5870e21e12bSths 
5880e21e12bSths     lvt0 = s->lvt[APIC_LVT_LINT0];
5890e21e12bSths 
590a5b38b51Saurel32     if ((s->apicbase & MSR_IA32_APICBASE_ENABLE) == 0 ||
591a5b38b51Saurel32         (lvt0 & APIC_LVT_MASKED) == 0)
5920e21e12bSths         return 1;
5930e21e12bSths 
5940e21e12bSths     return 0;
5950e21e12bSths }
5960e21e12bSths 
597dae01685SJan Kiszka static uint32_t apic_get_current_count(APICCommonState *s)
598574bbf7bSbellard {
599574bbf7bSbellard     int64_t d;
600574bbf7bSbellard     uint32_t val;
601bc72ad67SAlex Bligh     d = (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - s->initial_count_load_time) >>
602574bbf7bSbellard         s->count_shift;
603574bbf7bSbellard     if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) {
604574bbf7bSbellard         /* periodic */
605d592d303Sbellard         val = s->initial_count - (d % ((uint64_t)s->initial_count + 1));
606574bbf7bSbellard     } else {
607574bbf7bSbellard         if (d >= s->initial_count)
608574bbf7bSbellard             val = 0;
609574bbf7bSbellard         else
610574bbf7bSbellard             val = s->initial_count - d;
611574bbf7bSbellard     }
612574bbf7bSbellard     return val;
613574bbf7bSbellard }
614574bbf7bSbellard 
615dae01685SJan Kiszka static void apic_timer_update(APICCommonState *s, int64_t current_time)
616574bbf7bSbellard {
6177a380ca3SJan Kiszka     if (apic_next_timer(s, current_time)) {
618bc72ad67SAlex Bligh         timer_mod(s->timer, s->next_time);
619574bbf7bSbellard     } else {
620bc72ad67SAlex Bligh         timer_del(s->timer);
621574bbf7bSbellard     }
622574bbf7bSbellard }
623574bbf7bSbellard 
624574bbf7bSbellard static void apic_timer(void *opaque)
625574bbf7bSbellard {
626dae01685SJan Kiszka     APICCommonState *s = opaque;
627574bbf7bSbellard 
628cf6d64bfSBlue Swirl     apic_local_deliver(s, APIC_LVT_TIMER);
629574bbf7bSbellard     apic_timer_update(s, s->next_time);
630574bbf7bSbellard }
631574bbf7bSbellard 
632a8170e5eSAvi Kivity static uint32_t apic_mem_readb(void *opaque, hwaddr addr)
633574bbf7bSbellard {
634574bbf7bSbellard     return 0;
635574bbf7bSbellard }
636574bbf7bSbellard 
637a8170e5eSAvi Kivity static uint32_t apic_mem_readw(void *opaque, hwaddr addr)
638574bbf7bSbellard {
639574bbf7bSbellard     return 0;
640574bbf7bSbellard }
641574bbf7bSbellard 
642a8170e5eSAvi Kivity static void apic_mem_writeb(void *opaque, hwaddr addr, uint32_t val)
643574bbf7bSbellard {
644574bbf7bSbellard }
645574bbf7bSbellard 
646a8170e5eSAvi Kivity static void apic_mem_writew(void *opaque, hwaddr addr, uint32_t val)
647574bbf7bSbellard {
648574bbf7bSbellard }
649574bbf7bSbellard 
650a8170e5eSAvi Kivity static uint32_t apic_mem_readl(void *opaque, hwaddr addr)
651574bbf7bSbellard {
652d3b0c9e9Sxiaoqiang zhao     DeviceState *dev;
653dae01685SJan Kiszka     APICCommonState *s;
654574bbf7bSbellard     uint32_t val;
655574bbf7bSbellard     int index;
656574bbf7bSbellard 
657d3b0c9e9Sxiaoqiang zhao     dev = cpu_get_current_apic();
658d3b0c9e9Sxiaoqiang zhao     if (!dev) {
659574bbf7bSbellard         return 0;
6600e26b7b8SBlue Swirl     }
661d3b0c9e9Sxiaoqiang zhao     s = APIC_COMMON(dev);
662574bbf7bSbellard 
663574bbf7bSbellard     index = (addr >> 4) & 0xff;
664574bbf7bSbellard     switch(index) {
665574bbf7bSbellard     case 0x02: /* id */
666574bbf7bSbellard         val = s->id << 24;
667574bbf7bSbellard         break;
668574bbf7bSbellard     case 0x03: /* version */
669aa93200bSGabriel L. Somlo         val = s->version | ((APIC_LVT_NB - 1) << 16);
670574bbf7bSbellard         break;
671574bbf7bSbellard     case 0x08:
672e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_FROM_VAPIC);
673e5ad936bSJan Kiszka         if (apic_report_tpr_access) {
67460671e58SAndreas Färber             cpu_report_tpr_access(&s->cpu->env, TPR_ACCESS_READ);
675e5ad936bSJan Kiszka         }
676574bbf7bSbellard         val = s->tpr;
677574bbf7bSbellard         break;
678d592d303Sbellard     case 0x09:
679d592d303Sbellard         val = apic_get_arb_pri(s);
680d592d303Sbellard         break;
681574bbf7bSbellard     case 0x0a:
682574bbf7bSbellard         /* ppr */
683574bbf7bSbellard         val = apic_get_ppr(s);
684574bbf7bSbellard         break;
685b237db36Saurel32     case 0x0b:
686b237db36Saurel32         val = 0;
687b237db36Saurel32         break;
688d592d303Sbellard     case 0x0d:
689d592d303Sbellard         val = s->log_dest << 24;
690d592d303Sbellard         break;
691d592d303Sbellard     case 0x0e:
692d6c140a7SJan Kiszka         val = (s->dest_mode << 28) | 0xfffffff;
693d592d303Sbellard         break;
694574bbf7bSbellard     case 0x0f:
695574bbf7bSbellard         val = s->spurious_vec;
696574bbf7bSbellard         break;
697574bbf7bSbellard     case 0x10 ... 0x17:
698574bbf7bSbellard         val = s->isr[index & 7];
699574bbf7bSbellard         break;
700574bbf7bSbellard     case 0x18 ... 0x1f:
701574bbf7bSbellard         val = s->tmr[index & 7];
702574bbf7bSbellard         break;
703574bbf7bSbellard     case 0x20 ... 0x27:
704574bbf7bSbellard         val = s->irr[index & 7];
705574bbf7bSbellard         break;
706574bbf7bSbellard     case 0x28:
707574bbf7bSbellard         val = s->esr;
708574bbf7bSbellard         break;
709574bbf7bSbellard     case 0x30:
710574bbf7bSbellard     case 0x31:
711574bbf7bSbellard         val = s->icr[index & 1];
712574bbf7bSbellard         break;
713e0fd8781Sbellard     case 0x32 ... 0x37:
714e0fd8781Sbellard         val = s->lvt[index - 0x32];
715e0fd8781Sbellard         break;
716574bbf7bSbellard     case 0x38:
717574bbf7bSbellard         val = s->initial_count;
718574bbf7bSbellard         break;
719574bbf7bSbellard     case 0x39:
720574bbf7bSbellard         val = apic_get_current_count(s);
721574bbf7bSbellard         break;
722574bbf7bSbellard     case 0x3e:
723574bbf7bSbellard         val = s->divide_conf;
724574bbf7bSbellard         break;
725574bbf7bSbellard     default:
726574bbf7bSbellard         s->esr |= ESR_ILLEGAL_ADDRESS;
727574bbf7bSbellard         val = 0;
728574bbf7bSbellard         break;
729574bbf7bSbellard     }
730d8023f31SBlue Swirl     trace_apic_mem_readl(addr, val);
731574bbf7bSbellard     return val;
732574bbf7bSbellard }
733574bbf7bSbellard 
734a8170e5eSAvi Kivity static void apic_send_msi(hwaddr addr, uint32_t data)
73554c96da7SMichael S. Tsirkin {
73654c96da7SMichael S. Tsirkin     uint8_t dest = (addr & MSI_ADDR_DEST_ID_MASK) >> MSI_ADDR_DEST_ID_SHIFT;
73754c96da7SMichael S. Tsirkin     uint8_t vector = (data & MSI_DATA_VECTOR_MASK) >> MSI_DATA_VECTOR_SHIFT;
73854c96da7SMichael S. Tsirkin     uint8_t dest_mode = (addr >> MSI_ADDR_DEST_MODE_SHIFT) & 0x1;
73954c96da7SMichael S. Tsirkin     uint8_t trigger_mode = (data >> MSI_DATA_TRIGGER_SHIFT) & 0x1;
74054c96da7SMichael S. Tsirkin     uint8_t delivery = (data >> MSI_DATA_DELIVERY_MODE_SHIFT) & 0x7;
74154c96da7SMichael S. Tsirkin     /* XXX: Ignore redirection hint. */
7421f6f408cSJan Kiszka     apic_deliver_irq(dest, dest_mode, delivery, vector, trigger_mode);
74354c96da7SMichael S. Tsirkin }
74454c96da7SMichael S. Tsirkin 
745a8170e5eSAvi Kivity static void apic_mem_writel(void *opaque, hwaddr addr, uint32_t val)
746574bbf7bSbellard {
747d3b0c9e9Sxiaoqiang zhao     DeviceState *dev;
748dae01685SJan Kiszka     APICCommonState *s;
74954c96da7SMichael S. Tsirkin     int index = (addr >> 4) & 0xff;
75054c96da7SMichael S. Tsirkin     if (addr > 0xfff || !index) {
75154c96da7SMichael S. Tsirkin         /* MSI and MMIO APIC are at the same memory location,
75254c96da7SMichael S. Tsirkin          * but actually not on the global bus: MSI is on PCI bus
75354c96da7SMichael S. Tsirkin          * APIC is connected directly to the CPU.
75454c96da7SMichael S. Tsirkin          * Mapping them on the global bus happens to work because
75554c96da7SMichael S. Tsirkin          * MSI registers are reserved in APIC MMIO and vice versa. */
75654c96da7SMichael S. Tsirkin         apic_send_msi(addr, val);
75754c96da7SMichael S. Tsirkin         return;
75854c96da7SMichael S. Tsirkin     }
759574bbf7bSbellard 
760d3b0c9e9Sxiaoqiang zhao     dev = cpu_get_current_apic();
761d3b0c9e9Sxiaoqiang zhao     if (!dev) {
762574bbf7bSbellard         return;
7630e26b7b8SBlue Swirl     }
764d3b0c9e9Sxiaoqiang zhao     s = APIC_COMMON(dev);
765574bbf7bSbellard 
766d8023f31SBlue Swirl     trace_apic_mem_writel(addr, val);
767574bbf7bSbellard 
768574bbf7bSbellard     switch(index) {
769574bbf7bSbellard     case 0x02:
770574bbf7bSbellard         s->id = (val >> 24);
771574bbf7bSbellard         break;
772e0fd8781Sbellard     case 0x03:
773e0fd8781Sbellard         break;
774574bbf7bSbellard     case 0x08:
775e5ad936bSJan Kiszka         if (apic_report_tpr_access) {
77660671e58SAndreas Färber             cpu_report_tpr_access(&s->cpu->env, TPR_ACCESS_WRITE);
777e5ad936bSJan Kiszka         }
778574bbf7bSbellard         s->tpr = val;
779e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_TO_VAPIC);
780d592d303Sbellard         apic_update_irq(s);
781574bbf7bSbellard         break;
782e0fd8781Sbellard     case 0x09:
783e0fd8781Sbellard     case 0x0a:
784e0fd8781Sbellard         break;
785574bbf7bSbellard     case 0x0b: /* EOI */
786574bbf7bSbellard         apic_eoi(s);
787574bbf7bSbellard         break;
788d592d303Sbellard     case 0x0d:
789d592d303Sbellard         s->log_dest = val >> 24;
790d592d303Sbellard         break;
791d592d303Sbellard     case 0x0e:
792d592d303Sbellard         s->dest_mode = val >> 28;
793d592d303Sbellard         break;
794574bbf7bSbellard     case 0x0f:
795574bbf7bSbellard         s->spurious_vec = val & 0x1ff;
796d592d303Sbellard         apic_update_irq(s);
797574bbf7bSbellard         break;
798e0fd8781Sbellard     case 0x10 ... 0x17:
799e0fd8781Sbellard     case 0x18 ... 0x1f:
800e0fd8781Sbellard     case 0x20 ... 0x27:
801e0fd8781Sbellard     case 0x28:
802e0fd8781Sbellard         break;
803574bbf7bSbellard     case 0x30:
804d592d303Sbellard         s->icr[0] = val;
805d3b0c9e9Sxiaoqiang zhao         apic_deliver(dev, (s->icr[1] >> 24) & 0xff, (s->icr[0] >> 11) & 1,
806d592d303Sbellard                      (s->icr[0] >> 8) & 7, (s->icr[0] & 0xff),
8071f6f408cSJan Kiszka                      (s->icr[0] >> 15) & 1);
808d592d303Sbellard         break;
809574bbf7bSbellard     case 0x31:
810d592d303Sbellard         s->icr[1] = val;
811574bbf7bSbellard         break;
812574bbf7bSbellard     case 0x32 ... 0x37:
813574bbf7bSbellard         {
814574bbf7bSbellard             int n = index - 0x32;
815574bbf7bSbellard             s->lvt[n] = val;
816a94820ddSJan Kiszka             if (n == APIC_LVT_TIMER) {
817bc72ad67SAlex Bligh                 apic_timer_update(s, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
818a94820ddSJan Kiszka             } else if (n == APIC_LVT_LINT0 && apic_check_pic(s)) {
819a94820ddSJan Kiszka                 apic_update_irq(s);
820a94820ddSJan Kiszka             }
821574bbf7bSbellard         }
822574bbf7bSbellard         break;
823574bbf7bSbellard     case 0x38:
824574bbf7bSbellard         s->initial_count = val;
825bc72ad67SAlex Bligh         s->initial_count_load_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
826574bbf7bSbellard         apic_timer_update(s, s->initial_count_load_time);
827574bbf7bSbellard         break;
828e0fd8781Sbellard     case 0x39:
829e0fd8781Sbellard         break;
830574bbf7bSbellard     case 0x3e:
831574bbf7bSbellard         {
832574bbf7bSbellard             int v;
833574bbf7bSbellard             s->divide_conf = val & 0xb;
834574bbf7bSbellard             v = (s->divide_conf & 3) | ((s->divide_conf >> 1) & 4);
835574bbf7bSbellard             s->count_shift = (v + 1) & 7;
836574bbf7bSbellard         }
837574bbf7bSbellard         break;
838574bbf7bSbellard     default:
839574bbf7bSbellard         s->esr |= ESR_ILLEGAL_ADDRESS;
840574bbf7bSbellard         break;
841574bbf7bSbellard     }
842574bbf7bSbellard }
843574bbf7bSbellard 
844e5ad936bSJan Kiszka static void apic_pre_save(APICCommonState *s)
845e5ad936bSJan Kiszka {
846e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC);
847e5ad936bSJan Kiszka }
848e5ad936bSJan Kiszka 
8497a380ca3SJan Kiszka static void apic_post_load(APICCommonState *s)
8507a380ca3SJan Kiszka {
8517a380ca3SJan Kiszka     if (s->timer_expiry != -1) {
852bc72ad67SAlex Bligh         timer_mod(s->timer, s->timer_expiry);
8537a380ca3SJan Kiszka     } else {
854bc72ad67SAlex Bligh         timer_del(s->timer);
8557a380ca3SJan Kiszka     }
8567a380ca3SJan Kiszka }
8577a380ca3SJan Kiszka 
858312b4234SAvi Kivity static const MemoryRegionOps apic_io_ops = {
859312b4234SAvi Kivity     .old_mmio = {
860312b4234SAvi Kivity         .read = { apic_mem_readb, apic_mem_readw, apic_mem_readl, },
861312b4234SAvi Kivity         .write = { apic_mem_writeb, apic_mem_writew, apic_mem_writel, },
862312b4234SAvi Kivity     },
863312b4234SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
864574bbf7bSbellard };
865574bbf7bSbellard 
866ff6986ceSxiaoqiang zhao static void apic_realize(DeviceState *dev, Error **errp)
8678546b099SBlue Swirl {
868ff6986ceSxiaoqiang zhao     APICCommonState *s = APIC_COMMON(dev);
869ff6986ceSxiaoqiang zhao 
8701437c94bSPaolo Bonzini     memory_region_init_io(&s->io_memory, OBJECT(s), &apic_io_ops, s, "apic-msi",
871baaeda08SIgor Mammedov                           APIC_SPACE_SIZE);
8728546b099SBlue Swirl 
873bc72ad67SAlex Bligh     s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, apic_timer, s);
8748546b099SBlue Swirl     local_apics[s->idx] = s;
87508a82ac0SJan Kiszka 
87608a82ac0SJan Kiszka     msi_supported = true;
8778546b099SBlue Swirl }
8788546b099SBlue Swirl 
879999e12bbSAnthony Liguori static void apic_class_init(ObjectClass *klass, void *data)
880999e12bbSAnthony Liguori {
881999e12bbSAnthony Liguori     APICCommonClass *k = APIC_COMMON_CLASS(klass);
882999e12bbSAnthony Liguori 
883ff6986ceSxiaoqiang zhao     k->realize = apic_realize;
884999e12bbSAnthony Liguori     k->set_base = apic_set_base;
885999e12bbSAnthony Liguori     k->set_tpr = apic_set_tpr;
886e5ad936bSJan Kiszka     k->get_tpr = apic_get_tpr;
887e5ad936bSJan Kiszka     k->vapic_base_update = apic_vapic_base_update;
888999e12bbSAnthony Liguori     k->external_nmi = apic_external_nmi;
889e5ad936bSJan Kiszka     k->pre_save = apic_pre_save;
890999e12bbSAnthony Liguori     k->post_load = apic_post_load;
891999e12bbSAnthony Liguori }
892999e12bbSAnthony Liguori 
8938c43a6f0SAndreas Färber static const TypeInfo apic_info = {
894999e12bbSAnthony Liguori     .name          = "apic",
89539bffca2SAnthony Liguori     .instance_size = sizeof(APICCommonState),
89639bffca2SAnthony Liguori     .parent        = TYPE_APIC_COMMON,
897999e12bbSAnthony Liguori     .class_init    = apic_class_init,
8988546b099SBlue Swirl };
8998546b099SBlue Swirl 
90083f7d43aSAndreas Färber static void apic_register_types(void)
9018546b099SBlue Swirl {
90239bffca2SAnthony Liguori     type_register_static(&apic_info);
9038546b099SBlue Swirl }
9048546b099SBlue Swirl 
90583f7d43aSAndreas Färber type_init(apic_register_types)
906