1574bbf7bSbellard /* 2574bbf7bSbellard * APIC support 3574bbf7bSbellard * 4574bbf7bSbellard * Copyright (c) 2004-2005 Fabrice Bellard 5574bbf7bSbellard * 6574bbf7bSbellard * This library is free software; you can redistribute it and/or 7574bbf7bSbellard * modify it under the terms of the GNU Lesser General Public 8574bbf7bSbellard * License as published by the Free Software Foundation; either 9574bbf7bSbellard * version 2 of the License, or (at your option) any later version. 10574bbf7bSbellard * 11574bbf7bSbellard * This library is distributed in the hope that it will be useful, 12574bbf7bSbellard * but WITHOUT ANY WARRANTY; without even the implied warranty of 13574bbf7bSbellard * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14574bbf7bSbellard * Lesser General Public License for more details. 15574bbf7bSbellard * 16574bbf7bSbellard * You should have received a copy of the GNU Lesser General Public 178167ee88SBlue Swirl * License along with this library; if not, see <http://www.gnu.org/licenses/> 18574bbf7bSbellard */ 191de7afc9SPaolo Bonzini #include "qemu/thread.h" 200d09e41aSPaolo Bonzini #include "hw/i386/apic_internal.h" 210d09e41aSPaolo Bonzini #include "hw/i386/apic.h" 220d09e41aSPaolo Bonzini #include "hw/i386/ioapic.h" 2383c9f4caSPaolo Bonzini #include "hw/pci/msi.h" 241de7afc9SPaolo Bonzini #include "qemu/host-utils.h" 25d8023f31SBlue Swirl #include "trace.h" 260d09e41aSPaolo Bonzini #include "hw/i386/pc.h" 270d09e41aSPaolo Bonzini #include "hw/i386/apic-msidef.h" 28574bbf7bSbellard 29d3e9db93Sbellard #define MAX_APIC_WORDS 8 30d3e9db93Sbellard 31e5ad936bSJan Kiszka #define SYNC_FROM_VAPIC 0x1 32e5ad936bSJan Kiszka #define SYNC_TO_VAPIC 0x2 33e5ad936bSJan Kiszka #define SYNC_ISR_IRR_TO_VAPIC 0x4 34e5ad936bSJan Kiszka 35dae01685SJan Kiszka static APICCommonState *local_apics[MAX_APICS + 1]; 3654c96da7SMichael S. Tsirkin 37dae01685SJan Kiszka static void apic_set_irq(APICCommonState *s, int vector_num, int trigger_mode); 38dae01685SJan Kiszka static void apic_update_irq(APICCommonState *s); 39610626afSaliguori static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask, 40610626afSaliguori uint8_t dest, uint8_t dest_mode); 41d592d303Sbellard 423b63c04eSaurel32 /* Find first bit starting from msb */ 43edf9735eSMichael S. Tsirkin static int apic_fls_bit(uint32_t value) 443b63c04eSaurel32 { 453b63c04eSaurel32 return 31 - clz32(value); 463b63c04eSaurel32 } 473b63c04eSaurel32 48e95f5491Saurel32 /* Find first bit starting from lsb */ 49edf9735eSMichael S. Tsirkin static int apic_ffs_bit(uint32_t value) 50d3e9db93Sbellard { 51bb7e7293Saurel32 return ctz32(value); 52d3e9db93Sbellard } 53d3e9db93Sbellard 54edf9735eSMichael S. Tsirkin static inline void apic_set_bit(uint32_t *tab, int index) 55d3e9db93Sbellard { 56d3e9db93Sbellard int i, mask; 57d3e9db93Sbellard i = index >> 5; 58d3e9db93Sbellard mask = 1 << (index & 0x1f); 59d3e9db93Sbellard tab[i] |= mask; 60d3e9db93Sbellard } 61d3e9db93Sbellard 62edf9735eSMichael S. Tsirkin static inline void apic_reset_bit(uint32_t *tab, int index) 63d3e9db93Sbellard { 64d3e9db93Sbellard int i, mask; 65d3e9db93Sbellard i = index >> 5; 66d3e9db93Sbellard mask = 1 << (index & 0x1f); 67d3e9db93Sbellard tab[i] &= ~mask; 68d3e9db93Sbellard } 69d3e9db93Sbellard 70edf9735eSMichael S. Tsirkin static inline int apic_get_bit(uint32_t *tab, int index) 7173822ec8Saliguori { 7273822ec8Saliguori int i, mask; 7373822ec8Saliguori i = index >> 5; 7473822ec8Saliguori mask = 1 << (index & 0x1f); 7573822ec8Saliguori return !!(tab[i] & mask); 7673822ec8Saliguori } 7773822ec8Saliguori 78e5ad936bSJan Kiszka /* return -1 if no bit is set */ 79e5ad936bSJan Kiszka static int get_highest_priority_int(uint32_t *tab) 80e5ad936bSJan Kiszka { 81e5ad936bSJan Kiszka int i; 82e5ad936bSJan Kiszka for (i = 7; i >= 0; i--) { 83e5ad936bSJan Kiszka if (tab[i] != 0) { 84edf9735eSMichael S. Tsirkin return i * 32 + apic_fls_bit(tab[i]); 85e5ad936bSJan Kiszka } 86e5ad936bSJan Kiszka } 87e5ad936bSJan Kiszka return -1; 88e5ad936bSJan Kiszka } 89e5ad936bSJan Kiszka 90e5ad936bSJan Kiszka static void apic_sync_vapic(APICCommonState *s, int sync_type) 91e5ad936bSJan Kiszka { 92e5ad936bSJan Kiszka VAPICState vapic_state; 93e5ad936bSJan Kiszka size_t length; 94e5ad936bSJan Kiszka off_t start; 95e5ad936bSJan Kiszka int vector; 96e5ad936bSJan Kiszka 97e5ad936bSJan Kiszka if (!s->vapic_paddr) { 98e5ad936bSJan Kiszka return; 99e5ad936bSJan Kiszka } 100e5ad936bSJan Kiszka if (sync_type & SYNC_FROM_VAPIC) { 101eb6282f2SStefan Weil cpu_physical_memory_read(s->vapic_paddr, &vapic_state, 102eb6282f2SStefan Weil sizeof(vapic_state)); 103e5ad936bSJan Kiszka s->tpr = vapic_state.tpr; 104e5ad936bSJan Kiszka } 105e5ad936bSJan Kiszka if (sync_type & (SYNC_TO_VAPIC | SYNC_ISR_IRR_TO_VAPIC)) { 106e5ad936bSJan Kiszka start = offsetof(VAPICState, isr); 107e5ad936bSJan Kiszka length = offsetof(VAPICState, enabled) - offsetof(VAPICState, isr); 108e5ad936bSJan Kiszka 109e5ad936bSJan Kiszka if (sync_type & SYNC_TO_VAPIC) { 11060e82579SAndreas Färber assert(qemu_cpu_is_self(CPU(s->cpu))); 111e5ad936bSJan Kiszka 112e5ad936bSJan Kiszka vapic_state.tpr = s->tpr; 113e5ad936bSJan Kiszka vapic_state.enabled = 1; 114e5ad936bSJan Kiszka start = 0; 115e5ad936bSJan Kiszka length = sizeof(VAPICState); 116e5ad936bSJan Kiszka } 117e5ad936bSJan Kiszka 118e5ad936bSJan Kiszka vector = get_highest_priority_int(s->isr); 119e5ad936bSJan Kiszka if (vector < 0) { 120e5ad936bSJan Kiszka vector = 0; 121e5ad936bSJan Kiszka } 122e5ad936bSJan Kiszka vapic_state.isr = vector & 0xf0; 123e5ad936bSJan Kiszka 124e5ad936bSJan Kiszka vapic_state.zero = 0; 125e5ad936bSJan Kiszka 126e5ad936bSJan Kiszka vector = get_highest_priority_int(s->irr); 127e5ad936bSJan Kiszka if (vector < 0) { 128e5ad936bSJan Kiszka vector = 0; 129e5ad936bSJan Kiszka } 130e5ad936bSJan Kiszka vapic_state.irr = vector & 0xff; 131e5ad936bSJan Kiszka 1322a221651SEdgar E. Iglesias cpu_physical_memory_write_rom(&address_space_memory, 1332a221651SEdgar E. Iglesias s->vapic_paddr + start, 134e5ad936bSJan Kiszka ((void *)&vapic_state) + start, length); 135e5ad936bSJan Kiszka } 136e5ad936bSJan Kiszka } 137e5ad936bSJan Kiszka 138e5ad936bSJan Kiszka static void apic_vapic_base_update(APICCommonState *s) 139e5ad936bSJan Kiszka { 140e5ad936bSJan Kiszka apic_sync_vapic(s, SYNC_TO_VAPIC); 141e5ad936bSJan Kiszka } 142e5ad936bSJan Kiszka 143dae01685SJan Kiszka static void apic_local_deliver(APICCommonState *s, int vector) 144a5b38b51Saurel32 { 145a5b38b51Saurel32 uint32_t lvt = s->lvt[vector]; 146a5b38b51Saurel32 int trigger_mode; 147a5b38b51Saurel32 148d8023f31SBlue Swirl trace_apic_local_deliver(vector, (lvt >> 8) & 7); 149d8023f31SBlue Swirl 150a5b38b51Saurel32 if (lvt & APIC_LVT_MASKED) 151a5b38b51Saurel32 return; 152a5b38b51Saurel32 153a5b38b51Saurel32 switch ((lvt >> 8) & 7) { 154a5b38b51Saurel32 case APIC_DM_SMI: 155c3affe56SAndreas Färber cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_SMI); 156a5b38b51Saurel32 break; 157a5b38b51Saurel32 158a5b38b51Saurel32 case APIC_DM_NMI: 159c3affe56SAndreas Färber cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_NMI); 160a5b38b51Saurel32 break; 161a5b38b51Saurel32 162a5b38b51Saurel32 case APIC_DM_EXTINT: 163c3affe56SAndreas Färber cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HARD); 164a5b38b51Saurel32 break; 165a5b38b51Saurel32 166a5b38b51Saurel32 case APIC_DM_FIXED: 167a5b38b51Saurel32 trigger_mode = APIC_TRIGGER_EDGE; 168a5b38b51Saurel32 if ((vector == APIC_LVT_LINT0 || vector == APIC_LVT_LINT1) && 169a5b38b51Saurel32 (lvt & APIC_LVT_LEVEL_TRIGGER)) 170a5b38b51Saurel32 trigger_mode = APIC_TRIGGER_LEVEL; 171a5b38b51Saurel32 apic_set_irq(s, lvt & 0xff, trigger_mode); 172a5b38b51Saurel32 } 173a5b38b51Saurel32 } 174a5b38b51Saurel32 175d3b0c9e9Sxiaoqiang zhao void apic_deliver_pic_intr(DeviceState *dev, int level) 1761a7de94aSaurel32 { 177d3b0c9e9Sxiaoqiang zhao APICCommonState *s = APIC_COMMON(dev); 17892a16d7aSBlue Swirl 179cf6d64bfSBlue Swirl if (level) { 180cf6d64bfSBlue Swirl apic_local_deliver(s, APIC_LVT_LINT0); 181cf6d64bfSBlue Swirl } else { 1821a7de94aSaurel32 uint32_t lvt = s->lvt[APIC_LVT_LINT0]; 1831a7de94aSaurel32 1841a7de94aSaurel32 switch ((lvt >> 8) & 7) { 1851a7de94aSaurel32 case APIC_DM_FIXED: 1861a7de94aSaurel32 if (!(lvt & APIC_LVT_LEVEL_TRIGGER)) 1871a7de94aSaurel32 break; 188edf9735eSMichael S. Tsirkin apic_reset_bit(s->irr, lvt & 0xff); 1891a7de94aSaurel32 /* fall through */ 1901a7de94aSaurel32 case APIC_DM_EXTINT: 191*8092cb71SPaolo Bonzini apic_update_irq(s); 1921a7de94aSaurel32 break; 1931a7de94aSaurel32 } 1941a7de94aSaurel32 } 1951a7de94aSaurel32 } 1961a7de94aSaurel32 197dae01685SJan Kiszka static void apic_external_nmi(APICCommonState *s) 19802c09195SJan Kiszka { 19902c09195SJan Kiszka apic_local_deliver(s, APIC_LVT_LINT1); 20002c09195SJan Kiszka } 20102c09195SJan Kiszka 202d3e9db93Sbellard #define foreach_apic(apic, deliver_bitmask, code) \ 203d3e9db93Sbellard {\ 2046d55574aSPeter Maydell int __i, __j;\ 205d3e9db93Sbellard for(__i = 0; __i < MAX_APIC_WORDS; __i++) {\ 2066d55574aSPeter Maydell uint32_t __mask = deliver_bitmask[__i];\ 207d3e9db93Sbellard if (__mask) {\ 208d3e9db93Sbellard for(__j = 0; __j < 32; __j++) {\ 2096d55574aSPeter Maydell if (__mask & (1U << __j)) {\ 210d3e9db93Sbellard apic = local_apics[__i * 32 + __j];\ 211d3e9db93Sbellard if (apic) {\ 212d3e9db93Sbellard code;\ 213d3e9db93Sbellard }\ 214d3e9db93Sbellard }\ 215d3e9db93Sbellard }\ 216d3e9db93Sbellard }\ 217d3e9db93Sbellard }\ 218d3e9db93Sbellard } 219d3e9db93Sbellard 220d3e9db93Sbellard static void apic_bus_deliver(const uint32_t *deliver_bitmask, 2211f6f408cSJan Kiszka uint8_t delivery_mode, uint8_t vector_num, 222d592d303Sbellard uint8_t trigger_mode) 223d592d303Sbellard { 224dae01685SJan Kiszka APICCommonState *apic_iter; 225d592d303Sbellard 226d592d303Sbellard switch (delivery_mode) { 227d592d303Sbellard case APIC_DM_LOWPRI: 2288dd69b8fSbellard /* XXX: search for focus processor, arbitration */ 229d3e9db93Sbellard { 230d3e9db93Sbellard int i, d; 231d3e9db93Sbellard d = -1; 232d3e9db93Sbellard for(i = 0; i < MAX_APIC_WORDS; i++) { 233d3e9db93Sbellard if (deliver_bitmask[i]) { 234edf9735eSMichael S. Tsirkin d = i * 32 + apic_ffs_bit(deliver_bitmask[i]); 2358dd69b8fSbellard break; 236d3e9db93Sbellard } 237d3e9db93Sbellard } 238d3e9db93Sbellard if (d >= 0) { 239d3e9db93Sbellard apic_iter = local_apics[d]; 240d3e9db93Sbellard if (apic_iter) { 241d3e9db93Sbellard apic_set_irq(apic_iter, vector_num, trigger_mode); 242d3e9db93Sbellard } 243d3e9db93Sbellard } 244d3e9db93Sbellard } 245d3e9db93Sbellard return; 2468dd69b8fSbellard 247d592d303Sbellard case APIC_DM_FIXED: 248d592d303Sbellard break; 249d592d303Sbellard 250d592d303Sbellard case APIC_DM_SMI: 251e2eb9d3eSaurel32 foreach_apic(apic_iter, deliver_bitmask, 252c3affe56SAndreas Färber cpu_interrupt(CPU(apic_iter->cpu), CPU_INTERRUPT_SMI) 25360671e58SAndreas Färber ); 254e2eb9d3eSaurel32 return; 255e2eb9d3eSaurel32 256d592d303Sbellard case APIC_DM_NMI: 257e2eb9d3eSaurel32 foreach_apic(apic_iter, deliver_bitmask, 258c3affe56SAndreas Färber cpu_interrupt(CPU(apic_iter->cpu), CPU_INTERRUPT_NMI) 25960671e58SAndreas Färber ); 260e2eb9d3eSaurel32 return; 261d592d303Sbellard 262d592d303Sbellard case APIC_DM_INIT: 263d592d303Sbellard /* normal INIT IPI sent to processors */ 264d3e9db93Sbellard foreach_apic(apic_iter, deliver_bitmask, 265c3affe56SAndreas Färber cpu_interrupt(CPU(apic_iter->cpu), 26660671e58SAndreas Färber CPU_INTERRUPT_INIT) 26760671e58SAndreas Färber ); 268d592d303Sbellard return; 269d592d303Sbellard 270d592d303Sbellard case APIC_DM_EXTINT: 271b1fc0348Sbellard /* handled in I/O APIC code */ 272d592d303Sbellard break; 273d592d303Sbellard 274d592d303Sbellard default: 275d592d303Sbellard return; 276d592d303Sbellard } 277d592d303Sbellard 278d3e9db93Sbellard foreach_apic(apic_iter, deliver_bitmask, 279d3e9db93Sbellard apic_set_irq(apic_iter, vector_num, trigger_mode) ); 280d592d303Sbellard } 281574bbf7bSbellard 2821f6f408cSJan Kiszka void apic_deliver_irq(uint8_t dest, uint8_t dest_mode, uint8_t delivery_mode, 2831f6f408cSJan Kiszka uint8_t vector_num, uint8_t trigger_mode) 284610626afSaliguori { 285610626afSaliguori uint32_t deliver_bitmask[MAX_APIC_WORDS]; 286610626afSaliguori 287d8023f31SBlue Swirl trace_apic_deliver_irq(dest, dest_mode, delivery_mode, vector_num, 2881f6f408cSJan Kiszka trigger_mode); 289d8023f31SBlue Swirl 290610626afSaliguori apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode); 2911f6f408cSJan Kiszka apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode); 292610626afSaliguori } 293610626afSaliguori 294dae01685SJan Kiszka static void apic_set_base(APICCommonState *s, uint64_t val) 295574bbf7bSbellard { 296574bbf7bSbellard s->apicbase = (val & 0xfffff000) | 297574bbf7bSbellard (s->apicbase & (MSR_IA32_APICBASE_BSP | MSR_IA32_APICBASE_ENABLE)); 298574bbf7bSbellard /* if disabled, cannot be enabled again */ 299574bbf7bSbellard if (!(val & MSR_IA32_APICBASE_ENABLE)) { 300574bbf7bSbellard s->apicbase &= ~MSR_IA32_APICBASE_ENABLE; 30160671e58SAndreas Färber cpu_clear_apic_feature(&s->cpu->env); 302574bbf7bSbellard s->spurious_vec &= ~APIC_SV_ENABLE; 303574bbf7bSbellard } 304574bbf7bSbellard } 305574bbf7bSbellard 306dae01685SJan Kiszka static void apic_set_tpr(APICCommonState *s, uint8_t val) 307574bbf7bSbellard { 308e5ad936bSJan Kiszka /* Updates from cr8 are ignored while the VAPIC is active */ 309e5ad936bSJan Kiszka if (!s->vapic_paddr) { 310e5ad936bSJan Kiszka s->tpr = val << 4; 311d592d303Sbellard apic_update_irq(s); 3129230e66eSbellard } 313e5ad936bSJan Kiszka } 3149230e66eSbellard 315e5ad936bSJan Kiszka static uint8_t apic_get_tpr(APICCommonState *s) 316d592d303Sbellard { 317e5ad936bSJan Kiszka apic_sync_vapic(s, SYNC_FROM_VAPIC); 318e5ad936bSJan Kiszka return s->tpr >> 4; 319d592d303Sbellard } 320d592d303Sbellard 321dae01685SJan Kiszka static int apic_get_ppr(APICCommonState *s) 322574bbf7bSbellard { 323574bbf7bSbellard int tpr, isrv, ppr; 324574bbf7bSbellard 325574bbf7bSbellard tpr = (s->tpr >> 4); 326574bbf7bSbellard isrv = get_highest_priority_int(s->isr); 327574bbf7bSbellard if (isrv < 0) 328574bbf7bSbellard isrv = 0; 329574bbf7bSbellard isrv >>= 4; 330574bbf7bSbellard if (tpr >= isrv) 331574bbf7bSbellard ppr = s->tpr; 332574bbf7bSbellard else 333574bbf7bSbellard ppr = isrv << 4; 334574bbf7bSbellard return ppr; 335574bbf7bSbellard } 336574bbf7bSbellard 337dae01685SJan Kiszka static int apic_get_arb_pri(APICCommonState *s) 338d592d303Sbellard { 339d592d303Sbellard /* XXX: arbitration */ 340d592d303Sbellard return 0; 341d592d303Sbellard } 342d592d303Sbellard 3430fbfbb59SGleb Natapov 3440fbfbb59SGleb Natapov /* 3450fbfbb59SGleb Natapov * <0 - low prio interrupt, 3460fbfbb59SGleb Natapov * 0 - no interrupt, 3470fbfbb59SGleb Natapov * >0 - interrupt number 3480fbfbb59SGleb Natapov */ 349dae01685SJan Kiszka static int apic_irq_pending(APICCommonState *s) 3500fbfbb59SGleb Natapov { 3510fbfbb59SGleb Natapov int irrv, ppr; 35260e68042SPaolo Bonzini 35360e68042SPaolo Bonzini if (!(s->spurious_vec & APIC_SV_ENABLE)) { 35460e68042SPaolo Bonzini return 0; 35560e68042SPaolo Bonzini } 35660e68042SPaolo Bonzini 3570fbfbb59SGleb Natapov irrv = get_highest_priority_int(s->irr); 3580fbfbb59SGleb Natapov if (irrv < 0) { 3590fbfbb59SGleb Natapov return 0; 3600fbfbb59SGleb Natapov } 3610fbfbb59SGleb Natapov ppr = apic_get_ppr(s); 3620fbfbb59SGleb Natapov if (ppr && (irrv & 0xf0) <= (ppr & 0xf0)) { 3630fbfbb59SGleb Natapov return -1; 3640fbfbb59SGleb Natapov } 3650fbfbb59SGleb Natapov 3660fbfbb59SGleb Natapov return irrv; 3670fbfbb59SGleb Natapov } 3680fbfbb59SGleb Natapov 369574bbf7bSbellard /* signal the CPU if an irq is pending */ 370dae01685SJan Kiszka static void apic_update_irq(APICCommonState *s) 371574bbf7bSbellard { 372c3affe56SAndreas Färber CPUState *cpu; 37360e82579SAndreas Färber 374c3affe56SAndreas Färber cpu = CPU(s->cpu); 37560e82579SAndreas Färber if (!qemu_cpu_is_self(cpu)) { 376c3affe56SAndreas Färber cpu_interrupt(cpu, CPU_INTERRUPT_POLL); 3775d62c43aSJan Kiszka } else if (apic_irq_pending(s) > 0) { 378c3affe56SAndreas Färber cpu_interrupt(cpu, CPU_INTERRUPT_HARD); 379*8092cb71SPaolo Bonzini } else if (!apic_accept_pic_intr(&s->busdev.qdev) || !pic_get_output(isa_pic)) { 380*8092cb71SPaolo Bonzini cpu_reset_interrupt(cpu, CPU_INTERRUPT_HARD); 381574bbf7bSbellard } 3820fbfbb59SGleb Natapov } 383574bbf7bSbellard 384d3b0c9e9Sxiaoqiang zhao void apic_poll_irq(DeviceState *dev) 385e5ad936bSJan Kiszka { 386d3b0c9e9Sxiaoqiang zhao APICCommonState *s = APIC_COMMON(dev); 387e5ad936bSJan Kiszka 388e5ad936bSJan Kiszka apic_sync_vapic(s, SYNC_FROM_VAPIC); 389e5ad936bSJan Kiszka apic_update_irq(s); 390e5ad936bSJan Kiszka } 391e5ad936bSJan Kiszka 392dae01685SJan Kiszka static void apic_set_irq(APICCommonState *s, int vector_num, int trigger_mode) 393574bbf7bSbellard { 394edf9735eSMichael S. Tsirkin apic_report_irq_delivered(!apic_get_bit(s->irr, vector_num)); 39573822ec8Saliguori 396edf9735eSMichael S. Tsirkin apic_set_bit(s->irr, vector_num); 397574bbf7bSbellard if (trigger_mode) 398edf9735eSMichael S. Tsirkin apic_set_bit(s->tmr, vector_num); 399574bbf7bSbellard else 400edf9735eSMichael S. Tsirkin apic_reset_bit(s->tmr, vector_num); 401e5ad936bSJan Kiszka if (s->vapic_paddr) { 402e5ad936bSJan Kiszka apic_sync_vapic(s, SYNC_ISR_IRR_TO_VAPIC); 403e5ad936bSJan Kiszka /* 404e5ad936bSJan Kiszka * The vcpu thread needs to see the new IRR before we pull its current 405e5ad936bSJan Kiszka * TPR value. That way, if we miss a lowering of the TRP, the guest 406e5ad936bSJan Kiszka * has the chance to notice the new IRR and poll for IRQs on its own. 407e5ad936bSJan Kiszka */ 408e5ad936bSJan Kiszka smp_wmb(); 409e5ad936bSJan Kiszka apic_sync_vapic(s, SYNC_FROM_VAPIC); 410e5ad936bSJan Kiszka } 411574bbf7bSbellard apic_update_irq(s); 412574bbf7bSbellard } 413574bbf7bSbellard 414dae01685SJan Kiszka static void apic_eoi(APICCommonState *s) 415574bbf7bSbellard { 416574bbf7bSbellard int isrv; 417574bbf7bSbellard isrv = get_highest_priority_int(s->isr); 418574bbf7bSbellard if (isrv < 0) 419574bbf7bSbellard return; 420edf9735eSMichael S. Tsirkin apic_reset_bit(s->isr, isrv); 421edf9735eSMichael S. Tsirkin if (!(s->spurious_vec & APIC_SV_DIRECTED_IO) && apic_get_bit(s->tmr, isrv)) { 4220280b571SJan Kiszka ioapic_eoi_broadcast(isrv); 4230280b571SJan Kiszka } 424e5ad936bSJan Kiszka apic_sync_vapic(s, SYNC_FROM_VAPIC | SYNC_TO_VAPIC); 425574bbf7bSbellard apic_update_irq(s); 426574bbf7bSbellard } 427574bbf7bSbellard 428678e12ccSGleb Natapov static int apic_find_dest(uint8_t dest) 429678e12ccSGleb Natapov { 430dae01685SJan Kiszka APICCommonState *apic = local_apics[dest]; 431678e12ccSGleb Natapov int i; 432678e12ccSGleb Natapov 433678e12ccSGleb Natapov if (apic && apic->id == dest) 434678e12ccSGleb Natapov return dest; /* shortcut in case apic->id == apic->idx */ 435678e12ccSGleb Natapov 436678e12ccSGleb Natapov for (i = 0; i < MAX_APICS; i++) { 437678e12ccSGleb Natapov apic = local_apics[i]; 438678e12ccSGleb Natapov if (apic && apic->id == dest) 439678e12ccSGleb Natapov return i; 440b538e53eSAlex Williamson if (!apic) 441b538e53eSAlex Williamson break; 442678e12ccSGleb Natapov } 443678e12ccSGleb Natapov 444678e12ccSGleb Natapov return -1; 445678e12ccSGleb Natapov } 446678e12ccSGleb Natapov 447d3e9db93Sbellard static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask, 448d3e9db93Sbellard uint8_t dest, uint8_t dest_mode) 449d592d303Sbellard { 450dae01685SJan Kiszka APICCommonState *apic_iter; 451d3e9db93Sbellard int i; 452d592d303Sbellard 453d592d303Sbellard if (dest_mode == 0) { 454d3e9db93Sbellard if (dest == 0xff) { 455d3e9db93Sbellard memset(deliver_bitmask, 0xff, MAX_APIC_WORDS * sizeof(uint32_t)); 456d3e9db93Sbellard } else { 457678e12ccSGleb Natapov int idx = apic_find_dest(dest); 458d3e9db93Sbellard memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t)); 459678e12ccSGleb Natapov if (idx >= 0) 460edf9735eSMichael S. Tsirkin apic_set_bit(deliver_bitmask, idx); 461d3e9db93Sbellard } 462d592d303Sbellard } else { 463d592d303Sbellard /* XXX: cluster mode */ 464d3e9db93Sbellard memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t)); 465d3e9db93Sbellard for(i = 0; i < MAX_APICS; i++) { 466d3e9db93Sbellard apic_iter = local_apics[i]; 467d3e9db93Sbellard if (apic_iter) { 468d3e9db93Sbellard if (apic_iter->dest_mode == 0xf) { 469d592d303Sbellard if (dest & apic_iter->log_dest) 470edf9735eSMichael S. Tsirkin apic_set_bit(deliver_bitmask, i); 471d3e9db93Sbellard } else if (apic_iter->dest_mode == 0x0) { 472d3e9db93Sbellard if ((dest & 0xf0) == (apic_iter->log_dest & 0xf0) && 473d3e9db93Sbellard (dest & apic_iter->log_dest & 0x0f)) { 474edf9735eSMichael S. Tsirkin apic_set_bit(deliver_bitmask, i); 475d592d303Sbellard } 476d592d303Sbellard } 477b538e53eSAlex Williamson } else { 478b538e53eSAlex Williamson break; 479d3e9db93Sbellard } 480d3e9db93Sbellard } 481d3e9db93Sbellard } 482d592d303Sbellard } 483d592d303Sbellard 484dae01685SJan Kiszka static void apic_startup(APICCommonState *s, int vector_num) 485e0fd8781Sbellard { 486b09ea7d5SGleb Natapov s->sipi_vector = vector_num; 487c3affe56SAndreas Färber cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_SIPI); 488b09ea7d5SGleb Natapov } 489b09ea7d5SGleb Natapov 490d3b0c9e9Sxiaoqiang zhao void apic_sipi(DeviceState *dev) 491b09ea7d5SGleb Natapov { 492d3b0c9e9Sxiaoqiang zhao APICCommonState *s = APIC_COMMON(dev); 49392a16d7aSBlue Swirl 494d8ed887bSAndreas Färber cpu_reset_interrupt(CPU(s->cpu), CPU_INTERRUPT_SIPI); 495b09ea7d5SGleb Natapov 496b09ea7d5SGleb Natapov if (!s->wait_for_sipi) 497e0fd8781Sbellard return; 498e9f9d6b1SAndreas Färber cpu_x86_load_seg_cache_sipi(s->cpu, s->sipi_vector); 499b09ea7d5SGleb Natapov s->wait_for_sipi = 0; 500e0fd8781Sbellard } 501e0fd8781Sbellard 502d3b0c9e9Sxiaoqiang zhao static void apic_deliver(DeviceState *dev, uint8_t dest, uint8_t dest_mode, 503d592d303Sbellard uint8_t delivery_mode, uint8_t vector_num, 5041f6f408cSJan Kiszka uint8_t trigger_mode) 505d592d303Sbellard { 506d3b0c9e9Sxiaoqiang zhao APICCommonState *s = APIC_COMMON(dev); 507d3e9db93Sbellard uint32_t deliver_bitmask[MAX_APIC_WORDS]; 508d592d303Sbellard int dest_shorthand = (s->icr[0] >> 18) & 3; 509dae01685SJan Kiszka APICCommonState *apic_iter; 510d592d303Sbellard 511e0fd8781Sbellard switch (dest_shorthand) { 512e0fd8781Sbellard case 0: 513d3e9db93Sbellard apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode); 514e0fd8781Sbellard break; 515e0fd8781Sbellard case 1: 516d3e9db93Sbellard memset(deliver_bitmask, 0x00, sizeof(deliver_bitmask)); 517edf9735eSMichael S. Tsirkin apic_set_bit(deliver_bitmask, s->idx); 518e0fd8781Sbellard break; 519e0fd8781Sbellard case 2: 520d3e9db93Sbellard memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask)); 521e0fd8781Sbellard break; 522e0fd8781Sbellard case 3: 523d3e9db93Sbellard memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask)); 524edf9735eSMichael S. Tsirkin apic_reset_bit(deliver_bitmask, s->idx); 525e0fd8781Sbellard break; 526e0fd8781Sbellard } 527e0fd8781Sbellard 528d592d303Sbellard switch (delivery_mode) { 529d592d303Sbellard case APIC_DM_INIT: 530d592d303Sbellard { 531d592d303Sbellard int trig_mode = (s->icr[0] >> 15) & 1; 532d592d303Sbellard int level = (s->icr[0] >> 14) & 1; 533d592d303Sbellard if (level == 0 && trig_mode == 1) { 534d3e9db93Sbellard foreach_apic(apic_iter, deliver_bitmask, 535d3e9db93Sbellard apic_iter->arb_id = apic_iter->id ); 536d592d303Sbellard return; 537d592d303Sbellard } 538d592d303Sbellard } 539d592d303Sbellard break; 540d592d303Sbellard 541d592d303Sbellard case APIC_DM_SIPI: 542d3e9db93Sbellard foreach_apic(apic_iter, deliver_bitmask, 543d3e9db93Sbellard apic_startup(apic_iter, vector_num) ); 544d592d303Sbellard return; 545d592d303Sbellard } 546d592d303Sbellard 5471f6f408cSJan Kiszka apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode); 548d592d303Sbellard } 549d592d303Sbellard 550a94820ddSJan Kiszka static bool apic_check_pic(APICCommonState *s) 551a94820ddSJan Kiszka { 552a94820ddSJan Kiszka if (!apic_accept_pic_intr(&s->busdev.qdev) || !pic_get_output(isa_pic)) { 553a94820ddSJan Kiszka return false; 554a94820ddSJan Kiszka } 555a94820ddSJan Kiszka apic_deliver_pic_intr(&s->busdev.qdev, 1); 556a94820ddSJan Kiszka return true; 557a94820ddSJan Kiszka } 558a94820ddSJan Kiszka 559d3b0c9e9Sxiaoqiang zhao int apic_get_interrupt(DeviceState *dev) 560574bbf7bSbellard { 561d3b0c9e9Sxiaoqiang zhao APICCommonState *s = APIC_COMMON(dev); 562574bbf7bSbellard int intno; 563574bbf7bSbellard 564574bbf7bSbellard /* if the APIC is installed or enabled, we let the 8259 handle the 565574bbf7bSbellard IRQs */ 566574bbf7bSbellard if (!s) 567574bbf7bSbellard return -1; 568574bbf7bSbellard if (!(s->spurious_vec & APIC_SV_ENABLE)) 569574bbf7bSbellard return -1; 570574bbf7bSbellard 571e5ad936bSJan Kiszka apic_sync_vapic(s, SYNC_FROM_VAPIC); 5720fbfbb59SGleb Natapov intno = apic_irq_pending(s); 5730fbfbb59SGleb Natapov 5740fbfbb59SGleb Natapov if (intno == 0) { 575e5ad936bSJan Kiszka apic_sync_vapic(s, SYNC_TO_VAPIC); 576574bbf7bSbellard return -1; 5770fbfbb59SGleb Natapov } else if (intno < 0) { 578e5ad936bSJan Kiszka apic_sync_vapic(s, SYNC_TO_VAPIC); 579d592d303Sbellard return s->spurious_vec & 0xff; 5800fbfbb59SGleb Natapov } 581edf9735eSMichael S. Tsirkin apic_reset_bit(s->irr, intno); 582edf9735eSMichael S. Tsirkin apic_set_bit(s->isr, intno); 583e5ad936bSJan Kiszka apic_sync_vapic(s, SYNC_TO_VAPIC); 5843db3659bSJan Kiszka 5853db3659bSJan Kiszka /* re-inject if there is still a pending PIC interrupt */ 586a94820ddSJan Kiszka apic_check_pic(s); 5873db3659bSJan Kiszka 588574bbf7bSbellard apic_update_irq(s); 5893db3659bSJan Kiszka 590574bbf7bSbellard return intno; 591574bbf7bSbellard } 592574bbf7bSbellard 593d3b0c9e9Sxiaoqiang zhao int apic_accept_pic_intr(DeviceState *dev) 5940e21e12bSths { 595d3b0c9e9Sxiaoqiang zhao APICCommonState *s = APIC_COMMON(dev); 5960e21e12bSths uint32_t lvt0; 5970e21e12bSths 5980e21e12bSths if (!s) 5990e21e12bSths return -1; 6000e21e12bSths 6010e21e12bSths lvt0 = s->lvt[APIC_LVT_LINT0]; 6020e21e12bSths 603a5b38b51Saurel32 if ((s->apicbase & MSR_IA32_APICBASE_ENABLE) == 0 || 604a5b38b51Saurel32 (lvt0 & APIC_LVT_MASKED) == 0) 6050e21e12bSths return 1; 6060e21e12bSths 6070e21e12bSths return 0; 6080e21e12bSths } 6090e21e12bSths 610dae01685SJan Kiszka static uint32_t apic_get_current_count(APICCommonState *s) 611574bbf7bSbellard { 612574bbf7bSbellard int64_t d; 613574bbf7bSbellard uint32_t val; 614bc72ad67SAlex Bligh d = (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - s->initial_count_load_time) >> 615574bbf7bSbellard s->count_shift; 616574bbf7bSbellard if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) { 617574bbf7bSbellard /* periodic */ 618d592d303Sbellard val = s->initial_count - (d % ((uint64_t)s->initial_count + 1)); 619574bbf7bSbellard } else { 620574bbf7bSbellard if (d >= s->initial_count) 621574bbf7bSbellard val = 0; 622574bbf7bSbellard else 623574bbf7bSbellard val = s->initial_count - d; 624574bbf7bSbellard } 625574bbf7bSbellard return val; 626574bbf7bSbellard } 627574bbf7bSbellard 628dae01685SJan Kiszka static void apic_timer_update(APICCommonState *s, int64_t current_time) 629574bbf7bSbellard { 6307a380ca3SJan Kiszka if (apic_next_timer(s, current_time)) { 631bc72ad67SAlex Bligh timer_mod(s->timer, s->next_time); 632574bbf7bSbellard } else { 633bc72ad67SAlex Bligh timer_del(s->timer); 634574bbf7bSbellard } 635574bbf7bSbellard } 636574bbf7bSbellard 637574bbf7bSbellard static void apic_timer(void *opaque) 638574bbf7bSbellard { 639dae01685SJan Kiszka APICCommonState *s = opaque; 640574bbf7bSbellard 641cf6d64bfSBlue Swirl apic_local_deliver(s, APIC_LVT_TIMER); 642574bbf7bSbellard apic_timer_update(s, s->next_time); 643574bbf7bSbellard } 644574bbf7bSbellard 645a8170e5eSAvi Kivity static uint32_t apic_mem_readb(void *opaque, hwaddr addr) 646574bbf7bSbellard { 647574bbf7bSbellard return 0; 648574bbf7bSbellard } 649574bbf7bSbellard 650a8170e5eSAvi Kivity static uint32_t apic_mem_readw(void *opaque, hwaddr addr) 651574bbf7bSbellard { 652574bbf7bSbellard return 0; 653574bbf7bSbellard } 654574bbf7bSbellard 655a8170e5eSAvi Kivity static void apic_mem_writeb(void *opaque, hwaddr addr, uint32_t val) 656574bbf7bSbellard { 657574bbf7bSbellard } 658574bbf7bSbellard 659a8170e5eSAvi Kivity static void apic_mem_writew(void *opaque, hwaddr addr, uint32_t val) 660574bbf7bSbellard { 661574bbf7bSbellard } 662574bbf7bSbellard 663a8170e5eSAvi Kivity static uint32_t apic_mem_readl(void *opaque, hwaddr addr) 664574bbf7bSbellard { 665d3b0c9e9Sxiaoqiang zhao DeviceState *dev; 666dae01685SJan Kiszka APICCommonState *s; 667574bbf7bSbellard uint32_t val; 668574bbf7bSbellard int index; 669574bbf7bSbellard 670d3b0c9e9Sxiaoqiang zhao dev = cpu_get_current_apic(); 671d3b0c9e9Sxiaoqiang zhao if (!dev) { 672574bbf7bSbellard return 0; 6730e26b7b8SBlue Swirl } 674d3b0c9e9Sxiaoqiang zhao s = APIC_COMMON(dev); 675574bbf7bSbellard 676574bbf7bSbellard index = (addr >> 4) & 0xff; 677574bbf7bSbellard switch(index) { 678574bbf7bSbellard case 0x02: /* id */ 679574bbf7bSbellard val = s->id << 24; 680574bbf7bSbellard break; 681574bbf7bSbellard case 0x03: /* version */ 682aa93200bSGabriel L. Somlo val = s->version | ((APIC_LVT_NB - 1) << 16); 683574bbf7bSbellard break; 684574bbf7bSbellard case 0x08: 685e5ad936bSJan Kiszka apic_sync_vapic(s, SYNC_FROM_VAPIC); 686e5ad936bSJan Kiszka if (apic_report_tpr_access) { 68760671e58SAndreas Färber cpu_report_tpr_access(&s->cpu->env, TPR_ACCESS_READ); 688e5ad936bSJan Kiszka } 689574bbf7bSbellard val = s->tpr; 690574bbf7bSbellard break; 691d592d303Sbellard case 0x09: 692d592d303Sbellard val = apic_get_arb_pri(s); 693d592d303Sbellard break; 694574bbf7bSbellard case 0x0a: 695574bbf7bSbellard /* ppr */ 696574bbf7bSbellard val = apic_get_ppr(s); 697574bbf7bSbellard break; 698b237db36Saurel32 case 0x0b: 699b237db36Saurel32 val = 0; 700b237db36Saurel32 break; 701d592d303Sbellard case 0x0d: 702d592d303Sbellard val = s->log_dest << 24; 703d592d303Sbellard break; 704d592d303Sbellard case 0x0e: 705d6c140a7SJan Kiszka val = (s->dest_mode << 28) | 0xfffffff; 706d592d303Sbellard break; 707574bbf7bSbellard case 0x0f: 708574bbf7bSbellard val = s->spurious_vec; 709574bbf7bSbellard break; 710574bbf7bSbellard case 0x10 ... 0x17: 711574bbf7bSbellard val = s->isr[index & 7]; 712574bbf7bSbellard break; 713574bbf7bSbellard case 0x18 ... 0x1f: 714574bbf7bSbellard val = s->tmr[index & 7]; 715574bbf7bSbellard break; 716574bbf7bSbellard case 0x20 ... 0x27: 717574bbf7bSbellard val = s->irr[index & 7]; 718574bbf7bSbellard break; 719574bbf7bSbellard case 0x28: 720574bbf7bSbellard val = s->esr; 721574bbf7bSbellard break; 722574bbf7bSbellard case 0x30: 723574bbf7bSbellard case 0x31: 724574bbf7bSbellard val = s->icr[index & 1]; 725574bbf7bSbellard break; 726e0fd8781Sbellard case 0x32 ... 0x37: 727e0fd8781Sbellard val = s->lvt[index - 0x32]; 728e0fd8781Sbellard break; 729574bbf7bSbellard case 0x38: 730574bbf7bSbellard val = s->initial_count; 731574bbf7bSbellard break; 732574bbf7bSbellard case 0x39: 733574bbf7bSbellard val = apic_get_current_count(s); 734574bbf7bSbellard break; 735574bbf7bSbellard case 0x3e: 736574bbf7bSbellard val = s->divide_conf; 737574bbf7bSbellard break; 738574bbf7bSbellard default: 739574bbf7bSbellard s->esr |= ESR_ILLEGAL_ADDRESS; 740574bbf7bSbellard val = 0; 741574bbf7bSbellard break; 742574bbf7bSbellard } 743d8023f31SBlue Swirl trace_apic_mem_readl(addr, val); 744574bbf7bSbellard return val; 745574bbf7bSbellard } 746574bbf7bSbellard 747a8170e5eSAvi Kivity static void apic_send_msi(hwaddr addr, uint32_t data) 74854c96da7SMichael S. Tsirkin { 74954c96da7SMichael S. Tsirkin uint8_t dest = (addr & MSI_ADDR_DEST_ID_MASK) >> MSI_ADDR_DEST_ID_SHIFT; 75054c96da7SMichael S. Tsirkin uint8_t vector = (data & MSI_DATA_VECTOR_MASK) >> MSI_DATA_VECTOR_SHIFT; 75154c96da7SMichael S. Tsirkin uint8_t dest_mode = (addr >> MSI_ADDR_DEST_MODE_SHIFT) & 0x1; 75254c96da7SMichael S. Tsirkin uint8_t trigger_mode = (data >> MSI_DATA_TRIGGER_SHIFT) & 0x1; 75354c96da7SMichael S. Tsirkin uint8_t delivery = (data >> MSI_DATA_DELIVERY_MODE_SHIFT) & 0x7; 75454c96da7SMichael S. Tsirkin /* XXX: Ignore redirection hint. */ 7551f6f408cSJan Kiszka apic_deliver_irq(dest, dest_mode, delivery, vector, trigger_mode); 75654c96da7SMichael S. Tsirkin } 75754c96da7SMichael S. Tsirkin 758a8170e5eSAvi Kivity static void apic_mem_writel(void *opaque, hwaddr addr, uint32_t val) 759574bbf7bSbellard { 760d3b0c9e9Sxiaoqiang zhao DeviceState *dev; 761dae01685SJan Kiszka APICCommonState *s; 76254c96da7SMichael S. Tsirkin int index = (addr >> 4) & 0xff; 76354c96da7SMichael S. Tsirkin if (addr > 0xfff || !index) { 76454c96da7SMichael S. Tsirkin /* MSI and MMIO APIC are at the same memory location, 76554c96da7SMichael S. Tsirkin * but actually not on the global bus: MSI is on PCI bus 76654c96da7SMichael S. Tsirkin * APIC is connected directly to the CPU. 76754c96da7SMichael S. Tsirkin * Mapping them on the global bus happens to work because 76854c96da7SMichael S. Tsirkin * MSI registers are reserved in APIC MMIO and vice versa. */ 76954c96da7SMichael S. Tsirkin apic_send_msi(addr, val); 77054c96da7SMichael S. Tsirkin return; 77154c96da7SMichael S. Tsirkin } 772574bbf7bSbellard 773d3b0c9e9Sxiaoqiang zhao dev = cpu_get_current_apic(); 774d3b0c9e9Sxiaoqiang zhao if (!dev) { 775574bbf7bSbellard return; 7760e26b7b8SBlue Swirl } 777d3b0c9e9Sxiaoqiang zhao s = APIC_COMMON(dev); 778574bbf7bSbellard 779d8023f31SBlue Swirl trace_apic_mem_writel(addr, val); 780574bbf7bSbellard 781574bbf7bSbellard switch(index) { 782574bbf7bSbellard case 0x02: 783574bbf7bSbellard s->id = (val >> 24); 784574bbf7bSbellard break; 785e0fd8781Sbellard case 0x03: 786e0fd8781Sbellard break; 787574bbf7bSbellard case 0x08: 788e5ad936bSJan Kiszka if (apic_report_tpr_access) { 78960671e58SAndreas Färber cpu_report_tpr_access(&s->cpu->env, TPR_ACCESS_WRITE); 790e5ad936bSJan Kiszka } 791574bbf7bSbellard s->tpr = val; 792e5ad936bSJan Kiszka apic_sync_vapic(s, SYNC_TO_VAPIC); 793d592d303Sbellard apic_update_irq(s); 794574bbf7bSbellard break; 795e0fd8781Sbellard case 0x09: 796e0fd8781Sbellard case 0x0a: 797e0fd8781Sbellard break; 798574bbf7bSbellard case 0x0b: /* EOI */ 799574bbf7bSbellard apic_eoi(s); 800574bbf7bSbellard break; 801d592d303Sbellard case 0x0d: 802d592d303Sbellard s->log_dest = val >> 24; 803d592d303Sbellard break; 804d592d303Sbellard case 0x0e: 805d592d303Sbellard s->dest_mode = val >> 28; 806d592d303Sbellard break; 807574bbf7bSbellard case 0x0f: 808574bbf7bSbellard s->spurious_vec = val & 0x1ff; 809d592d303Sbellard apic_update_irq(s); 810574bbf7bSbellard break; 811e0fd8781Sbellard case 0x10 ... 0x17: 812e0fd8781Sbellard case 0x18 ... 0x1f: 813e0fd8781Sbellard case 0x20 ... 0x27: 814e0fd8781Sbellard case 0x28: 815e0fd8781Sbellard break; 816574bbf7bSbellard case 0x30: 817d592d303Sbellard s->icr[0] = val; 818d3b0c9e9Sxiaoqiang zhao apic_deliver(dev, (s->icr[1] >> 24) & 0xff, (s->icr[0] >> 11) & 1, 819d592d303Sbellard (s->icr[0] >> 8) & 7, (s->icr[0] & 0xff), 8201f6f408cSJan Kiszka (s->icr[0] >> 15) & 1); 821d592d303Sbellard break; 822574bbf7bSbellard case 0x31: 823d592d303Sbellard s->icr[1] = val; 824574bbf7bSbellard break; 825574bbf7bSbellard case 0x32 ... 0x37: 826574bbf7bSbellard { 827574bbf7bSbellard int n = index - 0x32; 828574bbf7bSbellard s->lvt[n] = val; 829a94820ddSJan Kiszka if (n == APIC_LVT_TIMER) { 830bc72ad67SAlex Bligh apic_timer_update(s, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL)); 831a94820ddSJan Kiszka } else if (n == APIC_LVT_LINT0 && apic_check_pic(s)) { 832a94820ddSJan Kiszka apic_update_irq(s); 833a94820ddSJan Kiszka } 834574bbf7bSbellard } 835574bbf7bSbellard break; 836574bbf7bSbellard case 0x38: 837574bbf7bSbellard s->initial_count = val; 838bc72ad67SAlex Bligh s->initial_count_load_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); 839574bbf7bSbellard apic_timer_update(s, s->initial_count_load_time); 840574bbf7bSbellard break; 841e0fd8781Sbellard case 0x39: 842e0fd8781Sbellard break; 843574bbf7bSbellard case 0x3e: 844574bbf7bSbellard { 845574bbf7bSbellard int v; 846574bbf7bSbellard s->divide_conf = val & 0xb; 847574bbf7bSbellard v = (s->divide_conf & 3) | ((s->divide_conf >> 1) & 4); 848574bbf7bSbellard s->count_shift = (v + 1) & 7; 849574bbf7bSbellard } 850574bbf7bSbellard break; 851574bbf7bSbellard default: 852574bbf7bSbellard s->esr |= ESR_ILLEGAL_ADDRESS; 853574bbf7bSbellard break; 854574bbf7bSbellard } 855574bbf7bSbellard } 856574bbf7bSbellard 857e5ad936bSJan Kiszka static void apic_pre_save(APICCommonState *s) 858e5ad936bSJan Kiszka { 859e5ad936bSJan Kiszka apic_sync_vapic(s, SYNC_FROM_VAPIC); 860e5ad936bSJan Kiszka } 861e5ad936bSJan Kiszka 8627a380ca3SJan Kiszka static void apic_post_load(APICCommonState *s) 8637a380ca3SJan Kiszka { 8647a380ca3SJan Kiszka if (s->timer_expiry != -1) { 865bc72ad67SAlex Bligh timer_mod(s->timer, s->timer_expiry); 8667a380ca3SJan Kiszka } else { 867bc72ad67SAlex Bligh timer_del(s->timer); 8687a380ca3SJan Kiszka } 8697a380ca3SJan Kiszka } 8707a380ca3SJan Kiszka 871312b4234SAvi Kivity static const MemoryRegionOps apic_io_ops = { 872312b4234SAvi Kivity .old_mmio = { 873312b4234SAvi Kivity .read = { apic_mem_readb, apic_mem_readw, apic_mem_readl, }, 874312b4234SAvi Kivity .write = { apic_mem_writeb, apic_mem_writew, apic_mem_writel, }, 875312b4234SAvi Kivity }, 876312b4234SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 877574bbf7bSbellard }; 878574bbf7bSbellard 879ff6986ceSxiaoqiang zhao static void apic_realize(DeviceState *dev, Error **errp) 8808546b099SBlue Swirl { 881ff6986ceSxiaoqiang zhao APICCommonState *s = APIC_COMMON(dev); 882ff6986ceSxiaoqiang zhao 8831437c94bSPaolo Bonzini memory_region_init_io(&s->io_memory, OBJECT(s), &apic_io_ops, s, "apic-msi", 884baaeda08SIgor Mammedov APIC_SPACE_SIZE); 8858546b099SBlue Swirl 886bc72ad67SAlex Bligh s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, apic_timer, s); 8878546b099SBlue Swirl local_apics[s->idx] = s; 88808a82ac0SJan Kiszka 88908a82ac0SJan Kiszka msi_supported = true; 8908546b099SBlue Swirl } 8918546b099SBlue Swirl 892999e12bbSAnthony Liguori static void apic_class_init(ObjectClass *klass, void *data) 893999e12bbSAnthony Liguori { 894999e12bbSAnthony Liguori APICCommonClass *k = APIC_COMMON_CLASS(klass); 895999e12bbSAnthony Liguori 896ff6986ceSxiaoqiang zhao k->realize = apic_realize; 897999e12bbSAnthony Liguori k->set_base = apic_set_base; 898999e12bbSAnthony Liguori k->set_tpr = apic_set_tpr; 899e5ad936bSJan Kiszka k->get_tpr = apic_get_tpr; 900e5ad936bSJan Kiszka k->vapic_base_update = apic_vapic_base_update; 901999e12bbSAnthony Liguori k->external_nmi = apic_external_nmi; 902e5ad936bSJan Kiszka k->pre_save = apic_pre_save; 903999e12bbSAnthony Liguori k->post_load = apic_post_load; 904999e12bbSAnthony Liguori } 905999e12bbSAnthony Liguori 9068c43a6f0SAndreas Färber static const TypeInfo apic_info = { 907999e12bbSAnthony Liguori .name = "apic", 90839bffca2SAnthony Liguori .instance_size = sizeof(APICCommonState), 90939bffca2SAnthony Liguori .parent = TYPE_APIC_COMMON, 910999e12bbSAnthony Liguori .class_init = apic_class_init, 9118546b099SBlue Swirl }; 9128546b099SBlue Swirl 91383f7d43aSAndreas Färber static void apic_register_types(void) 9148546b099SBlue Swirl { 91539bffca2SAnthony Liguori type_register_static(&apic_info); 9168546b099SBlue Swirl } 9178546b099SBlue Swirl 91883f7d43aSAndreas Färber type_init(apic_register_types) 919