xref: /qemu/hw/intc/apic.c (revision 61f3c91a67c4695dee6904d841b393ea21003969)
1574bbf7bSbellard /*
2574bbf7bSbellard  *  APIC support
3574bbf7bSbellard  *
4574bbf7bSbellard  *  Copyright (c) 2004-2005 Fabrice Bellard
5574bbf7bSbellard  *
6574bbf7bSbellard  * This library is free software; you can redistribute it and/or
7574bbf7bSbellard  * modify it under the terms of the GNU Lesser General Public
8574bbf7bSbellard  * License as published by the Free Software Foundation; either
9*61f3c91aSChetan Pant  * version 2.1 of the License, or (at your option) any later version.
10574bbf7bSbellard  *
11574bbf7bSbellard  * This library is distributed in the hope that it will be useful,
12574bbf7bSbellard  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13574bbf7bSbellard  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14574bbf7bSbellard  * Lesser General Public License for more details.
15574bbf7bSbellard  *
16574bbf7bSbellard  * You should have received a copy of the GNU Lesser General Public
178167ee88SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>
18574bbf7bSbellard  */
19b6a0aa05SPeter Maydell #include "qemu/osdep.h"
2033c11879SPaolo Bonzini #include "cpu.h"
211de7afc9SPaolo Bonzini #include "qemu/thread.h"
220d09e41aSPaolo Bonzini #include "hw/i386/apic_internal.h"
230d09e41aSPaolo Bonzini #include "hw/i386/apic.h"
240d09e41aSPaolo Bonzini #include "hw/i386/ioapic.h"
25852c27e2SPaolo Bonzini #include "hw/intc/i8259.h"
2683c9f4caSPaolo Bonzini #include "hw/pci/msi.h"
271de7afc9SPaolo Bonzini #include "qemu/host-utils.h"
28d8023f31SBlue Swirl #include "trace.h"
290d09e41aSPaolo Bonzini #include "hw/i386/apic-msidef.h"
30889211b1SIgor Mammedov #include "qapi/error.h"
31db1015e9SEduardo Habkost #include "qom/object.h"
32574bbf7bSbellard 
33889211b1SIgor Mammedov #define MAX_APICS 255
34d3e9db93Sbellard #define MAX_APIC_WORDS 8
35d3e9db93Sbellard 
36e5ad936bSJan Kiszka #define SYNC_FROM_VAPIC                 0x1
37e5ad936bSJan Kiszka #define SYNC_TO_VAPIC                   0x2
38e5ad936bSJan Kiszka #define SYNC_ISR_IRR_TO_VAPIC           0x4
39e5ad936bSJan Kiszka 
40dae01685SJan Kiszka static APICCommonState *local_apics[MAX_APICS + 1];
4154c96da7SMichael S. Tsirkin 
42927d5a1dSWanpeng Li #define TYPE_APIC "apic"
43fa34a3c5SEduardo Habkost /*This is reusing the APICCommonState typedef from APIC_COMMON */
44fa34a3c5SEduardo Habkost DECLARE_INSTANCE_CHECKER(APICCommonState, APIC,
45fa34a3c5SEduardo Habkost                          TYPE_APIC)
46927d5a1dSWanpeng Li 
47dae01685SJan Kiszka static void apic_set_irq(APICCommonState *s, int vector_num, int trigger_mode);
48dae01685SJan Kiszka static void apic_update_irq(APICCommonState *s);
49610626afSaliguori static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask,
50610626afSaliguori                                       uint8_t dest, uint8_t dest_mode);
51d592d303Sbellard 
523b63c04eSaurel32 /* Find first bit starting from msb */
53edf9735eSMichael S. Tsirkin static int apic_fls_bit(uint32_t value)
543b63c04eSaurel32 {
553b63c04eSaurel32     return 31 - clz32(value);
563b63c04eSaurel32 }
573b63c04eSaurel32 
58e95f5491Saurel32 /* Find first bit starting from lsb */
59edf9735eSMichael S. Tsirkin static int apic_ffs_bit(uint32_t value)
60d3e9db93Sbellard {
61bb7e7293Saurel32     return ctz32(value);
62d3e9db93Sbellard }
63d3e9db93Sbellard 
64edf9735eSMichael S. Tsirkin static inline void apic_reset_bit(uint32_t *tab, int index)
65d3e9db93Sbellard {
66d3e9db93Sbellard     int i, mask;
67d3e9db93Sbellard     i = index >> 5;
68d3e9db93Sbellard     mask = 1 << (index & 0x1f);
69d3e9db93Sbellard     tab[i] &= ~mask;
70d3e9db93Sbellard }
71d3e9db93Sbellard 
72e5ad936bSJan Kiszka /* return -1 if no bit is set */
73e5ad936bSJan Kiszka static int get_highest_priority_int(uint32_t *tab)
74e5ad936bSJan Kiszka {
75e5ad936bSJan Kiszka     int i;
76e5ad936bSJan Kiszka     for (i = 7; i >= 0; i--) {
77e5ad936bSJan Kiszka         if (tab[i] != 0) {
78edf9735eSMichael S. Tsirkin             return i * 32 + apic_fls_bit(tab[i]);
79e5ad936bSJan Kiszka         }
80e5ad936bSJan Kiszka     }
81e5ad936bSJan Kiszka     return -1;
82e5ad936bSJan Kiszka }
83e5ad936bSJan Kiszka 
84e5ad936bSJan Kiszka static void apic_sync_vapic(APICCommonState *s, int sync_type)
85e5ad936bSJan Kiszka {
86e5ad936bSJan Kiszka     VAPICState vapic_state;
87e5ad936bSJan Kiszka     size_t length;
88e5ad936bSJan Kiszka     off_t start;
89e5ad936bSJan Kiszka     int vector;
90e5ad936bSJan Kiszka 
91e5ad936bSJan Kiszka     if (!s->vapic_paddr) {
92e5ad936bSJan Kiszka         return;
93e5ad936bSJan Kiszka     }
94e5ad936bSJan Kiszka     if (sync_type & SYNC_FROM_VAPIC) {
95eb6282f2SStefan Weil         cpu_physical_memory_read(s->vapic_paddr, &vapic_state,
96eb6282f2SStefan Weil                                  sizeof(vapic_state));
97e5ad936bSJan Kiszka         s->tpr = vapic_state.tpr;
98e5ad936bSJan Kiszka     }
99e5ad936bSJan Kiszka     if (sync_type & (SYNC_TO_VAPIC | SYNC_ISR_IRR_TO_VAPIC)) {
100e5ad936bSJan Kiszka         start = offsetof(VAPICState, isr);
101e5ad936bSJan Kiszka         length = offsetof(VAPICState, enabled) - offsetof(VAPICState, isr);
102e5ad936bSJan Kiszka 
103e5ad936bSJan Kiszka         if (sync_type & SYNC_TO_VAPIC) {
10460e82579SAndreas Färber             assert(qemu_cpu_is_self(CPU(s->cpu)));
105e5ad936bSJan Kiszka 
106e5ad936bSJan Kiszka             vapic_state.tpr = s->tpr;
107e5ad936bSJan Kiszka             vapic_state.enabled = 1;
108e5ad936bSJan Kiszka             start = 0;
109e5ad936bSJan Kiszka             length = sizeof(VAPICState);
110e5ad936bSJan Kiszka         }
111e5ad936bSJan Kiszka 
112e5ad936bSJan Kiszka         vector = get_highest_priority_int(s->isr);
113e5ad936bSJan Kiszka         if (vector < 0) {
114e5ad936bSJan Kiszka             vector = 0;
115e5ad936bSJan Kiszka         }
116e5ad936bSJan Kiszka         vapic_state.isr = vector & 0xf0;
117e5ad936bSJan Kiszka 
118e5ad936bSJan Kiszka         vapic_state.zero = 0;
119e5ad936bSJan Kiszka 
120e5ad936bSJan Kiszka         vector = get_highest_priority_int(s->irr);
121e5ad936bSJan Kiszka         if (vector < 0) {
122e5ad936bSJan Kiszka             vector = 0;
123e5ad936bSJan Kiszka         }
124e5ad936bSJan Kiszka         vapic_state.irr = vector & 0xff;
125e5ad936bSJan Kiszka 
1263c8133f9SPeter Maydell         address_space_write_rom(&address_space_memory,
1272a221651SEdgar E. Iglesias                                 s->vapic_paddr + start,
1283c8133f9SPeter Maydell                                 MEMTXATTRS_UNSPECIFIED,
129e5ad936bSJan Kiszka                                 ((void *)&vapic_state) + start, length);
130e5ad936bSJan Kiszka     }
131e5ad936bSJan Kiszka }
132e5ad936bSJan Kiszka 
133e5ad936bSJan Kiszka static void apic_vapic_base_update(APICCommonState *s)
134e5ad936bSJan Kiszka {
135e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_TO_VAPIC);
136e5ad936bSJan Kiszka }
137e5ad936bSJan Kiszka 
138dae01685SJan Kiszka static void apic_local_deliver(APICCommonState *s, int vector)
139a5b38b51Saurel32 {
140a5b38b51Saurel32     uint32_t lvt = s->lvt[vector];
141a5b38b51Saurel32     int trigger_mode;
142a5b38b51Saurel32 
143d8023f31SBlue Swirl     trace_apic_local_deliver(vector, (lvt >> 8) & 7);
144d8023f31SBlue Swirl 
145a5b38b51Saurel32     if (lvt & APIC_LVT_MASKED)
146a5b38b51Saurel32         return;
147a5b38b51Saurel32 
148a5b38b51Saurel32     switch ((lvt >> 8) & 7) {
149a5b38b51Saurel32     case APIC_DM_SMI:
150c3affe56SAndreas Färber         cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_SMI);
151a5b38b51Saurel32         break;
152a5b38b51Saurel32 
153a5b38b51Saurel32     case APIC_DM_NMI:
154c3affe56SAndreas Färber         cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_NMI);
155a5b38b51Saurel32         break;
156a5b38b51Saurel32 
157a5b38b51Saurel32     case APIC_DM_EXTINT:
158c3affe56SAndreas Färber         cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_HARD);
159a5b38b51Saurel32         break;
160a5b38b51Saurel32 
161a5b38b51Saurel32     case APIC_DM_FIXED:
162a5b38b51Saurel32         trigger_mode = APIC_TRIGGER_EDGE;
163a5b38b51Saurel32         if ((vector == APIC_LVT_LINT0 || vector == APIC_LVT_LINT1) &&
164a5b38b51Saurel32             (lvt & APIC_LVT_LEVEL_TRIGGER))
165a5b38b51Saurel32             trigger_mode = APIC_TRIGGER_LEVEL;
166a5b38b51Saurel32         apic_set_irq(s, lvt & 0xff, trigger_mode);
167a5b38b51Saurel32     }
168a5b38b51Saurel32 }
169a5b38b51Saurel32 
170d3b0c9e9Sxiaoqiang zhao void apic_deliver_pic_intr(DeviceState *dev, int level)
1711a7de94aSaurel32 {
172927d5a1dSWanpeng Li     APICCommonState *s = APIC(dev);
17392a16d7aSBlue Swirl 
174cf6d64bfSBlue Swirl     if (level) {
175cf6d64bfSBlue Swirl         apic_local_deliver(s, APIC_LVT_LINT0);
176cf6d64bfSBlue Swirl     } else {
1771a7de94aSaurel32         uint32_t lvt = s->lvt[APIC_LVT_LINT0];
1781a7de94aSaurel32 
1791a7de94aSaurel32         switch ((lvt >> 8) & 7) {
1801a7de94aSaurel32         case APIC_DM_FIXED:
1811a7de94aSaurel32             if (!(lvt & APIC_LVT_LEVEL_TRIGGER))
1821a7de94aSaurel32                 break;
183edf9735eSMichael S. Tsirkin             apic_reset_bit(s->irr, lvt & 0xff);
1841a7de94aSaurel32             /* fall through */
1851a7de94aSaurel32         case APIC_DM_EXTINT:
1868092cb71SPaolo Bonzini             apic_update_irq(s);
1871a7de94aSaurel32             break;
1881a7de94aSaurel32         }
1891a7de94aSaurel32     }
1901a7de94aSaurel32 }
1911a7de94aSaurel32 
192dae01685SJan Kiszka static void apic_external_nmi(APICCommonState *s)
19302c09195SJan Kiszka {
19402c09195SJan Kiszka     apic_local_deliver(s, APIC_LVT_LINT1);
19502c09195SJan Kiszka }
19602c09195SJan Kiszka 
197d3e9db93Sbellard #define foreach_apic(apic, deliver_bitmask, code) \
198d3e9db93Sbellard {\
1996d55574aSPeter Maydell     int __i, __j;\
200d3e9db93Sbellard     for(__i = 0; __i < MAX_APIC_WORDS; __i++) {\
2016d55574aSPeter Maydell         uint32_t __mask = deliver_bitmask[__i];\
202d3e9db93Sbellard         if (__mask) {\
203d3e9db93Sbellard             for(__j = 0; __j < 32; __j++) {\
2046d55574aSPeter Maydell                 if (__mask & (1U << __j)) {\
205d3e9db93Sbellard                     apic = local_apics[__i * 32 + __j];\
206d3e9db93Sbellard                     if (apic) {\
207d3e9db93Sbellard                         code;\
208d3e9db93Sbellard                     }\
209d3e9db93Sbellard                 }\
210d3e9db93Sbellard             }\
211d3e9db93Sbellard         }\
212d3e9db93Sbellard     }\
213d3e9db93Sbellard }
214d3e9db93Sbellard 
215d3e9db93Sbellard static void apic_bus_deliver(const uint32_t *deliver_bitmask,
2161f6f408cSJan Kiszka                              uint8_t delivery_mode, uint8_t vector_num,
217d592d303Sbellard                              uint8_t trigger_mode)
218d592d303Sbellard {
219dae01685SJan Kiszka     APICCommonState *apic_iter;
220d592d303Sbellard 
221d592d303Sbellard     switch (delivery_mode) {
222d592d303Sbellard         case APIC_DM_LOWPRI:
2238dd69b8fSbellard             /* XXX: search for focus processor, arbitration */
224d3e9db93Sbellard             {
225d3e9db93Sbellard                 int i, d;
226d3e9db93Sbellard                 d = -1;
227d3e9db93Sbellard                 for(i = 0; i < MAX_APIC_WORDS; i++) {
228d3e9db93Sbellard                     if (deliver_bitmask[i]) {
229edf9735eSMichael S. Tsirkin                         d = i * 32 + apic_ffs_bit(deliver_bitmask[i]);
2308dd69b8fSbellard                         break;
231d3e9db93Sbellard                     }
232d3e9db93Sbellard                 }
233d3e9db93Sbellard                 if (d >= 0) {
234d3e9db93Sbellard                     apic_iter = local_apics[d];
235d3e9db93Sbellard                     if (apic_iter) {
236d3e9db93Sbellard                         apic_set_irq(apic_iter, vector_num, trigger_mode);
237d3e9db93Sbellard                     }
238d3e9db93Sbellard                 }
239d3e9db93Sbellard             }
240d3e9db93Sbellard             return;
2418dd69b8fSbellard 
242d592d303Sbellard         case APIC_DM_FIXED:
243d592d303Sbellard             break;
244d592d303Sbellard 
245d592d303Sbellard         case APIC_DM_SMI:
246e2eb9d3eSaurel32             foreach_apic(apic_iter, deliver_bitmask,
247c3affe56SAndreas Färber                 cpu_interrupt(CPU(apic_iter->cpu), CPU_INTERRUPT_SMI)
24860671e58SAndreas Färber             );
249e2eb9d3eSaurel32             return;
250e2eb9d3eSaurel32 
251d592d303Sbellard         case APIC_DM_NMI:
252e2eb9d3eSaurel32             foreach_apic(apic_iter, deliver_bitmask,
253c3affe56SAndreas Färber                 cpu_interrupt(CPU(apic_iter->cpu), CPU_INTERRUPT_NMI)
25460671e58SAndreas Färber             );
255e2eb9d3eSaurel32             return;
256d592d303Sbellard 
257d592d303Sbellard         case APIC_DM_INIT:
258d592d303Sbellard             /* normal INIT IPI sent to processors */
259d3e9db93Sbellard             foreach_apic(apic_iter, deliver_bitmask,
260c3affe56SAndreas Färber                          cpu_interrupt(CPU(apic_iter->cpu),
26160671e58SAndreas Färber                                        CPU_INTERRUPT_INIT)
26260671e58SAndreas Färber             );
263d592d303Sbellard             return;
264d592d303Sbellard 
265d592d303Sbellard         case APIC_DM_EXTINT:
266b1fc0348Sbellard             /* handled in I/O APIC code */
267d592d303Sbellard             break;
268d592d303Sbellard 
269d592d303Sbellard         default:
270d592d303Sbellard             return;
271d592d303Sbellard     }
272d592d303Sbellard 
273d3e9db93Sbellard     foreach_apic(apic_iter, deliver_bitmask,
274d3e9db93Sbellard                  apic_set_irq(apic_iter, vector_num, trigger_mode) );
275d592d303Sbellard }
276574bbf7bSbellard 
2771f6f408cSJan Kiszka void apic_deliver_irq(uint8_t dest, uint8_t dest_mode, uint8_t delivery_mode,
2781f6f408cSJan Kiszka                       uint8_t vector_num, uint8_t trigger_mode)
279610626afSaliguori {
280610626afSaliguori     uint32_t deliver_bitmask[MAX_APIC_WORDS];
281610626afSaliguori 
282d8023f31SBlue Swirl     trace_apic_deliver_irq(dest, dest_mode, delivery_mode, vector_num,
2831f6f408cSJan Kiszka                            trigger_mode);
284d8023f31SBlue Swirl 
285610626afSaliguori     apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);
2861f6f408cSJan Kiszka     apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode);
287610626afSaliguori }
288610626afSaliguori 
289dae01685SJan Kiszka static void apic_set_base(APICCommonState *s, uint64_t val)
290574bbf7bSbellard {
291574bbf7bSbellard     s->apicbase = (val & 0xfffff000) |
292574bbf7bSbellard         (s->apicbase & (MSR_IA32_APICBASE_BSP | MSR_IA32_APICBASE_ENABLE));
293574bbf7bSbellard     /* if disabled, cannot be enabled again */
294574bbf7bSbellard     if (!(val & MSR_IA32_APICBASE_ENABLE)) {
295574bbf7bSbellard         s->apicbase &= ~MSR_IA32_APICBASE_ENABLE;
29660671e58SAndreas Färber         cpu_clear_apic_feature(&s->cpu->env);
297574bbf7bSbellard         s->spurious_vec &= ~APIC_SV_ENABLE;
298574bbf7bSbellard     }
299574bbf7bSbellard }
300574bbf7bSbellard 
301dae01685SJan Kiszka static void apic_set_tpr(APICCommonState *s, uint8_t val)
302574bbf7bSbellard {
303e5ad936bSJan Kiszka     /* Updates from cr8 are ignored while the VAPIC is active */
304e5ad936bSJan Kiszka     if (!s->vapic_paddr) {
305e5ad936bSJan Kiszka         s->tpr = val << 4;
306d592d303Sbellard         apic_update_irq(s);
3079230e66eSbellard     }
308e5ad936bSJan Kiszka }
3099230e66eSbellard 
3102cb9f06eSSergio Andres Gomez Del Real int apic_get_highest_priority_irr(DeviceState *dev)
3112cb9f06eSSergio Andres Gomez Del Real {
3122cb9f06eSSergio Andres Gomez Del Real     APICCommonState *s;
3132cb9f06eSSergio Andres Gomez Del Real 
3142cb9f06eSSergio Andres Gomez Del Real     if (!dev) {
3152cb9f06eSSergio Andres Gomez Del Real         /* no interrupts */
3162cb9f06eSSergio Andres Gomez Del Real         return -1;
3172cb9f06eSSergio Andres Gomez Del Real     }
3182cb9f06eSSergio Andres Gomez Del Real     s = APIC_COMMON(dev);
3192cb9f06eSSergio Andres Gomez Del Real     return get_highest_priority_int(s->irr);
3202cb9f06eSSergio Andres Gomez Del Real }
3212cb9f06eSSergio Andres Gomez Del Real 
322e5ad936bSJan Kiszka static uint8_t apic_get_tpr(APICCommonState *s)
323d592d303Sbellard {
324e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC);
325e5ad936bSJan Kiszka     return s->tpr >> 4;
326d592d303Sbellard }
327d592d303Sbellard 
32882a5e042SPavel Butsykin int apic_get_ppr(APICCommonState *s)
329574bbf7bSbellard {
330574bbf7bSbellard     int tpr, isrv, ppr;
331574bbf7bSbellard 
332574bbf7bSbellard     tpr = (s->tpr >> 4);
333574bbf7bSbellard     isrv = get_highest_priority_int(s->isr);
334574bbf7bSbellard     if (isrv < 0)
335574bbf7bSbellard         isrv = 0;
336574bbf7bSbellard     isrv >>= 4;
337574bbf7bSbellard     if (tpr >= isrv)
338574bbf7bSbellard         ppr = s->tpr;
339574bbf7bSbellard     else
340574bbf7bSbellard         ppr = isrv << 4;
341574bbf7bSbellard     return ppr;
342574bbf7bSbellard }
343574bbf7bSbellard 
344dae01685SJan Kiszka static int apic_get_arb_pri(APICCommonState *s)
345d592d303Sbellard {
346d592d303Sbellard     /* XXX: arbitration */
347d592d303Sbellard     return 0;
348d592d303Sbellard }
349d592d303Sbellard 
3500fbfbb59SGleb Natapov 
3510fbfbb59SGleb Natapov /*
3520fbfbb59SGleb Natapov  * <0 - low prio interrupt,
3530fbfbb59SGleb Natapov  * 0  - no interrupt,
3540fbfbb59SGleb Natapov  * >0 - interrupt number
3550fbfbb59SGleb Natapov  */
356dae01685SJan Kiszka static int apic_irq_pending(APICCommonState *s)
3570fbfbb59SGleb Natapov {
3580fbfbb59SGleb Natapov     int irrv, ppr;
35960e68042SPaolo Bonzini 
36060e68042SPaolo Bonzini     if (!(s->spurious_vec & APIC_SV_ENABLE)) {
36160e68042SPaolo Bonzini         return 0;
36260e68042SPaolo Bonzini     }
36360e68042SPaolo Bonzini 
3640fbfbb59SGleb Natapov     irrv = get_highest_priority_int(s->irr);
3650fbfbb59SGleb Natapov     if (irrv < 0) {
3660fbfbb59SGleb Natapov         return 0;
3670fbfbb59SGleb Natapov     }
3680fbfbb59SGleb Natapov     ppr = apic_get_ppr(s);
3690fbfbb59SGleb Natapov     if (ppr && (irrv & 0xf0) <= (ppr & 0xf0)) {
3700fbfbb59SGleb Natapov         return -1;
3710fbfbb59SGleb Natapov     }
3720fbfbb59SGleb Natapov 
3730fbfbb59SGleb Natapov     return irrv;
3740fbfbb59SGleb Natapov }
3750fbfbb59SGleb Natapov 
376574bbf7bSbellard /* signal the CPU if an irq is pending */
377dae01685SJan Kiszka static void apic_update_irq(APICCommonState *s)
378574bbf7bSbellard {
379c3affe56SAndreas Färber     CPUState *cpu;
380be9f8a08SZhu Guihua     DeviceState *dev = (DeviceState *)s;
38160e82579SAndreas Färber 
382c3affe56SAndreas Färber     cpu = CPU(s->cpu);
38360e82579SAndreas Färber     if (!qemu_cpu_is_self(cpu)) {
384c3affe56SAndreas Färber         cpu_interrupt(cpu, CPU_INTERRUPT_POLL);
3855d62c43aSJan Kiszka     } else if (apic_irq_pending(s) > 0) {
386c3affe56SAndreas Färber         cpu_interrupt(cpu, CPU_INTERRUPT_HARD);
387be9f8a08SZhu Guihua     } else if (!apic_accept_pic_intr(dev) || !pic_get_output(isa_pic)) {
3888092cb71SPaolo Bonzini         cpu_reset_interrupt(cpu, CPU_INTERRUPT_HARD);
389574bbf7bSbellard     }
3900fbfbb59SGleb Natapov }
391574bbf7bSbellard 
392d3b0c9e9Sxiaoqiang zhao void apic_poll_irq(DeviceState *dev)
393e5ad936bSJan Kiszka {
394927d5a1dSWanpeng Li     APICCommonState *s = APIC(dev);
395e5ad936bSJan Kiszka 
396e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC);
397e5ad936bSJan Kiszka     apic_update_irq(s);
398e5ad936bSJan Kiszka }
399e5ad936bSJan Kiszka 
400dae01685SJan Kiszka static void apic_set_irq(APICCommonState *s, int vector_num, int trigger_mode)
401574bbf7bSbellard {
402edf9735eSMichael S. Tsirkin     apic_report_irq_delivered(!apic_get_bit(s->irr, vector_num));
40373822ec8Saliguori 
404edf9735eSMichael S. Tsirkin     apic_set_bit(s->irr, vector_num);
405574bbf7bSbellard     if (trigger_mode)
406edf9735eSMichael S. Tsirkin         apic_set_bit(s->tmr, vector_num);
407574bbf7bSbellard     else
408edf9735eSMichael S. Tsirkin         apic_reset_bit(s->tmr, vector_num);
409e5ad936bSJan Kiszka     if (s->vapic_paddr) {
410e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_ISR_IRR_TO_VAPIC);
411e5ad936bSJan Kiszka         /*
412e5ad936bSJan Kiszka          * The vcpu thread needs to see the new IRR before we pull its current
413e5ad936bSJan Kiszka          * TPR value. That way, if we miss a lowering of the TRP, the guest
414e5ad936bSJan Kiszka          * has the chance to notice the new IRR and poll for IRQs on its own.
415e5ad936bSJan Kiszka          */
416e5ad936bSJan Kiszka         smp_wmb();
417e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_FROM_VAPIC);
418e5ad936bSJan Kiszka     }
419574bbf7bSbellard     apic_update_irq(s);
420574bbf7bSbellard }
421574bbf7bSbellard 
422dae01685SJan Kiszka static void apic_eoi(APICCommonState *s)
423574bbf7bSbellard {
424574bbf7bSbellard     int isrv;
425574bbf7bSbellard     isrv = get_highest_priority_int(s->isr);
426574bbf7bSbellard     if (isrv < 0)
427574bbf7bSbellard         return;
428edf9735eSMichael S. Tsirkin     apic_reset_bit(s->isr, isrv);
429edf9735eSMichael S. Tsirkin     if (!(s->spurious_vec & APIC_SV_DIRECTED_IO) && apic_get_bit(s->tmr, isrv)) {
4300280b571SJan Kiszka         ioapic_eoi_broadcast(isrv);
4310280b571SJan Kiszka     }
432e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC | SYNC_TO_VAPIC);
433574bbf7bSbellard     apic_update_irq(s);
434574bbf7bSbellard }
435574bbf7bSbellard 
436678e12ccSGleb Natapov static int apic_find_dest(uint8_t dest)
437678e12ccSGleb Natapov {
438dae01685SJan Kiszka     APICCommonState *apic = local_apics[dest];
439678e12ccSGleb Natapov     int i;
440678e12ccSGleb Natapov 
441678e12ccSGleb Natapov     if (apic && apic->id == dest)
4421dfe3282SIgor Mammedov         return dest;  /* shortcut in case apic->id == local_apics[dest]->id */
443678e12ccSGleb Natapov 
444678e12ccSGleb Natapov     for (i = 0; i < MAX_APICS; i++) {
445678e12ccSGleb Natapov         apic = local_apics[i];
446678e12ccSGleb Natapov         if (apic && apic->id == dest)
447678e12ccSGleb Natapov             return i;
448b538e53eSAlex Williamson         if (!apic)
449b538e53eSAlex Williamson             break;
450678e12ccSGleb Natapov     }
451678e12ccSGleb Natapov 
452678e12ccSGleb Natapov     return -1;
453678e12ccSGleb Natapov }
454678e12ccSGleb Natapov 
455d3e9db93Sbellard static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask,
456d3e9db93Sbellard                                       uint8_t dest, uint8_t dest_mode)
457d592d303Sbellard {
458dae01685SJan Kiszka     APICCommonState *apic_iter;
459d3e9db93Sbellard     int i;
460d592d303Sbellard 
461d592d303Sbellard     if (dest_mode == 0) {
462d3e9db93Sbellard         if (dest == 0xff) {
463d3e9db93Sbellard             memset(deliver_bitmask, 0xff, MAX_APIC_WORDS * sizeof(uint32_t));
464d3e9db93Sbellard         } else {
465678e12ccSGleb Natapov             int idx = apic_find_dest(dest);
466d3e9db93Sbellard             memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));
467678e12ccSGleb Natapov             if (idx >= 0)
468edf9735eSMichael S. Tsirkin                 apic_set_bit(deliver_bitmask, idx);
469d3e9db93Sbellard         }
470d592d303Sbellard     } else {
471d592d303Sbellard         /* XXX: cluster mode */
472d3e9db93Sbellard         memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t));
473d3e9db93Sbellard         for(i = 0; i < MAX_APICS; i++) {
474d3e9db93Sbellard             apic_iter = local_apics[i];
475d3e9db93Sbellard             if (apic_iter) {
476d3e9db93Sbellard                 if (apic_iter->dest_mode == 0xf) {
477d592d303Sbellard                     if (dest & apic_iter->log_dest)
478edf9735eSMichael S. Tsirkin                         apic_set_bit(deliver_bitmask, i);
479d3e9db93Sbellard                 } else if (apic_iter->dest_mode == 0x0) {
480d3e9db93Sbellard                     if ((dest & 0xf0) == (apic_iter->log_dest & 0xf0) &&
481d3e9db93Sbellard                         (dest & apic_iter->log_dest & 0x0f)) {
482edf9735eSMichael S. Tsirkin                         apic_set_bit(deliver_bitmask, i);
483d592d303Sbellard                     }
484d592d303Sbellard                 }
485b538e53eSAlex Williamson             } else {
486b538e53eSAlex Williamson                 break;
487d3e9db93Sbellard             }
488d3e9db93Sbellard         }
489d3e9db93Sbellard     }
490d592d303Sbellard }
491d592d303Sbellard 
492dae01685SJan Kiszka static void apic_startup(APICCommonState *s, int vector_num)
493e0fd8781Sbellard {
494b09ea7d5SGleb Natapov     s->sipi_vector = vector_num;
495c3affe56SAndreas Färber     cpu_interrupt(CPU(s->cpu), CPU_INTERRUPT_SIPI);
496b09ea7d5SGleb Natapov }
497b09ea7d5SGleb Natapov 
498d3b0c9e9Sxiaoqiang zhao void apic_sipi(DeviceState *dev)
499b09ea7d5SGleb Natapov {
500927d5a1dSWanpeng Li     APICCommonState *s = APIC(dev);
50192a16d7aSBlue Swirl 
502d8ed887bSAndreas Färber     cpu_reset_interrupt(CPU(s->cpu), CPU_INTERRUPT_SIPI);
503b09ea7d5SGleb Natapov 
504b09ea7d5SGleb Natapov     if (!s->wait_for_sipi)
505e0fd8781Sbellard         return;
506e9f9d6b1SAndreas Färber     cpu_x86_load_seg_cache_sipi(s->cpu, s->sipi_vector);
507b09ea7d5SGleb Natapov     s->wait_for_sipi = 0;
508e0fd8781Sbellard }
509e0fd8781Sbellard 
510d3b0c9e9Sxiaoqiang zhao static void apic_deliver(DeviceState *dev, uint8_t dest, uint8_t dest_mode,
511d592d303Sbellard                          uint8_t delivery_mode, uint8_t vector_num,
5121f6f408cSJan Kiszka                          uint8_t trigger_mode)
513d592d303Sbellard {
514927d5a1dSWanpeng Li     APICCommonState *s = APIC(dev);
515d3e9db93Sbellard     uint32_t deliver_bitmask[MAX_APIC_WORDS];
516d592d303Sbellard     int dest_shorthand = (s->icr[0] >> 18) & 3;
517dae01685SJan Kiszka     APICCommonState *apic_iter;
518d592d303Sbellard 
519e0fd8781Sbellard     switch (dest_shorthand) {
520e0fd8781Sbellard     case 0:
521d3e9db93Sbellard         apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode);
522e0fd8781Sbellard         break;
523e0fd8781Sbellard     case 1:
524d3e9db93Sbellard         memset(deliver_bitmask, 0x00, sizeof(deliver_bitmask));
5251dfe3282SIgor Mammedov         apic_set_bit(deliver_bitmask, s->id);
526e0fd8781Sbellard         break;
527e0fd8781Sbellard     case 2:
528d3e9db93Sbellard         memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));
529e0fd8781Sbellard         break;
530e0fd8781Sbellard     case 3:
531d3e9db93Sbellard         memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask));
5321dfe3282SIgor Mammedov         apic_reset_bit(deliver_bitmask, s->id);
533e0fd8781Sbellard         break;
534e0fd8781Sbellard     }
535e0fd8781Sbellard 
536d592d303Sbellard     switch (delivery_mode) {
537d592d303Sbellard         case APIC_DM_INIT:
538d592d303Sbellard             {
539d592d303Sbellard                 int trig_mode = (s->icr[0] >> 15) & 1;
540d592d303Sbellard                 int level = (s->icr[0] >> 14) & 1;
541d592d303Sbellard                 if (level == 0 && trig_mode == 1) {
542d3e9db93Sbellard                     foreach_apic(apic_iter, deliver_bitmask,
543d3e9db93Sbellard                                  apic_iter->arb_id = apic_iter->id );
544d592d303Sbellard                     return;
545d592d303Sbellard                 }
546d592d303Sbellard             }
547d592d303Sbellard             break;
548d592d303Sbellard 
549d592d303Sbellard         case APIC_DM_SIPI:
550d3e9db93Sbellard             foreach_apic(apic_iter, deliver_bitmask,
551d3e9db93Sbellard                          apic_startup(apic_iter, vector_num) );
552d592d303Sbellard             return;
553d592d303Sbellard     }
554d592d303Sbellard 
5551f6f408cSJan Kiszka     apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode);
556d592d303Sbellard }
557d592d303Sbellard 
558a94820ddSJan Kiszka static bool apic_check_pic(APICCommonState *s)
559a94820ddSJan Kiszka {
560be9f8a08SZhu Guihua     DeviceState *dev = (DeviceState *)s;
561be9f8a08SZhu Guihua 
562be9f8a08SZhu Guihua     if (!apic_accept_pic_intr(dev) || !pic_get_output(isa_pic)) {
563a94820ddSJan Kiszka         return false;
564a94820ddSJan Kiszka     }
565be9f8a08SZhu Guihua     apic_deliver_pic_intr(dev, 1);
566a94820ddSJan Kiszka     return true;
567a94820ddSJan Kiszka }
568a94820ddSJan Kiszka 
569d3b0c9e9Sxiaoqiang zhao int apic_get_interrupt(DeviceState *dev)
570574bbf7bSbellard {
571927d5a1dSWanpeng Li     APICCommonState *s = APIC(dev);
572574bbf7bSbellard     int intno;
573574bbf7bSbellard 
574574bbf7bSbellard     /* if the APIC is installed or enabled, we let the 8259 handle the
575574bbf7bSbellard        IRQs */
576574bbf7bSbellard     if (!s)
577574bbf7bSbellard         return -1;
578574bbf7bSbellard     if (!(s->spurious_vec & APIC_SV_ENABLE))
579574bbf7bSbellard         return -1;
580574bbf7bSbellard 
581e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC);
5820fbfbb59SGleb Natapov     intno = apic_irq_pending(s);
5830fbfbb59SGleb Natapov 
5845224c88dSPaolo Bonzini     /* if there is an interrupt from the 8259, let the caller handle
5855224c88dSPaolo Bonzini      * that first since ExtINT interrupts ignore the priority.
5865224c88dSPaolo Bonzini      */
5875224c88dSPaolo Bonzini     if (intno == 0 || apic_check_pic(s)) {
588e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_TO_VAPIC);
589574bbf7bSbellard         return -1;
5900fbfbb59SGleb Natapov     } else if (intno < 0) {
591e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_TO_VAPIC);
592d592d303Sbellard         return s->spurious_vec & 0xff;
5930fbfbb59SGleb Natapov     }
594edf9735eSMichael S. Tsirkin     apic_reset_bit(s->irr, intno);
595edf9735eSMichael S. Tsirkin     apic_set_bit(s->isr, intno);
596e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_TO_VAPIC);
5973db3659bSJan Kiszka 
598574bbf7bSbellard     apic_update_irq(s);
5993db3659bSJan Kiszka 
600574bbf7bSbellard     return intno;
601574bbf7bSbellard }
602574bbf7bSbellard 
603d3b0c9e9Sxiaoqiang zhao int apic_accept_pic_intr(DeviceState *dev)
6040e21e12bSths {
605927d5a1dSWanpeng Li     APICCommonState *s = APIC(dev);
6060e21e12bSths     uint32_t lvt0;
6070e21e12bSths 
6080e21e12bSths     if (!s)
6090e21e12bSths         return -1;
6100e21e12bSths 
6110e21e12bSths     lvt0 = s->lvt[APIC_LVT_LINT0];
6120e21e12bSths 
613a5b38b51Saurel32     if ((s->apicbase & MSR_IA32_APICBASE_ENABLE) == 0 ||
614a5b38b51Saurel32         (lvt0 & APIC_LVT_MASKED) == 0)
61578cafff8SSergio Lopez         return isa_pic != NULL;
6160e21e12bSths 
6170e21e12bSths     return 0;
6180e21e12bSths }
6190e21e12bSths 
620dae01685SJan Kiszka static void apic_timer_update(APICCommonState *s, int64_t current_time)
621574bbf7bSbellard {
6227a380ca3SJan Kiszka     if (apic_next_timer(s, current_time)) {
623bc72ad67SAlex Bligh         timer_mod(s->timer, s->next_time);
624574bbf7bSbellard     } else {
625bc72ad67SAlex Bligh         timer_del(s->timer);
626574bbf7bSbellard     }
627574bbf7bSbellard }
628574bbf7bSbellard 
629574bbf7bSbellard static void apic_timer(void *opaque)
630574bbf7bSbellard {
631dae01685SJan Kiszka     APICCommonState *s = opaque;
632574bbf7bSbellard 
633cf6d64bfSBlue Swirl     apic_local_deliver(s, APIC_LVT_TIMER);
634574bbf7bSbellard     apic_timer_update(s, s->next_time);
635574bbf7bSbellard }
636574bbf7bSbellard 
63721f80e8fSPeter Maydell static uint64_t apic_mem_read(void *opaque, hwaddr addr, unsigned size)
638574bbf7bSbellard {
639d3b0c9e9Sxiaoqiang zhao     DeviceState *dev;
640dae01685SJan Kiszka     APICCommonState *s;
641574bbf7bSbellard     uint32_t val;
642574bbf7bSbellard     int index;
643574bbf7bSbellard 
64421f80e8fSPeter Maydell     if (size < 4) {
64521f80e8fSPeter Maydell         return 0;
64621f80e8fSPeter Maydell     }
64721f80e8fSPeter Maydell 
648d3b0c9e9Sxiaoqiang zhao     dev = cpu_get_current_apic();
649d3b0c9e9Sxiaoqiang zhao     if (!dev) {
650574bbf7bSbellard         return 0;
6510e26b7b8SBlue Swirl     }
652927d5a1dSWanpeng Li     s = APIC(dev);
653574bbf7bSbellard 
654574bbf7bSbellard     index = (addr >> 4) & 0xff;
655574bbf7bSbellard     switch(index) {
656574bbf7bSbellard     case 0x02: /* id */
657574bbf7bSbellard         val = s->id << 24;
658574bbf7bSbellard         break;
659574bbf7bSbellard     case 0x03: /* version */
660aa93200bSGabriel L. Somlo         val = s->version | ((APIC_LVT_NB - 1) << 16);
661574bbf7bSbellard         break;
662574bbf7bSbellard     case 0x08:
663e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_FROM_VAPIC);
664e5ad936bSJan Kiszka         if (apic_report_tpr_access) {
66560671e58SAndreas Färber             cpu_report_tpr_access(&s->cpu->env, TPR_ACCESS_READ);
666e5ad936bSJan Kiszka         }
667574bbf7bSbellard         val = s->tpr;
668574bbf7bSbellard         break;
669d592d303Sbellard     case 0x09:
670d592d303Sbellard         val = apic_get_arb_pri(s);
671d592d303Sbellard         break;
672574bbf7bSbellard     case 0x0a:
673574bbf7bSbellard         /* ppr */
674574bbf7bSbellard         val = apic_get_ppr(s);
675574bbf7bSbellard         break;
676b237db36Saurel32     case 0x0b:
677b237db36Saurel32         val = 0;
678b237db36Saurel32         break;
679d592d303Sbellard     case 0x0d:
680d592d303Sbellard         val = s->log_dest << 24;
681d592d303Sbellard         break;
682d592d303Sbellard     case 0x0e:
683d6c140a7SJan Kiszka         val = (s->dest_mode << 28) | 0xfffffff;
684d592d303Sbellard         break;
685574bbf7bSbellard     case 0x0f:
686574bbf7bSbellard         val = s->spurious_vec;
687574bbf7bSbellard         break;
688574bbf7bSbellard     case 0x10 ... 0x17:
689574bbf7bSbellard         val = s->isr[index & 7];
690574bbf7bSbellard         break;
691574bbf7bSbellard     case 0x18 ... 0x1f:
692574bbf7bSbellard         val = s->tmr[index & 7];
693574bbf7bSbellard         break;
694574bbf7bSbellard     case 0x20 ... 0x27:
695574bbf7bSbellard         val = s->irr[index & 7];
696574bbf7bSbellard         break;
697574bbf7bSbellard     case 0x28:
698574bbf7bSbellard         val = s->esr;
699574bbf7bSbellard         break;
700574bbf7bSbellard     case 0x30:
701574bbf7bSbellard     case 0x31:
702574bbf7bSbellard         val = s->icr[index & 1];
703574bbf7bSbellard         break;
704e0fd8781Sbellard     case 0x32 ... 0x37:
705e0fd8781Sbellard         val = s->lvt[index - 0x32];
706e0fd8781Sbellard         break;
707574bbf7bSbellard     case 0x38:
708574bbf7bSbellard         val = s->initial_count;
709574bbf7bSbellard         break;
710574bbf7bSbellard     case 0x39:
711574bbf7bSbellard         val = apic_get_current_count(s);
712574bbf7bSbellard         break;
713574bbf7bSbellard     case 0x3e:
714574bbf7bSbellard         val = s->divide_conf;
715574bbf7bSbellard         break;
716574bbf7bSbellard     default:
717a22bf99cSPavel Butsykin         s->esr |= APIC_ESR_ILLEGAL_ADDRESS;
718574bbf7bSbellard         val = 0;
719574bbf7bSbellard         break;
720574bbf7bSbellard     }
721d8023f31SBlue Swirl     trace_apic_mem_readl(addr, val);
722574bbf7bSbellard     return val;
723574bbf7bSbellard }
724574bbf7bSbellard 
725267ee357SRadim Krčmář static void apic_send_msi(MSIMessage *msi)
72654c96da7SMichael S. Tsirkin {
727267ee357SRadim Krčmář     uint64_t addr = msi->address;
728267ee357SRadim Krčmář     uint32_t data = msi->data;
72954c96da7SMichael S. Tsirkin     uint8_t dest = (addr & MSI_ADDR_DEST_ID_MASK) >> MSI_ADDR_DEST_ID_SHIFT;
73054c96da7SMichael S. Tsirkin     uint8_t vector = (data & MSI_DATA_VECTOR_MASK) >> MSI_DATA_VECTOR_SHIFT;
73154c96da7SMichael S. Tsirkin     uint8_t dest_mode = (addr >> MSI_ADDR_DEST_MODE_SHIFT) & 0x1;
73254c96da7SMichael S. Tsirkin     uint8_t trigger_mode = (data >> MSI_DATA_TRIGGER_SHIFT) & 0x1;
73354c96da7SMichael S. Tsirkin     uint8_t delivery = (data >> MSI_DATA_DELIVERY_MODE_SHIFT) & 0x7;
73454c96da7SMichael S. Tsirkin     /* XXX: Ignore redirection hint. */
7351f6f408cSJan Kiszka     apic_deliver_irq(dest, dest_mode, delivery, vector, trigger_mode);
73654c96da7SMichael S. Tsirkin }
73754c96da7SMichael S. Tsirkin 
73821f80e8fSPeter Maydell static void apic_mem_write(void *opaque, hwaddr addr, uint64_t val,
73921f80e8fSPeter Maydell                            unsigned size)
740574bbf7bSbellard {
741d3b0c9e9Sxiaoqiang zhao     DeviceState *dev;
742dae01685SJan Kiszka     APICCommonState *s;
74354c96da7SMichael S. Tsirkin     int index = (addr >> 4) & 0xff;
74421f80e8fSPeter Maydell 
74521f80e8fSPeter Maydell     if (size < 4) {
74621f80e8fSPeter Maydell         return;
74721f80e8fSPeter Maydell     }
74821f80e8fSPeter Maydell 
74954c96da7SMichael S. Tsirkin     if (addr > 0xfff || !index) {
75054c96da7SMichael S. Tsirkin         /* MSI and MMIO APIC are at the same memory location,
75154c96da7SMichael S. Tsirkin          * but actually not on the global bus: MSI is on PCI bus
75254c96da7SMichael S. Tsirkin          * APIC is connected directly to the CPU.
75354c96da7SMichael S. Tsirkin          * Mapping them on the global bus happens to work because
75454c96da7SMichael S. Tsirkin          * MSI registers are reserved in APIC MMIO and vice versa. */
755267ee357SRadim Krčmář         MSIMessage msi = { .address = addr, .data = val };
756267ee357SRadim Krčmář         apic_send_msi(&msi);
75754c96da7SMichael S. Tsirkin         return;
75854c96da7SMichael S. Tsirkin     }
759574bbf7bSbellard 
760d3b0c9e9Sxiaoqiang zhao     dev = cpu_get_current_apic();
761d3b0c9e9Sxiaoqiang zhao     if (!dev) {
762574bbf7bSbellard         return;
7630e26b7b8SBlue Swirl     }
764927d5a1dSWanpeng Li     s = APIC(dev);
765574bbf7bSbellard 
766d8023f31SBlue Swirl     trace_apic_mem_writel(addr, val);
767574bbf7bSbellard 
768574bbf7bSbellard     switch(index) {
769574bbf7bSbellard     case 0x02:
770574bbf7bSbellard         s->id = (val >> 24);
771574bbf7bSbellard         break;
772e0fd8781Sbellard     case 0x03:
773e0fd8781Sbellard         break;
774574bbf7bSbellard     case 0x08:
775e5ad936bSJan Kiszka         if (apic_report_tpr_access) {
77660671e58SAndreas Färber             cpu_report_tpr_access(&s->cpu->env, TPR_ACCESS_WRITE);
777e5ad936bSJan Kiszka         }
778574bbf7bSbellard         s->tpr = val;
779e5ad936bSJan Kiszka         apic_sync_vapic(s, SYNC_TO_VAPIC);
780d592d303Sbellard         apic_update_irq(s);
781574bbf7bSbellard         break;
782e0fd8781Sbellard     case 0x09:
783e0fd8781Sbellard     case 0x0a:
784e0fd8781Sbellard         break;
785574bbf7bSbellard     case 0x0b: /* EOI */
786574bbf7bSbellard         apic_eoi(s);
787574bbf7bSbellard         break;
788d592d303Sbellard     case 0x0d:
789d592d303Sbellard         s->log_dest = val >> 24;
790d592d303Sbellard         break;
791d592d303Sbellard     case 0x0e:
792d592d303Sbellard         s->dest_mode = val >> 28;
793d592d303Sbellard         break;
794574bbf7bSbellard     case 0x0f:
795574bbf7bSbellard         s->spurious_vec = val & 0x1ff;
796d592d303Sbellard         apic_update_irq(s);
797574bbf7bSbellard         break;
798e0fd8781Sbellard     case 0x10 ... 0x17:
799e0fd8781Sbellard     case 0x18 ... 0x1f:
800e0fd8781Sbellard     case 0x20 ... 0x27:
801e0fd8781Sbellard     case 0x28:
802e0fd8781Sbellard         break;
803574bbf7bSbellard     case 0x30:
804d592d303Sbellard         s->icr[0] = val;
805d3b0c9e9Sxiaoqiang zhao         apic_deliver(dev, (s->icr[1] >> 24) & 0xff, (s->icr[0] >> 11) & 1,
806d592d303Sbellard                      (s->icr[0] >> 8) & 7, (s->icr[0] & 0xff),
8071f6f408cSJan Kiszka                      (s->icr[0] >> 15) & 1);
808d592d303Sbellard         break;
809574bbf7bSbellard     case 0x31:
810d592d303Sbellard         s->icr[1] = val;
811574bbf7bSbellard         break;
812574bbf7bSbellard     case 0x32 ... 0x37:
813574bbf7bSbellard         {
814574bbf7bSbellard             int n = index - 0x32;
815574bbf7bSbellard             s->lvt[n] = val;
816a94820ddSJan Kiszka             if (n == APIC_LVT_TIMER) {
817bc72ad67SAlex Bligh                 apic_timer_update(s, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
818a94820ddSJan Kiszka             } else if (n == APIC_LVT_LINT0 && apic_check_pic(s)) {
819a94820ddSJan Kiszka                 apic_update_irq(s);
820a94820ddSJan Kiszka             }
821574bbf7bSbellard         }
822574bbf7bSbellard         break;
823574bbf7bSbellard     case 0x38:
824574bbf7bSbellard         s->initial_count = val;
825bc72ad67SAlex Bligh         s->initial_count_load_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
826574bbf7bSbellard         apic_timer_update(s, s->initial_count_load_time);
827574bbf7bSbellard         break;
828e0fd8781Sbellard     case 0x39:
829e0fd8781Sbellard         break;
830574bbf7bSbellard     case 0x3e:
831574bbf7bSbellard         {
832574bbf7bSbellard             int v;
833574bbf7bSbellard             s->divide_conf = val & 0xb;
834574bbf7bSbellard             v = (s->divide_conf & 3) | ((s->divide_conf >> 1) & 4);
835574bbf7bSbellard             s->count_shift = (v + 1) & 7;
836574bbf7bSbellard         }
837574bbf7bSbellard         break;
838574bbf7bSbellard     default:
839a22bf99cSPavel Butsykin         s->esr |= APIC_ESR_ILLEGAL_ADDRESS;
840574bbf7bSbellard         break;
841574bbf7bSbellard     }
842574bbf7bSbellard }
843574bbf7bSbellard 
844e5ad936bSJan Kiszka static void apic_pre_save(APICCommonState *s)
845e5ad936bSJan Kiszka {
846e5ad936bSJan Kiszka     apic_sync_vapic(s, SYNC_FROM_VAPIC);
847e5ad936bSJan Kiszka }
848e5ad936bSJan Kiszka 
8497a380ca3SJan Kiszka static void apic_post_load(APICCommonState *s)
8507a380ca3SJan Kiszka {
8517a380ca3SJan Kiszka     if (s->timer_expiry != -1) {
852bc72ad67SAlex Bligh         timer_mod(s->timer, s->timer_expiry);
8537a380ca3SJan Kiszka     } else {
854bc72ad67SAlex Bligh         timer_del(s->timer);
8557a380ca3SJan Kiszka     }
8567a380ca3SJan Kiszka }
8577a380ca3SJan Kiszka 
858312b4234SAvi Kivity static const MemoryRegionOps apic_io_ops = {
85921f80e8fSPeter Maydell     .read = apic_mem_read,
86021f80e8fSPeter Maydell     .write = apic_mem_write,
86121f80e8fSPeter Maydell     .impl.min_access_size = 1,
86221f80e8fSPeter Maydell     .impl.max_access_size = 4,
86321f80e8fSPeter Maydell     .valid.min_access_size = 1,
86421f80e8fSPeter Maydell     .valid.max_access_size = 4,
865312b4234SAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
866574bbf7bSbellard };
867574bbf7bSbellard 
868ff6986ceSxiaoqiang zhao static void apic_realize(DeviceState *dev, Error **errp)
8698546b099SBlue Swirl {
870927d5a1dSWanpeng Li     APICCommonState *s = APIC(dev);
871889211b1SIgor Mammedov 
8721dfe3282SIgor Mammedov     if (s->id >= MAX_APICS) {
8731dfe3282SIgor Mammedov         error_setg(errp, "%s initialization failed. APIC ID %d is invalid",
8741dfe3282SIgor Mammedov                    object_get_typename(OBJECT(dev)), s->id);
875889211b1SIgor Mammedov         return;
876889211b1SIgor Mammedov     }
877ff6986ceSxiaoqiang zhao 
8781437c94bSPaolo Bonzini     memory_region_init_io(&s->io_memory, OBJECT(s), &apic_io_ops, s, "apic-msi",
879baaeda08SIgor Mammedov                           APIC_SPACE_SIZE);
8808546b099SBlue Swirl 
881bc72ad67SAlex Bligh     s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, apic_timer, s);
8821dfe3282SIgor Mammedov     local_apics[s->id] = s;
88308a82ac0SJan Kiszka 
884226419d6SMichael S. Tsirkin     msi_nonbroken = true;
8858546b099SBlue Swirl }
8868546b099SBlue Swirl 
887b69c3c21SMarkus Armbruster static void apic_unrealize(DeviceState *dev)
8889c156f9dSIgor Mammedov {
889927d5a1dSWanpeng Li     APICCommonState *s = APIC(dev);
8909c156f9dSIgor Mammedov 
8919c156f9dSIgor Mammedov     timer_del(s->timer);
8929c156f9dSIgor Mammedov     timer_free(s->timer);
8939c156f9dSIgor Mammedov     local_apics[s->id] = NULL;
8949c156f9dSIgor Mammedov }
8959c156f9dSIgor Mammedov 
896999e12bbSAnthony Liguori static void apic_class_init(ObjectClass *klass, void *data)
897999e12bbSAnthony Liguori {
898999e12bbSAnthony Liguori     APICCommonClass *k = APIC_COMMON_CLASS(klass);
899999e12bbSAnthony Liguori 
900ff6986ceSxiaoqiang zhao     k->realize = apic_realize;
9019c156f9dSIgor Mammedov     k->unrealize = apic_unrealize;
902999e12bbSAnthony Liguori     k->set_base = apic_set_base;
903999e12bbSAnthony Liguori     k->set_tpr = apic_set_tpr;
904e5ad936bSJan Kiszka     k->get_tpr = apic_get_tpr;
905e5ad936bSJan Kiszka     k->vapic_base_update = apic_vapic_base_update;
906999e12bbSAnthony Liguori     k->external_nmi = apic_external_nmi;
907e5ad936bSJan Kiszka     k->pre_save = apic_pre_save;
908999e12bbSAnthony Liguori     k->post_load = apic_post_load;
909267ee357SRadim Krčmář     k->send_msi = apic_send_msi;
910999e12bbSAnthony Liguori }
911999e12bbSAnthony Liguori 
9128c43a6f0SAndreas Färber static const TypeInfo apic_info = {
913927d5a1dSWanpeng Li     .name          = TYPE_APIC,
91439bffca2SAnthony Liguori     .instance_size = sizeof(APICCommonState),
91539bffca2SAnthony Liguori     .parent        = TYPE_APIC_COMMON,
916999e12bbSAnthony Liguori     .class_init    = apic_class_init,
9178546b099SBlue Swirl };
9188546b099SBlue Swirl 
91983f7d43aSAndreas Färber static void apic_register_types(void)
9208546b099SBlue Swirl {
92139bffca2SAnthony Liguori     type_register_static(&apic_info);
9228546b099SBlue Swirl }
9238546b099SBlue Swirl 
92483f7d43aSAndreas Färber type_init(apic_register_types)
925